# Silicon nanowires for hybrid solar cells Mingxuan Zhu ### ▶ To cite this version: Mingxuan Zhu. Silicon nanowires for hybrid solar cells. Micro and nanotechnologies/Microelectronics. Aix-Marseille Université, 2013. English. NNT: . tel-00945787 # HAL Id: tel-00945787 https://theses.hal.science/tel-00945787 Submitted on 13 Feb 2014 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. # Ecole Centrale Marseille | Nun | Numéro attribué par la bibliothèque : | | | | | | | | |-------|---------------------------------------|--|--|--|--|--|--|--| | | | | | | | | | | | THÈSE | | | | | | | | | Pour obtenir le grade de : DOCTEUR de l'Ecole Centrale Marseille Spécialité : Micro Nano-électronique Préparée au laboratoire IM2NP, équipe OptoPV Dans le cadre de l'Ecole Doctorale ED 353 - Sciences pour l'Ingénieur Présentée par ## Mingxuan Zhu Titre # Silicon nanowires for hybrid solar cells Nanofils de silicium pour les cellules solaires hybrides Soutenance prévue le 20 décembre 2013 devant le jury composé de : Frédéric Chandezon Rapporteur Philippe Knauth Rapporteur Jacques Liandrat Examinateur Johann Bouclé Examinateur François Flory Directeur de Thèse Judikaël Le Rouzo Co-directeur de Thèse Marielle Eyraud Membre invité # **Acknowledgements** This thesis is a project of collaboration between Chinese Scholarship Council (CSC) and Ecole Centrale groups of Lille, Nantes, Lyon, Paris, and Marseille. I appreciate the help from all the members of l'équipe OPTO-PV, IM2NP (Institut Matériaux Microélectronique Nanosciences de Provence), and also I want to thank l'équipe Electrochimie des Matériaux, MADIREL (Matériaux Divisés, Interfaces, Réactivité, Electrochimie). I must also acknowledge the members of my thesis committees, which have included Professors Frédéric Chandezon, Philippe Knauth, Jacques Liandrat, and Dr. Johann Bouclé. I must acknowledge my advisor François Flory. Professor François Flory's vision and insight help me a lot in research. His advice of using illumination has opened a door for me to a new research area. I never forget the happiest moment when I successfully synthized PEDOT on Si by using his suggestion. My co-advisor Judikaël Le Rouzo is the one in charge of my thesis. His kindness, tolerance and enthusiasm impress me a lot. Talking with Judikaël is always comfortable because he has the ability to know people's feeling. I am lucky of working with Judikaël. I have to admit that in the earlier days I didn't met his expectation about the project. Nevertheless he didn't give up but encouraged me to find my own way to complete the thesis. Without his encouragement and optimism I would not finish my thesis. Although Dr. Marielle Eyraud is not my supervisor, she in fact gave me the guide for very electrochemical experiment. I have learned many skills from her. What is more important is that working and discussing with her is actually a real training how to design experiment and analyze result data in the logical way. She is also a kind person of caring about my career future by offering the chance of conference in Bordeaux. Dr. David Duché is ready to help others. Because I was not able to speak French, David became my interpreter and made numerous calls for my insurance and some other things irrelevant to him. He is also a funny person. Without him, the office life would be boring. What surprised me is his knowledge in photovoltaics, and I can always get inspiration after talking with him. His willingness and hardworking also gave me a deep impression. I would also like to express particular thankfulness to my friends: Gizachew Yeabiyo Tesfay and Zhixiong Cao. The three years living in the residence CROUS Alice Chatenoud was joyful with them. At last I thank again to all the friends, all the colleagues, all the people who have given the encouragement, and all the people I love. # **TABLE of CONTENTs** | List of F | igures | i | |-------------|--------------------------------------------------------------|----| | List of T | Tables | V | | Introdu | iction | 1 | | Chapte | r 1. Nanowires Photovoltaic solar cells | 3 | | Glossary | | 4 | | List of sym | ibols | 5 | | 1.1. So | lar cell principle | | | 1.1.1. | Solar spectrum | 7 | | 1.1.2. | Theoretic limitation of efficiency | 8 | | 1.1.3. | Basics on bulk silicon solar cells | 10 | | 1.2. Lig | tht trapping strategies | 19 | | 1.2.1. | Ray optics limit | 19 | | 1.2.2. | Light trapping in individual nanowire | 20 | | 1.2.3. | Light trapping in nanowires array | 24 | | 1.2.4. | Light management contribution to $V_{oc}$ | 25 | | 1.3. SiN | NWs solar cells state of the art | 27 | | 1.3.1. | Junction category in geometry | 27 | | 1.3.2. | Charge carriers separation and collection in radial junction | 27 | | 1.3.3. | Realization of radial junction in nanowire | 29 | | 1.3.4. | Passivation on silicon | 31 | | 1.3.5. | SiNWs/PEDOT hybrid solar cell | 33 | | Chapte | r 2. Silicon nanowires fabrication | 35 | | Glossary | | 36 | | 2.1. | Introduction to electroless metal-assisted chemical etching | 37 | |-----------|----------------------------------------------------------------------------|----| | 2.1.1 | . Mechanism of electroless metal-assisted chemical etching (EMACE) | 38 | | 2.1.2 | . Wafer properties: doping type, doping level, and crystalline orientation | 43 | | 2.1.3 | . Etching time and temperature | 44 | | 2.1.4 | . Lithography technique | 45 | | 2.1. | Experiment and characterization | 47 | | 2.1.1 | Experiment procedures | 47 | | 2.1.2 | . Characterization methods | 48 | | 2.1.3 | . Morphology of SiNWs | 49 | | 2.1.4 | . Concentration of AgNO <sub>3</sub> | 51 | | 2.2. | KOH tapering | 56 | | 2.3. | Active area selection | 61 | | Conclus | ions | 63 | | | | | | Chap | ter 3. PEDOT electrochemical deposition | 64 | | Glossar | у | 65 | | 3.1. | Introduction to PEDOT | 66 | | 3.1.1 | . PEDOT structure and its conductivity | 66 | | 3.1.2 | . Fundamentals of semiconductor electrochemistry | 68 | | 3.1.3 | PEDOT electrochemical synthesis | 70 | | 3.1.4 | . PEDOT electrochemical characterization | 72 | | 3.2. | PEDOT electrochemical deposition on SiNWs | 74 | | 3.2.1 | . Apparatus | 74 | | 3.2.2 | PEDOT fabrication | 77 | | 3.2.3 | . PEDOT redox characterization | 92 | | Conclus | ions | 95 | | Chap | ter 4. Characterization of SiNW/PEDOT solar cell | 96 | | Glossar | у | 97 | | List of s | ymbols | 98 | | 4.1. | Fabrication | n | 99 | |------|------------------|--------------------------------------------|------| | 4.2. | Analysis on | n <i>J-V</i> curves | 101 | | 4.1 | 1. <i>J-V</i> ch | naracteristic parameters | 101 | | 4.1 | 2. Illumii | ination during PEDOT fabrication | 105 | | 4.1 | 3. Durati | tion of PEDOT deposition | 107 | | 4.1 | 4. Poten | ntial during PEDOT fabrication | 109 | | 4.1 | 5. Step-v | wise deposited PEDOT | 111 | | 4.3. | Capacitanc | ce measurement | 115 | | 4.4. | Interface st | states density | 117 | | 4.5. | EQE measu | urement | 118 | | Conc | lusions | | 120 | | Con | clusions a | and Perspectives | 121 | | Арр | endix A. | Cheung-Cheung's method | 123 | | Арр | endix B. | Interface states density extraction method | d125 | | Ref | erences | | 129 | # **List of Figures** | Figure 1-1 | Radiation spectra of sunlight at top of the atmosphere, blackbody spectrum | | |-------------|-------------------------------------------------------------------------------------------|----| | | and radiation at sea level (Air Mass 1.5 solar spectrum) | 8 | | Figure 1-2 | Theoretical one sun AM 1.5 spectra fractional intensity losses and limiting | | | | efficiencies for different ideal bandgap devices (at 300K) | 9 | | Figure 1-3 | Schematic of circuit flow of electron and hole at a pn junction | 11 | | Figure 1-4 | Absorption coefficient and penetration depth of various bulk materials as a | | | | function of wavelength | 12 | | Figure 1-5 | Schematic of photon absorption in indirect bandgap semiconductor | 13 | | Figure 1-6 | Generation profile in silicon due to the Am1.5 spectrum | 14 | | Figure 1-7 | Schematic of recombination types in bandgap | 15 | | Figure 1-8 | Schematic of surface passivation and diffusion length influence on collection | | | | probability | 16 | | Figure 1-9 | Equivalent electric circuit for solar cells | 17 | | Figure 1-10 | Normal IV of a solar cell including important parameters | 18 | | Figure 1-11 | Two optical sheets with qualitatively different surface textures | 20 | | Figure 1-12 | Mapping of photocurrent scanning on GaAs nanowire | 21 | | Figure 1-13 | Comparison between experimental and calculated absorption efficiency $\mathbf{Q}_{abs}$ | | | | spectra for Ge nanowire radii of (1) 110nm, (2) 25nm, (3) 10nm | 22 | | Figure 1-14 | Mapping of absorption efficiency $Q_{abs}$ for a single Si nanowire with a | | | | diameter $d$ = 2nm and 2000nm and $\lambda$ = 220 and 1120nm for nonpolarized | | | | light | 23 | | Figure 1-15 | Generality of the optical resonance and short-circuit current enhancement to | | | | one-dimensional nanostructures. | 23 | | Figure 1-16 | Optic simulation on the periodic silicon nanowire structure | 24 | | Figure 1-17 | Three kinds of junction geometry in nanowires | 27 | | Figure 1-18 | The core-shell junction has the advantage to decouple light absorption and | | | | carriers extraction | 28 | | Figure 1-19 | Effects of the nanopillar geometric configuration on the device performance | 29 | | Figure 1-20 | Diffusion doping for core-shell junction in nano and micro silicon wires | 30 | | Figure 1-21 | CVD deposition for core-shell junction in SiNWs array | 31 | | Figure 1-22 | Average hole mobility ( $\mu_h$ ) of SiO $_2$ -Si NW, H-Si NW, and CH $_3$ -Si NW samples | | | | versus exposure time to air | 31 | i | Figure 1-23 | LIBC and EQE of SiNWs passivated with PEDOT | 32 | |-------------|--------------------------------------------------------------------------------------------------------------|----| | Figure 1-24 | Cross-sectional SEM images of SiNWs coated with PEDOT:PSS | 34 | | Figure 2-1 | Schematic of electroless metal-assisted chemical etching processes for SiNWs | 38 | | Figure 2-2 | Schematic of working principle of SiNWs etching | 39 | | Figure 2-3 | Relationships of HF/H <sub>2</sub> O <sub>2</sub> ratio on silver catalytically etching rate | | | Figure 2-4 | Schematic mechanism of HF/H <sub>2</sub> O <sub>2</sub> ratio influence on SiNW morphology | | | Figure 2-5 | Illustration of different orientations on the surface of (110) substrate | 43 | | Figure 2-6 | SEM images of EMACE etching on (110) silicon wafer | | | Figure 2-7 | Temperature and etching time influence on SiNWs length | 44 | | Figure 2-8 | Schematic illustration of the experimental procedures for fabricating | | | J | large-area arrays of ordered SiNWs | 46 | | Figure 2-9 | Schematic of the integrating sphere | 48 | | Figure 2-10 | SEM images of EMACE etched p type SiNWs | 49 | | Figure 2-11 | SEM images of EMACE etched n type SiNWs | 51 | | Figure 2-12 | Influence of AgNO <sub>3</sub> concentration on reflection spectra of SiNWs | 53 | | Figure 2-13 | Reflection spectra map as a function of AgNO <sub>3</sub> concentration at tow H <sub>2</sub> O <sub>2</sub> | | | | concentrations | 54 | | Figure 2-14 | Schematic of relevance between wire morphology and the effective | | | | refractive index profile | 56 | | Figure 2-15 | KOH etch rate versus molarity for 23 $^{\circ}{ m C}$ on the (100) surface | 57 | | Figure 2-16 | (100) and (110) silicon etch rate for a 20% KOH solution with and without the | | | | addition of isopropyl alcohol | 57 | | Figure 2-17 | SEM observations of SiNWs treated without KOH and with various durations | | | | of KOH tapering | 58 | | Figure 2-18 | Relationship of reduced length of SiNWs with tapering duration | 59 | | Figure 2-19 | Reflection spectrum of SiNWs treated without KOH and with various | | | | durations of KOH tapering | | | Figure 2-20 | Photographs of SiNWs treated with area selection | 61 | | Figure 3-1 | Schematic illustration of PEDOT structure | 67 | | Figure 3-2 | Diagram of energy level for conductive polymer | 67 | | Figure 3-3 | Optical absorption spectra of a PEDOT cell at different applied voltage | 68 | | Figure 3-4 | Energy band schematic of electrostatics at a semiconductor-electrolyte | | | | interface | 69 | | Figure 3-5 | Photogeneration of electron-hole pairs in the field free region and depletion | |-------------|---------------------------------------------------------------------------------------| | | layer for a n-type semiconductor-electrolyte interface70 | | Figure 3-6 | Schematics of band structure across the interface between silicon electrode | | | and EDOT electrolyte70 | | Figure 3-7 | Proposed reaction mechanism for EDOT oxidation to conductive PEDOT71 | | Figure 3-8 | Cyclic voltammogram of PEDOT films in 0.1 mol/L TBAP + acetonitrile on a Pt | | | electrode72 | | Figure 3-9 | Schematic of electrochemical device in a three-electrode configuration75 | | Figure 3-10 | Picture of the three-electrode working cell75 | | Figure 3-11 | Relationship between light illumination intensity and normalized lamp power76 | | Figure 3-12 | Schematic illustration of the processes towards PEDOT/SiNWs hybrid | | | structure | | Figure 3-13 | CV curves made on vitreous carbon electrode79 | | Figure 3-14 | Cyclic voltammetric grams of PEDOT fabrication on three different electrodes81 | | Figure 3-15 | Comparison of SiNWs voltammogram from EDOT-containing ACN with that | | | from EDOT-free ACN | | Figure 3-16 | Comparison cyclic voltammetry graph of SiNWs in EDOT solution with that in | | | EDOT-free solution | | Figure 3-17 | Comparison of PEDOT electrodeposition on SiNWs under ambient light | | | (black), under 70% (green), and under 100% (red) lamp light83 | | Figure 3-18 | SEM and EDX of PEDOT on SiNWs after 5 seconds electrodeposition84 | | Figure 3-19 | Step-wise deposited PEDOT onto SiNWs85 | | Figure 3-20 | SEM observations of cross section of SiNWs samples87 | | Figure 3-21 | Potential-duration relationships in PEDOT step-wise deposition onto SiNWs | | | with various tapering duration | | Figure 3-22 | Potential-duration relationships in various repetitions of PEDOT step-wise | | | deposition90 | | Figure 3-23 | SEM images of PEDOT deposited for (a) 1 cycle, (b) 2 cycles, (c) 3 cycles, and | | | (d) 5 cycles on SiNWs | | Figure 3-24 | Voltammetric characterization of PEDOT deposited on vitreous carbon | | | electrode at 20mV/s scanning rate in EDOT-free 0.1M LiClO <sub>4</sub> ACN solution92 | | Figure 3-25 | Voltammetric characterization of PEDOT deposited on SiNWs electrode at | | | 100mV/s scanning rate in EDOT-free 0.1M LiClO <sub>4</sub> ACN solution93 | | Figure 4-1 | structure | 99 | |-------------|-------------------------------------------------------------------------------------------|------------| | Figure 4-2 | Photograph of the hybrid cell on the working station in comparison with | | | | 1-Euro coin | )() | | Figure 4-3 | Band diagram of PEDOT/n-SiNWs hybrid cell with Ag as front contact and | | | | with Galn&Cu as back contact10 | )0 | | Figure 4-4 | Dark current-voltage semi-logarithmic plot of SiNWs/PEDOT hybrid cell10 | )1 | | Figure 4-5 | Band diagram of metal-semiconductor contacts | )2 | | Figure 4-6 | Schematic of simplified equivalent circuit and device configuration for | | | | electronic characterization10 | )2 | | Figure 4-7 | dV/dlnJ vs current plot10 | )3 | | Figure 4-8 | Comparison of PEDOT continuously deposited under illumination at 100% | | | | and at 70% output10 | )6 | | Figure 4-9 | Comparison of characterization of PEDOT deposited for various durations10 | )8 | | Figure 4-10 | Calculated illuminating J-V curves with various series resistances10 | )9 | | Figure 4-11 | Comparison of cells with PEDOT fabricated at 1.25V (dashed line) and 1.5V | | | | (solid line) under 70% lamp power output11 | LO | | Figure 4-12 | a) light and b) dark J-V curves of the samples made with step-wise deposition 11 | L <b>4</b> | | Figure 4-13 | a) light and b) dark J-V curves of the cells made on BSi with 5 and 10 seconds | | | | PEDOT deposition at a fixed potential 1.5V in 10mM EDOT 0.1M LiClO $_4$ ACN | | | | under 100% illumination11 | L5 | | Figure 4-14 | Band diagram for Metal/Insulator/Semiconductor MIS structure under | | | | non-equilibrium conditions11 | ۱6 | | Figure 4-15 | Mott-Schottky (M-S) relationship of SiNWs/PEDOT hybrid cell11 | L <b>7</b> | | Figure 4-16 | Plot of interface states density $N_s$ vs. its position $E_s$ in band gap of silicon with | | | | respect to conduction band edge $E_c$ | L8 | | Figure 4-17 | EQE measurements on SiNWs/PEDOT and BSi/PEDOT hybrid cells11 | L9 | | Figure B-1 | Band diagram for Metal/Insulator/Semiconductor MIS structure under | | | | non-equilibrium conditions | 25 | | Figure B-2 | Relationship of thickness $\delta$ of oxide layer on silicon with ideality factor $n$ | 28 | # **List of Tables** | Table 4-1 | Performance of the cells with PEDOT made under illumination at 100% and | | | | |-----------|---------------------------------------------------------------------------|-----|--|--| | | 70% output | 106 | | | | Table 4-2 | Performance of the cells with PS depositing durations of 5, 10, and 30s | 109 | | | | Table 4-3 | Performance of the cells with 10s PS deposited PEDOT at 1.5V and at 1.25V | 111 | | | | Table 4-4 | Summary of performance parameters of the hybrid solar cells | 112 | | | # Introduction The objective of the 3<sup>rd</sup> generation of photovoltaic solar cells technology<sup>[1–3]</sup> is to achieve high efficiency devices but still use thin-film deposition methods. This concept is not only to enhance conversion efficiency to approach or even overcome Shockley-Queisser limit, but also to keep areal costs low. Various approaches are attempted to improve efficiency in thin-film solar cells especially with the use of nanostructures. The advantage of using these structures for optoelectronic devices is now widely accepted. Indeed these nanostructures have the distinction of having different physical properties from those of macroscopic structures. Of these, one can notice changes in the bandgap, the refractive index, the rate of recombination of carriers and a large surface-to-volume ratio. Different materials and solar cell structures based on nanostructures have been studied. Both new photovoltaic mechanisms and new concepts for solar cells are thus expected such as multijunction solar cells<sup>[4]</sup>, hot carrier solar cells<sup>[5]</sup>, intermediate band solar cells<sup>[6]</sup>, hybrid solar cells<sup>[7]</sup>, frequency conversion<sup>[8]</sup>, and multiple-exciton generation<sup>[9]</sup>. Among these attempts silicon nanowires is an active research subject in photovoltaic application as we will see in the first chapter (Nanowires Photovoltaic solar cells). Firstly because its diameter is at the length scale of wavelength of light which gives its unique properties in light trapping; secondly because its radial dimension is below the photogenerated excitons diffusion length which makes core-shell structure advantageous in carriers collection; thirdly because the unconstrained dimension along the wire length allows to transport the electrons or holes. In addition the high aspect ratio makes it rather reactive in chemical behavior<sup>[10]</sup>. Light absorption is always a major concern to improve energy conversion efficiency in solar cells. The first generation of bulk silicon solar cells face two problems: a theoretical limitation of the conversion efficiency and high manufacturing cost. The second generation thin film solar cells also sacrifices absorption loss because of its thin thickness. In this context, due to light trapping effect, SiNWs may provide a way for high light absorption at a low cost. For example, a large area of SiNWs can be easily realized on an entire wafer surface with the electroless metal-assisted chemical etching (EMACE) method that is simple and inexpensive. The light trapping effect exhibits itself as a very low reflection in SiNWs. The reflection is related to the wire areal density on the wafer surface, which can be tuned by KOH tapering process. The EMACE technique for SiNWs etching and the KOH tapering to tune the areal density of the wires will be presented in the second chapter (Silicon nanowires fabrication). Besides the strong light trapping effect, nanowire is promising for solar cells also due to its effectiveness to collect carriers if a core-shell junction can be fabricated in wire. But one of major difficulty is the junction fabrication surrounding or in the wire with a nanometer-scaled diameter. In our study a real core-shell junction wrapping individual single silicon nanowire is realized with electrochemical deposition method with etched SiNWs as electrode. It is first time, to our knowledge, that PEDOT is polymerized on chemical etched SiNWs with electrochemical method. Illumination during fabrication is necessary for polymerization. The core-shell morphology is dependent on the competition between EDOT diffusion to wire bottom space and PEDOT growth on wire tips. In the third chapter (PEDOT electrochemical deposition), we will describe the PEDOT electrochemical deposition and the competition mechanism to get such a core-shell structure. The major problem restricting hybrid solar cells is the high recombination rate of charge-trapping interfacial states resulted from the lattice mismatches of the two different materials. The Si-C bond can eliminate surface recombination centers to passivate SiNWs<sup>[11]</sup>. PEDOT:PSS as a kind of thiophene-based conducting polymer can also passivate SiNW<sup>[12]</sup>. But the PEDOT:PSS polymer forms a layer on top of SiNWs and coats only a fraction of wire surface, because of the large particles of commercial PEDOT:PSS difficult to penetrate into the bottom of SiNWs array. Compared with spin-coated PEDOT/SiNWs cell, the most remarkable feature of our PEDOT/SiNWs hybrid cell is its ultralow leakage current density and ultrahigh leakage resistance. The large resistance parallel to diode suggests a good passivation effect to remove interfacial states which constitutes the pathway for charge transport at reverse bias. In the fourth chapter (Characterization of SiNW/PEDOT solar cell), we will discuss the characterization of the PEDOT/SiNWs cell made with the EMACE method and the electrodeposition technique. Finally, we conclude this work and propose some perspectives to go further in the study of solar cells based on silicon nanowires. # **Chapter 1. Nanowires Photovoltaic solar cells** # CONTENT | Glossary. | | 4 | |-------------|--------------------------------------------------------------|----| | List of syn | nbols | 5 | | 1.1. So | olar cell principle | 7 | | 1.1.1. | Solar spectrum | 7 | | 1.1.2. | Theoretic limitation of efficiency | 8 | | 1.1.3. | Basics on bulk silicon solar cells | 10 | | 1.2. Li | ght trapping strategies | 19 | | 1.2.1. | Ray optics limit | 19 | | 1.2.2. | Light trapping in individual nanowire | 20 | | 1.2.3. | Light trapping in nanowires array | 24 | | 1.2.4. | Light management contribution to $V_{oc}$ | 25 | | 1.3. Sil | NWs solar cells state of the art | 27 | | 1.3.1. | Junction category in geometry | 27 | | 1.3.2. | Charge carriers separation and collection in radial junction | 27 | | 1.3.3. | Realization of radial junction in nanowire | 29 | | 1.3.4. | Passivation on silicon | 31 | | 1.3.5. | SiNWs/PEDOT hybrid solar cell | 33 | # **Glossary** AAM Anodic Alumina Membrane AM Air Mass a-SiN<sub>x</sub>:H Amorphous hydrogenated silicon nitride a-Si:H Amorphous hydrogenated Si CdS Cadmium sulfide CdTe Cadmium telluride CH<sup>3-</sup> Methyl group CNMW Co-integrated Nano and Micro Wires CVD Chemical Vapor Deposition EMACE Electroless Metal-Assisted Chemical Etching EQE External Quantum Efficiency FDTD Finite-Difference Time-Domain GaAs Gallium Arsenide H<sub>2</sub>O Dihydrogen oxide (water) HF Hydrofluoric acid IQE Internal Quantum Efficiency IR Infrared LIBC Laser Induced Beam Current $\begin{array}{ccc} \text{MW} & \text{Micro-Wire} \\ \text{NW} & \text{Nano-Wire} \\ \text{O}_3 & \text{Ozone} \\ \text{O}_2 & \text{Oxygen} \end{array}$ PEDOT Poly(3,4-ethylenedioxythiophene) PSS Poly(styrene sulfonate) RIE Reactive Ion Etching RTA Rapid Thermal Annealing RSH Read-Shockley-Hall SEM Scanning Electron Microscope SRH Shockley-Read- Hall Si Silicon SiO<sub>2</sub> Silicon dioxide SiNWs Silicon Nano-Wires TF Thin Film TMM Transfer Matrix Method # List of symbols | Symbol | Description | Unit | |------------------|--------------------------------------------|----------------------------------| | $A_{pj}$ | Projected area of an object | m <sup>-2</sup> | | С | light speed | m s <sup>-1</sup> | | $C_{abs}$ | Absorption cross-section | m <sup>-2</sup> | | $E_f$ | Final energy of electron | eV | | $E_g$ | Bandgap energy | eV | | $E_i$ | Initial energy of electron | eV | | $E_{ph}$ | Energy of phonon | eV | | FF | Fill factor | - | | G | Generation rate | cm <sup>-3</sup> | | h | Planck's constant | Js | | Н | Embedded length of CdS nanopillar | nm | | 1 | Current | mA | | $I_0$ | Intensity of incident light | cm <sup>-2</sup> s <sup>-1</sup> | | I <sub>max</sub> | Current at maximum power | mA | | $I_{ph}$ | Photogenerated current | mA | | $I_s$ | Saturation Current | mA | | $I_{sc}$ | Short circuit current | mA | | $k_B$ | Boltzmann's constant | J K <sup>-1</sup> | | $k_{ph}$ | Wave vector of phonon | nm <sup>-1</sup> | | $N_0$ | Number of photons incident on cell surface | cm <sup>-2</sup> s <sup>-1</sup> | | $P_c$ | Collection probability | - | | P <sub>in</sub> | Power incident on solar cells | mW cm <sup>-2</sup> | | q | Electronic charge | С | | $Q_{abs}$ | Absorption efficiency | - | | $R_{nrad}$ | Rate of non-radiative recombination | cm <sup>-3</sup> | | $R_{rad}$ | Rate of radiative recombination | cm <sup>-3</sup> | | $R_s$ | Series resistance | Ω | | $R_{sh}$ | Shunt resistance | Ω | | Τ | Absolute temperature | K | | $T_A$ | Temperature of the absorber | K | | $T_s$ | Temperature of the sun | K | | $T_0$ | Temperature of the environment | K | | V | Applied voltage on solar cell | V | | $V_{max}$ | Voltage at maximum power | V | | $V_{oc}$ | Open circuit Voltage | V | | X | Distance under material surface | cm | | α | Absorption coefficient | cm <sup>-1</sup> | | η | Energy conversion efficiency | - | | λ | Light wavelength | nm | | $\mu_h$ | Mobility of charge hole | $cm^2V^{-1}S^{-1}$ | |--------------------|-------------------------------------|--------------------| | ν | Frequency | Hz | | $V_{ph}$ | Frequency of phonon | Hz | | $arOlimits_{emit}$ | Solid angle of photons emission | sr | | $\Omega_{sun}$ | Solid angle of sun light absorption | sr | ## 1.1. Solar cell principle #### 1.1.1. Solar spectrum Almost all the energy used by human beings comes from the solar energy resource. For example, fossil fuels, petrol or coal, used for transportation and electricity generation, are plant matter that stored solar energy million years ago. Wind energy resulted from air current in fact is created by solar heated atmosphere and the rotation of the earth. Hydroelectricity is also originally a form of solar energy, as hydropower is dependent on the evaporation of water by the Sun, and its subsequent return to the earth as rain to provide water in dams. Photovoltaic is a simple and elegant way to utilize solar energy by directly converting it into electrical power. The sun can be viewed as a blackbody with the temperature a little below 6000 K. Therefore the peak of its irradiance spectrum is in the visible range according to Planck's radiation law<sup>[13]</sup>. When solar irradiance arrives on the earth through the air atmosphere, part of its energy is absorbed by dusts and molecules like O<sub>3</sub>, O<sub>2</sub>, H<sub>2</sub>O, etc., and part is reflected. Up to 45% solar energy is lost. The solar irradiation spectrum can be seen in Figure 1-1. AM 1.5 is the standard spectrum used for solar cells performance evaluation<sup>[14]</sup>. It is estimated that the amount of solar energy in one day exceeds the total energy consumption in the entire world in one year. The photon energy $E_{ph}$ in eV is related to its wavelength $\lambda$ in nm as the following equation: $$E_{ph} = \frac{hc}{\lambda} = \frac{1240}{\lambda}$$ 1-1 where *h* is Planck's constant and *c* is the light speed. The production of *h* and *c* is 1240 eV nm. The solar visible range of wavelength is from 400 to 700nm, or the energy range from 1.8 to 3.1eV. Nearly half of the solar energy is in the visible range. This range is just a little beyond the bandgap energy 1.12eV of silicon, which makes silicon a good candidate material for solar energy convertor, because the theoretical solar energy conversion efficiency is actually a function of semiconductor's bandgap, as will be discussed next. Figure 1-1 Radiation spectra of sunlight at top of the atmosphere, blackbody spectrum and radiation at sea level (Air Mass 1.5 solar spectrum) ### 1.1.2. Theoretic limitation of efficiency The maximum efficiency 85% is determined by the second law of thermodynamics<sup>[13]</sup>. The theoretical consideration about the efficiency limitation is obtained from the equation as follows: $$\eta = \left(1 - \frac{T_A^4}{T_S^4}\right) \left(1 - \frac{T_0}{T_A}\right)$$ 1-2 where $T_A$ is the temperature of ideal absorber for solar energy, the sun temperature $T_s = 5800$ K, $T_0$ is the environment temperature of 300K. In Equation 1-2 the first term in the round brackets on the right side is a ratio of the extracted energy from the solar power which is the difference between the incident energy and that emitted back to the sun. The second term represents the maximum efficiency to utilize the extracted energy with Carnot engine to generate electricity. Equation 1-2 gives the maximum efficiency 85% at $T_A = 2478$ K. The second law of thermodynamics limits the efficiency of a solar energy converter in an ideal case without considering concrete materials. When a single junction solar converter is taken into account, the efficiency maximum is reduced to 31% known as Shockley- Queisser efficiency limit, or detailed balance limit. Figure 1-2 Theoretical one sun AM 1.5 spectra fractional intensity losses and limiting efficiencies for different ideal bandgap devices (at 300K). Lower bandgaps have higher thermalisation losses, whereas higher bandgaps have large sub-bandgap losses<sup>[15]</sup>. In the analysis on the solar cell composed of only one single pn junction<sup>[16]</sup>, only one electron-hole pair is generated by one incoming photon under unconcentrated sunlight. The photon with energy lower than band gap has no contribution to the converted power. The part of energy loss is called sub-bandgap losses as seen in Figure 1-2. The absorbed photon energy will lose the part of energy higher than band gap by thermal relaxation. This is called thermalisation losses. The real contributing energy just equals the band gap of chosen materials, as it is shown in Figure 1-2. So the efficiency maximum is actually the function of band gap. The maximum efficiency for silicon of 1.12ev bandgap is around 29%. The thermodynamics determined efficiency is the ultimate efficiency that any solar cell can achieve, while Shockley-Queisser limit sets the working boundary of the first generation solar cells. The gap between the two efficiency limits spurs researchers to fill in it by creating new ideas and employing more sophisticated devices. Breakthrough of efficiency beyond Shockley-Queisser limit may take place against the assumptions used in this theoretical limit. The assumption of one single pn junction is most broken by tandem solar cells which employs multiple junctions trying to cover the solar spectrum as much as possible. The recent world efficiency record of 44.4% is created by Sharp with its triple-junction solar cells. Concentrator configuration helps boom the conversion efficiency by providing more photon flux. Quantum dots are also hot in science community at least because it provides possibility to generate more than one pair of excitons by one photon<sup>[17],[18]</sup>. Thermo-electronic conversion performance can be improved by silicon nanowires to save the energy loss in infrared spectrum.<sup>[19]</sup> It is also possible to break down one high-energy photon into several low-energy photons by fluorescence materials<sup>[20]</sup> which are under research to overcome thermalisation losses. It is the main objective of the 3<sup>rd</sup> generation of photovoltaic solar cells technology<sup>[1–3]</sup> to achieve high efficiency devices but still use thin-film deposition methods. This concept is not only to enhance conversion efficiency to approach and even overcome Shockley-Queisser limit, but also to keep areal costs low. Various approaches are attempted to improve efficiency in thin-film solar cells<sup>[21][22]</sup>. For example, quantum dots are added in thin film to improve optical absorption<sup>[23]</sup>, and metal nanostructures can also be used in thin film cell to increase absorption with plasmon resonance effect<sup>[24]</sup>. However, nowadays the widely used photovoltaic technology in industry is the bulk silicon solar cells, and its application growth is established on the thorough and solid understanding of silicon properties in chemistry, optics, electronics, mechanics and so on. The large amount of knowledge on silicon becomes basic background to understand the working mechanism of solar cells and also supports the photovoltaic research to go further. #### 1.1.3. Basics on bulk silicon solar cells The photovoltaic effect was first observed by French physicist A. E. Becquerel in 1839<sup>[25]</sup>. When the sunlight or any other light is incident upon a material surface, the electrons present in the valence band absorb energy and, being excited, jump to the conduction band and become free. These highly excited, non-thermal electrons diffuse, and some reach a junction where they are accelerated into a different material by a built-in potential (Galvani potential). This generates an electromotive force, and thus some of the light energy is converted into electric energy. Generally speaking, solar cells work on photovoltaic effect through carriers generation and collection. The formation of photogenerated current mainly includes four processes as illustrated in Figure 1-3: (1) light absorption, (2) electron-hole pairs diffusion to and separation in a pn junction, (3) electrons diffusion in n type material and holes diffusion in p type, (4) the current circuit completion at rear contact. The key processes are the first two processes: light absorption in cell and exciton pairs separation at pn junction, which are described in detail into the next two sections. Figure 1-3 Schematic of circuit flow of electron and hole at a pn junction. Process (1): photon absorption and electron-hole pair generation; Process (2): diffusion and separation of electron-hole pair in depletion zone; Process (3): electron diffusion in n type semiconductor and load, and hole diffusion in p type semiconductor; Process (4): meeting of electron and hole at rear contact to complete a circuit. #### Carriers generation The incident light on the surface of a solar cell is reflected back to the air, or absorbed by the cell's body, or transmitted through the cell. The reflection and transmission of incident light are viewed as the loss of energy which will not contribute to the light current or electric power from the cell. Only the absorption can be utilized by the solar cell to excite carriers of electron and holes. Absorption coefficient $\alpha$ is a property parameter of solar cell's material that determines how far into solar cell's body a photon of a particular wavelength can penetrate before being absorbed. The absorption coefficient is dependent on the material. Figure 1-4 presents several semiconductor materials' absorption coefficient as a function of wavelength. Only when the photon energy is larger than bandgap of a material, the photon can be absorbed. When the energy is larger than the bandgap, the probability of a photon being absorbed is dependent on the likelihood of interaction between a photon and an electron in such a way to move the electron from one band to another. For the photon with energy just equal to the bandgap, only the electrons at the valence band edge can interact with the photon, and therefore the relative low number of electrons at the valence band edge causes the low probability of the photon absorption. While the photon energy is larger than bandgap, a much larger amount of electrons not just close to the band edge can be involved into the interaction with the photo, and thus the absorption of such a photon is increased greatly. That is why, as can been seen from Figure 1-4, absorption coefficient decreases sharply with increasing wavelength. Figure 1-4 Absorption coefficient and penetration depth of various bulk materials as a function of wavelength $^{[26]}$ . In fact silicon is not a good candidate to convert energy due to its indirect bandgap. The light absorption process can be seen in Figure 1-5. The indirect transition of electrons from valence band to conduction band requires phonons emission/scattering with photos to conserve lattice momentum, so the absorption is much less possible in silicon than in other direct semiconductor material. The energy and momentum conversation equations are [27]: $$hv = E_f - E_i + h\vartheta_{ph}$$ 1-3 $$k = k_f - k_i + k_{ph} ag{1-4}$$ where h is the Planck's constant; v and k are the frequency and wavevector of the photon; i and f denote the initial and final states of the electron, respectively; $v_{ph}$ and $k_{ph}$ are the frequency and wavevector of the phonon. In this case the theory results in a second order relation between absorption coefficient and photon energy which takes into account the energy of the phonon. $$\alpha \sim (hv - E_g - h\vartheta_{ph})^2$$ 1-5 Figure 1-5 Schematic of photon absorption in indirect bandgap semiconductor The absorption coefficient of a cell material is closely related to the generation rate. Generation rate *G* gives the number of generated electrons at any point per unit time in the device due to photon generation. Generation rate in the device can be calculated from the loss of intensity of incident light. Neglecting the reflection, the incident light intensity *I* at any point in the device is given by Beer-Lambert law as follows: $$I = I_0 e^{-\alpha x}$$ 1-6 where $I_0$ is the intensity of incident light on the surface of a cell, $\alpha$ is the absorption coefficient of the cell's material, and x is the distance into the cell at which the intensity is being calculated. Since the loss in light intensity, or absorption of light causes the electrons generation, the generation rate can be calculated by finding the change in light intensity at any point in the device. The generation rate can be derived by differentiating Equation 1-6 and then given as $$G = N_0 \alpha e^{-\alpha x}$$ 1-7 Where $N_0$ is the number of incident photons at the surface of the cell. From Equation 1-7 we know that the generation rate at a particular wavelength is exponentially reduced with penetration distance into the surface, and has its maximum at the surface of the cell. By summing up the generation rates for all the wavelengths in a standard solar spectrum AM 1.5, the net generation rate as a function of penetration distance into a slice of silicon is shown in Figure 1-6. The profile features that the highest generation rate appears at the surface of silicon slice and further that the generation rate becomes constant when the distance is deep into the body of the device. The characteristics in generation rates profile suggest that the collection region should be as close to the surface as possible in order to get the largest amount of generated electrons. Of course the efficiency of carriers collection should take into account the mechanisms how the generated electrons or holes are collected in a cell. Figure 1-6 Generation profile in silicon due to the Am1.5 spectrum #### Carriers collection A generated carrier is just in metastable state. An electron as minority created in p type semiconductor will recombine with a hole, while a hole produced in n type material will recombine with an electron. The recombination types can be seen in Figure 1-7. The electron jumps back from conduction band to valence band and recombines with a hole while a photon is emitted. This process is called band-to-band recombination, or radiative recombination. Reed-Shockley-Hall (RSH) recombination is assisted by trap energy level in band gap. Auger recombination is a process in which an electron and a hole recombine in a band-to-band transition, but now the resulting energy is given off to another electron or hole. All of these recombination mechanisms limit the lifetime of charge carriers. If the carrier is recombined, the light-generated exciton pair is lost and no current or power is generated. In the case of hybrid solar cell mismatch of different crystal lattices may cause a large number of dangling bond at the interface between two different materials. The interface recombination can be viewed as a type of RSH recombination because it also depends on the interface states in bandgap, and the interface becomes major limiting factor resulting in rather high interface recombination velocity which thereby lowers the lifetime of carriers. Figure 1-7 Schematic of recombination types in bandgap. $E_t$ , $E_c$ and $E_v$ denote the trap energy level, the conduction band edge level, and the valence band edge level, respectively. The separation of generated electron-hole pairs saves the life of carriers by preventing their recombination at a pn junction. Across the interface in the pn junction there is a build-in electric field pointing from n type semiconductor side to p type side, due to the requirement of Fermi level alignment between p and n semiconductor. Once an electron-hole pair diffuses or is generated in the junction, due to the built-in electric field the carrier of electron is swept towards n type side and the hole moves to p type side. In the n type semiconductor, the electron as majority is much less possible to be recombined than as minority. It is the same for hole in p type semiconductor. So the collection of light generated carriers of charge is determined by the separation process at the pn junction. Collection probability $P_c$ is a definition describing the probability that a photo-generated carrier in a certain region of the device will be collected by the pn junction and therefore will contribute to the photo-generated current. This collection probability at any point in the cell equals the normalized excess minority carrier concentration at the same point in the dark [28–31] Collection probability is dependent on the diffusion distance that the carrier should travel to reach the junction- see Figure 1-8. In the pn junction the collection probability is unit since the carrier there can be swept and collected immediately after being generated. The collection probability drops as the distance becomes far from the junction. When the travelling distance is longer than the diffusion length, the probability is rather low. The collection probability is also dependent on the surface recombination velocity. If the surface is full of capturing centers for carriers, few photo-generated carriers would be collected and therefore low photon current is generated. So the photogenerated current $I_{ph}$ is determined by the photo-generation rate and the carrier collection probability. It is the integration over the entire thickness of the device of a carrier collection probability $P_c$ at a particular point x in the device, multiplying the generation rate G at that point. The definition is as follows: $$I_{ph} = q \int_0^W G(x) P_c(x) dx$$ 1-8 Where W is the thickness of the device, and q is the electron charge. One of the advantages of radial pn junction, a shell of one type semiconductor surrounding the core of the other type semiconductor, is that it can reduce the travelling distance of generated carriers and thus increase the collection probability. This will be discussed in the section of state of the art in this chapter. Figure 1-8 Schematic of surface passivation and diffusion length influence on collection probability #### Photogenerated voltage The voltage in solar cell is generated by the photovoltaic effect. When the separation of electron-hole pairs occurs at the junction, electrons move to n type semiconductor while holes travel to p type semiconductor. Under the condition of short circuit i.e. the front and rear contacts are connected without any resistance, the swept carriers exit the cell as photo-generated current. If there is any resistance existing in the solar cell circuit as the load presented in Figure 1-3, the resistance as energy barrier will prevent electrons or holes from leaving the cell and thus cause the accumulation of electrons on the n type side and holes on the p type side of the junction. The increase in the number of accumulated carriers creates a new voltage that is called photovoltaic voltage. The new photovoltaic electric field is opposite to that already existing there, and thereby the net built-in electric field is lowered. As the built-in electric field is the barrier against the flow of the forward bias current, the reduction in the field intensity leads to an increase in the forward bias current. The forward bias current flows in opposition to the photo-generated current. The net current from the cell is the difference between the photogenerated current and the forward bias current. With the increase of accumulated carriers across the junction, the photovoltaic voltage reaches a point where the photogenerated current is balanced by the forward current, and the net current is zero. This condition is called open circuit condition and the photovoltaic voltage at that moment is called $V_{oc.}$ #### Equivalent circuit of bulk silicon solar cells The equivalent electronic circuit of silicon pn junction solar cells can be simplified as in Figure 1-9, and the dependence of current on applied voltage is given by $$I = I_s \left\{ exp \left[ \frac{q(V - IR_s)}{nk_B T} \right] - 1 \right\} - \frac{V - IR_s}{R_{sh}} - I_{ph}$$ 1-9 Where q is the electronic charge, $k_B$ is the Boltzmann's constant, T is the absolute temperature, and V is the applied potential across the diode, $R_{sh}$ is the shunt resistance, and $R_s$ is the series resistance. n is a dimensionless parameter involved in the IV characteristics to take into account the non-ideal behavior. $I_s$ is the saturation current, and $I_{ph}$ is the photogenerated circuit current. Figure 1-9 Equivalent electric circuit for solar cells The important parameters that characterize a solar cell are shown in Figure 1-10, including $V_{oc} I_{sc} V_{max}$ and $I_{max}$ . The short circuit current $I_{sc}$ is usually equal to the photo-generated current $I_{ph}$ which has been presented in the previous content as well as open circuit voltage $V_{oc}$ . Fill factor FF is defined as the maximum power divided by the product of $I_{sc}*V_{oc}$ i.e. as $$FF = \frac{I_{max} \times V_{max}}{I_{sc}V_{oc}}$$ 1-10 Where $I_{max}$ and $V_{max}$ are the current and the voltage when the maximum power is generated from the solar cell, as shown in Figure 1-10. The efficiency $\eta$ of a solar cell is defined as: $$\eta = \frac{I_{sc} \times V_{oc} \times FF}{P_{in}}$$ 1-11 where $P_{in}$ is the power incident on the solar cell. Figure 1-10 Normal IV of a solar cell including important parameters The series resistance $R_s$ is caused firstly by resistance to movement of current through the emitter and base of the solar cell, secondly by the contact resistance between metal and silicon, and last by the resistance of the top and rear contacts. The series resistance has an impact both on photo-generated current $I_{ph}$ and on fill factor FF. But it has little influence on $V_{oc}$ , because no current through the series resistance under open circuit condition. The shunt resistance $R_{sh}$ is caused mainly by the defects during manufacturing for silicon solar cells. It will result in the reduction in $V_{oc}$ , because it provides an alternative way to generated photons and therefore leads to the weak photovoltaic effect. After understanding the principle how solar cells works, the next sections describe how to improve the solar cells performance by light trapping to absorb more photons and through well-designed junction geometry to collect more photogenerated carriers. ## 1.2. Light trapping strategies The generation analysis above is based on Beer-Lambert law with the assumption that the light is absorbed in one pass through solar cell material as shown in Figure 1-11(b). However, the generation rate can be increased if the light is trapped in the cell. So the light management is a fundamental study to improve solar energy conversion efficiency. ### 1.2.1. Ray optics limit The surface texturing is widely used for bulk silicon solar cells and can be greatly increased the light absorption<sup>[32]</sup>. As presented in Figure 1-11(a), when the light at the back side of solar cell sheet is reflected at an angle exceeding the critical angle for total internal reflection, the light returns to the front surface and no fraction leaks out of the cell. Multiple total internal reflections occurring on the both sides of the sheet of solar cell cause an increase in the path length of light passing through the cell, and therefore enhancement in the absorption efficiency. When the cell geometric size is much larger than wavelength of illuminating light, the antireflection effect follows a theoretic limit first derived by Yablonovitch and Cody<sup>[32]</sup>. The absorption will be enhanced at most by a factor of $4n^2$ where n is the film material's refractive index. For example, based on this theory, silicon solar cells with antireflective layer on both sides can only have the maximum absorption enhanced by 62 times at 590nm wavelength (n=3.96 at 590nm<sup>[33]</sup>). Since in their theory the geometric details of antireflective layer shape is relatively unimportant, it is quite possible that this light trapping effect contributes to light absorption in solar cells covered by SiNWs array on the front surface. However when a solar cell's dimension is on a sub-wavelength scale or comparable to wavelength of incident light, the appropriate theory to describe light propagation is wave optics rather than ray optics, and the ray optic limit of $4n^2$ can be surpassed. The next will be a short introduction to another strategy of light trapping beyond the limit. Figure 1-11 Two optical sheets with qualitatively different surface textures. (a) Angular randomization and intensity enhancement do occur. (b) In a plane-parallel slab, there is no angular randomization and no intensity enhancement [32]. ### 1.2.2. Light trapping in individual nanowire The matter is composed of discrete electric charges such as electrons and protons. When the incident light encounters an object, the charges in the object will be set in oscillation where the net effect manifests itself as the emission of secondary radiation known as light scattering. The incident light can also be scattered because of its diffraction on randomly distributed defects. In addition to scattering, part of the incident power is absorbed within the object because of the excitation of oscillating dipoles. The absorption is taken into account with the imaginary part of the refractive index. The scattering or absorption of incident light can be analogous to a virtual cross section around the object. As soon as the illuminating light hits this area, the interaction between incident electromagnetic wave and electronic charges occurs. According to Mie theory, the absorption cross section area $C_{abs}$ is proportional to the absorbed power. Therefore, the absorption in the object can be described by absorption efficiency $Q_{abs}$ that is defined as the ratio of absorption cross section $C_{abs}$ to the projected area under illumination. $$Q_{abs} = \frac{C_{abs}}{A_{pj}}$$ 1-12 Within the limits of ray optics, i.e. the object size is much larger than the concerned wavelength, for a perfect absorbing black body, its absorption cross section $C_{abs}$ is equal to the projected area, and therefore the absorption efficiency is 1. For an imperfect absorber, the cross section $C_{abs}$ is smaller than the projected area and the absorption efficiency is lower than 1. For larger objects, the absorption efficiency is in general resides between 0 and 1. But on the scale of sub-wavelength, absorption efficiency has been evidenced to be larger than $1^{[34][17,35]}$ . For example, Krogstrup et al presented the experimental measurements on p-i-n GaAs nanowire solar cell<sup>[34]</sup>. The nanowire structure can be seen in Figure 1-12(a). The photogenerated current can be as high as 180 mA/cm<sup>2</sup> and the apparent conversion efficiency was estimated to be 40% beyond Shockley-Queisser limit of 31% for GaAs semiconductor. They attributed the ultrahigh photogenerated current to resonance trapping effect due to the geometry of nanowire on the sub-wavelength scale. They spatially mapped the photocurrent generated by the p-i-n nanowire solar cell for three different excitation laser wavelengths of 488nm, 676nm and 800nm as can be seen in Figure 1-12 (b) (c) (d), respectively. The results presented in Figure 1-12 (b), (c), and (d) are deconvoluted with the point-spread function of the diffraction-limited laser spot. As seen in Figure 1-12 (b) (c) (d), a photocurrent from an area much larger than the size of the laser spot appears for all three wavelengths of laser. The effective absorption areas for the three cases are about one order of magnitude larger than the physical cross-section of the vertically standing GaAs nanowire with diameter of 425nm, see the SEM image in Figure 1-12(a). The absorption efficiency $Q_{abs}$ is about 8 times higher than is predicted from the Beer-Lambert law. In other words, the single nanowire can collect photons outside its physical body boundaries. Figure 1-12 Mapping of photocurrent scanning on GaAs nanowire: a, left: The p-i-n radial doping structure of GaAs nanowire by epitaxial growth; right: SEM image of the nanowire solar cell. b-d Scanning photocurrent measurements on the single vertical nanowire device for three different excitation laser wavelengths 488, 676, and 800nm, normalized to the incident photon flux. Adapted from Reference [34]. The effect of enhanced absorption efficiency can be explained with Lorenz-Mie theory. In the article by Cao et al<sup>[36]</sup> a nanowire was viewed as small scaled microcylinder resonator that can trap light in resonant leaky modes by multiple total internal reflections. The measured absorption spectrum on the single individual germanium nanowire lying on the substrate was in quite good agreement with the predicted spectra according to Mie theory see Figure 1-13. The absorption peaks in measurement were believed to be related to the Leaky-Mode Resonances. They further pointed out that the absorption efficiency was sensitive to diameter and the radiation wavelength. Figure 1-13 Comparison between experimental and calculated absorption efficiency $Q_{abs}$ spectra for Ge nanowire radii of (1) 110nm, (2) 25nm, (3) 10nm [36]. Individual silicon nanowire was also examined by Brönstrup et al<sup>[37]</sup> in a experimental and theoretical work. They observed the reflection spectrum of the individual silicon nanowire was well consistent with the predicted scattering effect. They also found that the peak in scattering spectrum was dependent on the diameter, which can also be explained with Mie theory. In Figure 1-14 , for the wavelength that is smaller than 360nm corresponding to the minimum direct band gap of silicon<sup>[38]</sup>, the absorption efficiency is independent on the diameter of silicon nanowire, because the absorption is caused by the intrinsic absorption due to a higher extinction coefficient. In the case of wavelength larger than 360nm, the silicon is indirect band gap semiconductor, and the absorption efficiency becomes dependent on the geometry of nanowire. And the absorption is enhanced due to the resonance effect in the silicon nanowire. The resonance is restricted to certain wavelength and diameter, so the branched structure of absorption efficiency spectra appears. The branched structure is almost straight as a line, and its slope decreases as diameter increases and wavelength decreases. For the spectrum of chief interest 380 to 1100nm in silicon solar cells, there is a trend that larger diameter has higher absorption efficiency. In the case of diameter smaller than 120nm and wavelength larger than 700nm, although the absorption efficiency is smaller than 7%, it is enough for silicon nanowires array to absorb the light<sup>[37]</sup>. Figure 1-14 Mapping of absorption efficiency $Q_{abs}$ for a single Si nanowire with a diameter d=2nm and 2000nm and $\lambda=220$ and 1120nm for nonpolarized light. Adapted from Reference [37]. On the contrary to the intuition that optical properties of nanostructure are strongly dependent on the shape of structure, simulation results from the article by Brongersma et al<sup>[39]</sup> showed weak correlation between absorption and cross sectional shape. In their simulation, four shapes of cross section of single nanowire, rectangle circle hexagon and triangle, respectively, are employed with FDTD method. The similar curves of absorption efficiency vs. wavelength suggest the same mode of resonance occurs in amorphous silicon nanowire, see Figure 1-15(b). The authors further point out that there are two field maxima in all the four plots in Figure 1-15(c), similar to the low-ordered mode of resonance. This similarity suggests that the low ordered mode resonances are less sensitive to the morphology. Figure 1-15 Generality of the optical resonance and short-circuit current enhancement to one-dimensional nanostructures. Adapted from the literature<sup>[39]</sup>. ### 1.2.3. Light trapping in nanowires array Compared with single nanowire, the nanowires array are much more complicated. The reflectance of silicon nanowires array can be very low less than 3% in the range of wavelength from 400nm to 1100nm. Although the mechanisms are still unclear, many experiments and calculations have been made to understand this unusual physical phenomenon. Garnett et al. [40] measured the enhancement factor of path length when one photon is scattered in nanowires array in a paper published in 2010, where they stated that the ordered silicon nanowires array has the ability to provide a light-trapping enhancement of ~73 times compared with the planar bulk silicon, beyond the ray optics limit for silicon about 31 times with one side of antireflective layer. Similar to individual nanowire, some simulation results confirm the enhancement of light trapping in silicon nanowires array. Gang Chen et al. have studied optical properties of periodic silicon nanowires array by simulation with the transfer matrix method $(TMM)^{[41]}$ . In this paper the model of periodic structure, shown in Figure 1-16, is determined by three key parameters: length L, pitch a, and diameter d. The illuminating light is set as normal to the x-y plane. Compared with thin film with thickness of $2.33\mu m$ , the nanowires array with the same thickness has higher absorption efficiency in the high photon-energy regime but lower absorption in the low photo-energy regime - see Figure 1-16(b). Longer length favors larger absorption in the range of lower frequency. All the three nanowires array share the same absorption plateau for higher energy photons. Figure 1-16 Optic simulation on the periodic silicon nanowire structure: (a) Schematic drawing of the periodic silicon nanowire structure. (b) Absorptive properties of nanowire structures with various thicknesses L = 1.16, 2.33 and 4.66 $\mu$ m (d = 50 nm and a = 100 nm)<sup>[41]</sup>. #### 1.2.4. Light management contribution to $V_{oc}$ The contribution to the enhancement of photogenerated current is clear due to light trapping effect, but for $V_{oc}$ it is still not clear how light management can affect the $V_{oc}$ . Polman and Atwater<sup>[35]</sup> gave the relationship in the article in the framework of thermodynamics as follows: $$qV_{oc} = E_g \left( 1 - \frac{T}{T_s} \right) - k_B T \left[ \ln \left( \frac{\Omega_{emit}}{\Omega_{sun}} \right) + \ln \left( \frac{4n^2}{I} \right) - \ln(QE) \right]$$ 1-13 Where q is the electron charge, $E_g$ is the bandgap energy, T and $T_s$ are the temperatures of the solar cell and the sun, $k_B$ is Boltzmann's constant, $\Omega_{emit}$ , $\Omega_{sun}$ are the solid angles related to photons emission from the solar cell and absorption into the solar cell, n the solar cell refractive index, I is the enhancement factor of light intensity, QE is the quantum efficiency. The first term on the right side of Equation 1-13 is related to Carnot efficiency as we stated in the section of Shockley-Queisser efficiency limit. The second term in the square brackets includes three entropy-related terms. The first term in them accounts for the loss in $V_{oc}$ due to the solid angle difference between photon absorption and spontaneous emission. While the solar radiation is incident on the cell from the solid angle $\Omega_{sun} = 6*10^{-5}$ steradians, the spontaneous emission in solar cell emits outgoing photons into the solid angle $\Omega_{emit}$ up to $4\pi$ . The loss in $V_{oc}$ is as large as 315mV. The second term in the brackets gives the description on how light trapping influences $V_{oc}$ . As we talked above $4n^2$ is the maximum value that the enhancement of light intensity trapped in a solar cell can achieve, if the cell is considered much larger than the wavelengths of illuminating radiation. However in the case of cell's dimension on the sub-wavelength or wavelength scale, the local intensity enhancement factor I in cell can exceed the limit substantially [42,43], and therefore the light trapping effect in SiNWs for example will lead to a rise in $V_{oc}$ . The last term in the brackets describes the reduction in $V_{oc}$ due to the quantum efficiency QE, which is defined as: $$QE = \frac{R_{rad}}{R_{rad} + R_{nrad}}$$ 1-14 where $R_{rad}$ and $R_{nrad}$ are the rates of radiative and non-radiative recombinations. The quantum efficiency is related to the non-radiative recombination mechanisms such as Auger recombination and RSH recombination due to defects in cell's body or carrier trapping states on the surface or interface. Obviously the QE can be increased by reducing the non-radiative recombination rates as we will present later in the section of state of the art. An alternative way may be to increase the radiative recombination rate. The light management helps to increase the local density of optical states which in turn causes an increase in radiation recombination rate. The enhanced QE then directly improves $V_{\rm oc}$ . All the three terms in the brackets are relevant for the light management strategies. SiNWs at least will work on the second term about $V_{oc}$ by increasing the local light intensity in cell. According to Yang's estimation about path length enhancement factor of $73^{[40]}$ , the $V_{oc}$ of SiNWs solar cell can be increased by 109mV with respect to the case without any enhancement. It is interesting to study the third term about the optical states enhancement in SiNWs, because silicon is an indirect bandgap which causes very low radiation recombination rate, and therefore the increased optical states in SiNWs solar cell might be also very useful to increase $V_{oc}$ further by optimizing its structure. Besides the strong light trapping effect, nanowire is promising for solar cells also due to its effectiveness to collect carriers if core-shell junction can be fabricated in wire. But one of major difficulty is the junction fabrication in nanowire. Next will be the introduction to development of pn junction fabrication in SiNWs. #### 1.3. SiNWs solar cells state of the art We are trying our best to construct a core-shell heterojunction by depositing a PEDOT layer wrapping individual SiNW to form hybrid solar cell. This cell would take the advantages of the light trapping effect in SiNWs, the high collection efficiency due to core-shell structure, and also the passivation effect. Since light trapping effect has been discussed earlier, the core-shell structure and passivation effect will be presented in the following content. As we stated before the key process of charge collection is based on the junction, and the effective carrier collection in nanowire results from its junction configuration. The junction can occur following in different ways: perpendicular to the length as shown in Figure 1-17 (a) of axial junction, or along the length of a nanowire corresponding to Figure 1-17 (b) of radial junction (core-shell junction), or within the substrate as in Figure 1-17 (c) of substrate junction. The substrate junction and axial junction can have the benefit of the light trapping effect but lose the benefit of efficiently carrier separation and collection. Unlike them, radial junction owns efficient collection of carriers as will be presented in the next subsection. #### 1.3.1. Junction category in geometry Figure 1-17 Three kinds of junction geometry in nanowires. (a) Axial junction, (b) radial junction, (c) Substrate junction. Different colors represent different carrier types of semiconductor. #### 1.3.2. Charge carriers separation and collection in radial junction The reason for effective carrier collection was given in the report by Kayes et al <sup>[44]</sup>. The configuration of core-shell pn junction in nanowire, see Figure 1-18, makes possible the decoupling of light absorption and carriers extraction. The absorption of light is along the length of nanowire. The longer the wire is, the more possible the photons scattering with the surface, and the more photons are absorbed. So the absorption is mainly in the axial direction. On the other hand, immediately after photons absorption, electron and hole pairs are generated and separated in the depletion area. And then holes are collected in p-typed semiconductor, while electrons in n type semiconductor. In general the separation and the collection of electron and hole occur in the radial direction. So it is possible for us to produce longer wires to absorb more photons and at the same time to produce thin wire to make sure carriers are collected as much as possible. Therefore the nanowire solar cell provides a possible way to improve carrier collection efficiency. Figure 1-18 The core-shell junction has the advantage to decouple light absorption and carriers extraction The effectiveness of the geometric configuration is independent on the used materials, and the efficiency in carrier collection can be increased just due to the geometry. This point was examined experimentally by Fan et al <sup>[45]</sup>. They first grew n-CdS nanopillar in the ordered pores of an anodic alumina membrane (AAM). The top portion of AAM was selectively etched in order to expose the n-CdS nanopillar out of the AAM. The exposed n-CdS nanopillars were then embedded in polycrystalline thin film of p-CdTe to form a n-CdS/p-CdTe core-shell radial junction. The embedded length *H* of CdS nanopillar can be well controlled by tuning the etching time of AAM. They found that the energy conversion efficiency monotonically increases with H, as evident in Figure 1-19(a). They gave this explanation by theoretically calculating the effect of geometric configuration on efficiency. In Figure 1-19 (c), the junction area is confined on the top contact between CdS and CdTe as H=0. In this case the electron-hole separation is conducted just in a small contacting region. Most of the generated carriers are lost on the defects of CdTe film through SRH (Shockley-Reed-Hall) recombination. On the contrary, as H=900nm in Figure 1-19 (d), the carrier separation region of junction along the length of pillar is much more largely extended than the case of H=0, and the larger junction region enhances probability that electron-hole pairs will be separated and then collected. Therefore the device conversion efficiency is increased by more than one order of magnitude. Because the separated charges are concentrated near the junction, the SRH recombination becomes correspondingly concentrated in the region near the junction rather than in the CdTe film. Figure 1-19 Effects of the nanopillar geometric configuration on the device performance. a, Experimentally obtained efficiency of SNOP (solar nanopillar) cells as a function of the embedded nanopillar height, H. NW: nanowire. b, Theoretical simulation of the SNOP efficiency as a function of H. TF: thin film. Inset: Schematic diagram of the SNOP cell used for simulation. c,d, Visualization of the Shockley-Read-Hall (SRH) recombination in SNOP cells with H = 0 (c) and 900nm (d). Adapted from Reference [45]. #### 1.3.3. Realization of radial junction in nanowire However the realization of radial junction in nanowire is not an easy work. One type of such a junction can be realized with a single semiconductor material known as homojunction. The junction is formed either by diffusion or by depositing a thin film surrounding the nanowire. In the case of diffusion, for example, Jung et al<sup>[46]</sup> used spin-on-dopant method and attempted to create a core-shell junction in nanowire, as seen in Figure 1-20. The boron or phosphorus precursor liquid was first covered on the target wafer and the subsequent diffusion was carried out in a furnace at $1050^{\circ}$ C for 5 min. As seen in Figure 1-20(b) and (d), the core-shell junction can only be formed in the wire with larger diameter. If the diffusion duration is too long, or temperature too high, the radial junction type would be converted to a substrate junction and the benefit of carrier collection is lost. Figure 1-20 Diffusion doping for core-shell junction in nano and micro silicon wires. (a) Low voltage SEM image showing the two-dimensional doping profile by contrast difference of a typical co-integrated nano and micro wires (CNMW) structure. The scale bar is 2 μm. The image in (b) shows the formation of a radial junction (red for the n-type shell and blue for the p-type core). (c) Secondary ion mass spectroscopy variation shows phosphorus concentration along the yellow line denoted in the panel. (d) Schematic of the tapered NW (bulk p-n junction), MW (radial p-n junction), and CNMW (bulk and radial p-n junctions) structures. Adapted from Reference<sup>[46]</sup>. In the case of depositing method, Garnett et al<sup>[47]</sup> successfully obtained a SiNWs array with core-shell structure with low pressure chemical vapor deposition method to deposit a layer of amorphous silicon onto SiNWs array. The subsequent crystallization process with rapid thermal annealing (RTA) created a polycrystalline of p type shell surrounding n type core. However the low performance of this SiNWs solar cell is induced by the roughness of silicon wire surface and the high recombination rate on the surface. Because numerous carrier traps exist on the surface which is in proximity to the pn junction, the dark current and ideality factor of the diode are both very high, leading to a reduction in $V_{oc}$ . Therefore they concluded that the surface passivation is essential to improve the quality of solar cell based on SiNWs, as we will see in Chapter 4 about PEDOT/SiNWs hybrid cell. Figure 1-21 CVD deposition for core-shell junction in SiNWs array. (a). Schematic cell design with the single crystalline n-SiNW core in brown, the polycrystalline p-Si shell in blue, and the back contact in black. (b). Cross-sectional SEM of a completed device. Adapted from Reference [47] #### 1.3.4. Passivation on silicon Kelzenberg et al<sup>[48]</sup> investigated the passivation effect of H-termination, $SiO_2$ , a- $SiN_x$ :H, a-Si:H. on the surface of wire by comparing photocurrent intensity. They demonstrated that the good passivation effect causes an increase in energy conversion efficiency. An alternative way to eliminate surface recombination centers is methyl (CH<sub>3</sub>) termination on silicon surface. Sailor et al<sup>[49]</sup> reported that solar cells of bulk silicon terminated with methyl reaches $V_{oc}$ theoretical limit. In the metal/silicon diode the $V_{oc}$ is limited to 200~300 mV due to Fermi level pinning which is caused by a large number of interfacial states between silicon and metal. However. the conjugated polymer (poly-(CH<sub>3</sub>)<sub>3</sub>Si-cyclooctatetraene)) coated n type silicon diode shows that the photovoltages are at the theoretic limit, much higher than the metal/Si diode. Its $V_{oc}$ is only dependent on the diffusion and recombination in bulk silicon, suggesting that the carrier trapping on the interface between polymer and bulk Si can be negligible. They believed that the trapping defects elimination is due to the passivation effect of methyl termination. Figure 1-22 Average hole mobility ( $\mu_h$ ) of SiO<sub>2</sub>-Si NW, H-Si NW, and CH<sub>3</sub>-Si NW samples versus exposure time to air. Adapted from Reference<sup>[11]</sup>. In addition, the passivation effect of covalent Si-CH $_3$ on SiNWs surface was identified by measuring charge carrier hole's mobility $^{[11]}$ . The mobility of CH $_3$ -SiNW is larger than H-SiNW, and much larger than SiO $_2$ -SiNW, as seen in Figure 1-22. Different from H termination, the passivation effect of methyl termination maintains stable after long time exposure to air. This trend of mobility can be explained with the density of surface states. The passivation via CH $_3$ decreases the number of surface states and therefore reduces probability of electron-hole recombination rate, in turn leading to an increase in nanowire's mobility. Figure 1-23 LIBC and EQE of SiNWs passivated with PEDOT. a) Laser beam induced current map of silicon nanowire/PEDOT solar cell. b) External quantum efficiency of silicon nanowire/PEDOT solar cells. Adapted from Reference [12]. PEDOT as a kind of thiophene-based conducting polymer can also passivate SiNW, as reported by Garnett et al<sup>[12]</sup>. They spin-coated PEDOT onto SiNWs array to form a Schottky junction solar cell. The measured EQE of the cell is at the maximum 88% and above 80% over the visible spectrum, as can be seen in Figure 1-23. Considering the reflection of their SiNWs array about $10^{\sim}20\%$ , the internal quantum efficiency IQE was estimated to 100%, demonstrating the perfect passivation effect in their solar cells. However, the low EQE in IR and red wavelength spectrum is caused by the short silicon nanowires length and the failure of PEDOT penetrating into the bottom of SiNWs array. Because of the low absorption coefficient of silicon, the light with energy just above bandgap of silicon, i.e. the light in red or IR spectrum, might be absorbed after multiple scattering deep into the array. However, the poor covering condition of PEDOT on Si wire causes the dramatically reduction in EQE. #### 1.3.5. SiNWs/PEDOT hybrid solar cell Indeed many researchers took part in fabricating PEDOT/Si hybrid solar cells <sup>[50–60]</sup>. Besides the advantage of light trapping effect of nanowire, the carrier collection benefit of radial junction and the passivation effect of PEDOT stated above, spin coating of PEDOT:PSS solution onto SiNWs array is very simple and has no need of either high temperature or expensive equipment. Among them the record efficiency achieves as high as 11% in such a hybrid solar cell<sup>[58]</sup>. In their work, periodic silicon nanocones array were fabricated with reactive ion etching (RIE) method using $SiO_2$ spheres periodic arrangement as mask. And heterojunction is realized by spin coating PEDOT on the surface of nanocones. Even though the efficiency of PEDOT/SiNWs cell can reach over 10%, there is still room for improvement in efficiency if the limiting factors could be well solved. The major limiting factor is the bad coating of PEDOT onto Si wire surface. As seen in Figure 1-24 of cross section of PEDOT/Si hybrid SEM images, the PEDOT:PSS polymer forms a layer on top of SiNWs and only a fraction of wire surface is coated by PEDOT, because the large particles of commercial PEDOT:PSS are difficult to penetrate into the bottom of SiNWs array and thus fail to cover the entire surface. Because of the bad contact between the two materials, the carrier collection and passivation advantages cannot be fully achieved with this spin coating method. In order to reduce the limitation caused by spin coating method, a tradeoff has to be made to lower the length of SiNW which sacrifices the benefit of light trapping effect. Figure 1-24 Cross-sectional SEM images of SiNWs coated with PEDOT:PSS. The wire lengths are (a) 0.35, (b) 0.9, (c) 2.2, and (d) 4.1 $\mu$ m. Adapted from Reference [53]. An alternative method maybe overcomes this limitation, which is the electrochemical deposition of PEDOT with SiNWs as electrode. In chapter 3, we will describe the PEDOT electrochemical deposition with etched SiNWs as electrode. The innovative method can get a real core-shell junction. Before that we will present the SiNWs fabrication processes. The light trapping effect exhibits itself as a very low reflection in our SiNWs with electroless metal assisted chemical etching (EMACE) method. # **Chapter 2. Silicon nanowires fabrication** # CONTENT | Glossar | у | 36 | |---------|--------------------------------------------------------------------------|----| | 2.1. | Introduction to electroless metal-assisted chemical etching | 37 | | 2.1.1 | Mechanism of electroless metal-assisted chemical etching (EMACE) | 38 | | 2.1.2 | Wafer properties: doping type, doping level, and crystalline orientation | 43 | | 2.1.3 | Etching time and temperature | 44 | | 2.1.4 | Lithography technique | 45 | | 2.2. | Experiment and characterization | 47 | | 2.2.1 | . Experiment procedures | 47 | | 2.2.2 | . Characterization methods | 48 | | 2.2.3 | . Morphology of SiNWs | 49 | | 2.2.4 | Concentration of AgNO <sub>3</sub> | 51 | | 2.3. | KOH tapering | 56 | | 2.4. | Active area selection | 61 | | Conclus | sions | 63 | # **Glossary** 2D Two-dimension AAO Anodic Aluminum Oxide Ag Silver AgNO<sub>3</sub> Silver nitrate Au Gold CH₃COOH Acetic acid CVD Chemical Vapor Deposition EDX Energy-Dispersive X-ray EMACE Electroless Metal-Assisted Chemical Etching FF Fill factor HF Hydrofluoric acid $H_2O_2$ Hydrogen peroxide $H_2SO_4$ Sulfuric acid $HNO_3$ Nitric acid IPA Iso-Propyl Alcohol KOH Potassium hydroxide PEDOT Poly(3,4-ethylenedioxythiophene) RIE Reactive Ion Etching Ref Reference SEM Scanning Electron Microscope SHE Standard Hydrogen Electrode Si Silicon SiNWs Silicon nanowires TEM Transmission Electron Microscope ZnO Zinc oxide # 2.1. Introduction to electroless metal-assisted chemical etching There are two different strategies to fabricate silicon nanowires array: bottom-up methods of catalytic growing silicon wires and top-down methods by etching bulk silicon. Based on CVD method, the silicon wires can be catalytically grown with nanometer-scaled diameter<sup>[61]</sup>. The sub-10nm diameter in cross section attracts interest in scientific community because quantum confinement effect would bring forth new electronic and optic properties of SiNWs by altering the energy band structure of silicon<sup>[62]</sup>. For the application in photovoltaics, the calculation shows that efficiency might achieve as high as 48% for the tandem structure consisting of SiNWs with various band gaps<sup>[4]</sup>. However, CVD grown SiNWs suffer several limitations: first the catalyst noble metallic atoms diffusing into wire body become deep energy level recombination centers that reduce greatly minority lifetime<sup>[63]</sup>; second, it is still hard to control the wire's growth direction, position and filling ratio of each wire in array<sup>[62],[64]</sup>, and it is also difficult to make wires array covering large area<sup>[62]</sup>; third, the high cost is another barrier limiting its application in industry. A large number of top-down methods are used for SiNWs fabrication such as reactive ion etching (RIE), electrochemical etching, or electroless metal assisted chemical etching (EMACE) method. In particular, EMACE method allows control of the doping type, doping level, crystallographic orientation, and the orientation of Si nanowire relative to the Si substrate<sup>[65]</sup>. The etched SiNWs array can cover a large area on a centimeter scale with uniform antireflection. Using lithography technique, the morphology of silicon wire and filling ratio of individual wire in the array are tunable by selecting appropriate mask. In addition, the technique of electroless chemical etching is cheap and simple, without need for sophisticated equipment. Although the report<sup>[66]</sup> said 5 nm diameter can be achieved with AAO mask, most researches with EMACE are focused on fabricating SiNWs with diameter above 20nm, and no quantum confinement effect has been reported for EMACE etched SiNWs. The barrier to make a solar cell may rise in the fabrication of the pn junction in each wire due to the wire's small size, more or less than 100nm. Both the top-down and bottom-up routines to fabricate SiNWs are facing the same problem of surface recombination because of increased aspect ratio with decreasing diameter. This chapter will concentrate on the method of electroless metal assisted chemical etching (EMACE) that we used in detail. #### 2.1.1. Mechanism of electroless metal-assisted chemical etching (EMACE) #### General introduction The EMACE method is an easy and inexpensive method to fabricate nanowire array on a centimeter scale. The whole process is mainly divided into two steps. In Figure 2-1(a) Step 1 is the catalyst metal electroplating, in which silicon wafer is dipped into a solution containing HF and AgNO<sub>3</sub>. In Figure 2-1(b) Step 2 is the chemical etching of silicon. At this step the deposited Ag serves as catalyst. On these catalytic sites the $H_2O_2$ is reduced to water (without any deposit), and under these sites the Si atoms are oxidized, and then etched away by HF. The Ag catalysts are finally dissolved in HNO<sub>3</sub> during the sample immersion in HNO<sub>3</sub> for 30 minutes, and the reaction follows formula 2-1. $$3Ag + NO_3^- + 4H^+ \rightarrow 3Ag^+ + NO + 2H_2O$$ 2-1 The nanowires array being the remaining part of Si wafer after etching, some properties of the mother Si wafer are passed over to SiNWs, such as crystallinity, and doping level. Figure 2-1 Schematic of electroless metal-assisted chemical etching processes for SiNWs: (a) electroplating step, (b) etching step. All the energy levels related to SiNWs etching are presented in Figure 2-2 (a) with the vacuum energy level as reference. In the middle is the standard hydrogen electrode (SHE) axis. On the left to the SHE axis is the p type silicon energy band diagram with conduction band $E_c$ , valence band $E_v$ and Fermi level $E_{Fp}$ . The redox energy levels of H<sup>+</sup>/H and Ag<sup>+</sup>/Ag are also positioned in comparison with silicon band diagram. On the right to the SHE axis stands the band diagram of quasi Schottky junction. The band bending curves in solid line is corresponding to Ag/Si contact, while dashed curves illustrate the contact between silicon and Ag<sup>+</sup>/Ag couple. Figure 2-2 Schematic of working principle of SiNWs etching: (a) Energy band diagrams; (b) Mechanisms of silver nucleation; (c) Growth of silver particles; (d) Etching processes. Revised according to the literature<sup>[67]</sup>. #### Ag electroplating process The electroplating process can further be broken down into two stages (See Figure 2-2). The first is the nucleation stage shown on the lower left highlighted in blue ring in Figure 2-2, and the second stage is the growth of Ag particles on the lower right in red ring of Figure 2-2. The principles for the two stages are different. #### Ag nucleation stage During the stage of nucleation, the principle is galvanic displacement reaction between $Ag^+$ and Si. From the comparison between Si and $Ag^+/Ag$ couple in the band diagram, the $Ag^+/Ag$ redox level is close to the valence band of silicon. It is probable that the charge holes are directly injected into the valence band of silicon from the solution<sup>[68]</sup>. The displacement reaction takes place on the silicon substrate as shown in the nucleation schematic in Figure 2-2 (b). The global chemical reaction can then be formulated as reaction $2-2^{[17]}$ . $$4Ag^{+}(aq) + Si(s) + 6F^{-}(aq) \rightarrow 4Ag(s) + SiF_{6}^{2-}$$ 2-2 which can be separated into two half-cell reactions 2-3 and 2-4 $$4Ag^{+}(aq) + 4e \rightarrow 4Ag(s)$$ $E^{\circ} = 0.779V$ 2-3 $$Si(s) + 6F^{-}(aq) \rightarrow SiF_{6}^{2-} + 4e \quad E^{\circ} = -1.24V$$ 2-4 When Ag<sup>+</sup> is reduced and Ag nucleates on silicon surface, the injected charge hole may transport to some nearby area and takes part in the oxidation of silicon. The nucleation of Ag and the corrosion of Si may not occur at the same place. The cathode reaction of silver ion is formulated in Equation 2-3, while the anode reaction of silicon is presented as Equation 2-4. Because this stage is caused by the overlapping between silicon valence band and Ag<sup>+</sup>/Ag redox level but not associated with Fermi level, both p type and n type silicon can be electroplated with silver particles<sup>[65]</sup>. #### Ag growth stage In the stage of Ag growth, immediately after the clusters of Ag nucleate on the surface, a quasi Schottky junction between silicon and silver is formed as shown in band diagram in Figure 2-2 (a). Different from the displacement mechanism for nucleation stage, the catalytic mechanism of silver nuclei plays the major role in the stage of silver growth. Because Ag has larger electronegativity than silicon<sup>[67]</sup>, electrons diffuse from silicon to silver and accumulate on the silver nuclei surface. This allows Ag<sup>+</sup> in solution to obtain electrons and get reduced on the nuclei surface much more easily and to get them reduced on the nuclei surface than on Si atoms surface. So the deposition is operating preferentially on the nuclei, resulting in the growth of silver particles. Simultaneously the anode reaction, when it is in the nucleation stage, happens to the silicon area in contact with silver particles as it is in the nucleation stage. Because of releasing electrons to silver, silicon atoms, being oxidized, are attacked and corroded by HF and eventually dissolved in the form of fluoride into the solution, as can be seen in Equation 2-4 of anode reaction. The removal of silicon under the silver catalytic site leads to a pit appearing at the site which traps the silver particle and prevents it from moving horizontally<sup>[67]</sup>. The trapping effect causes the site-specific etching of silicon under the catalytic silver. The cathodic Ag reduction on the nuclei leads to the growth of nuclei, as seen in Figure 2-2(c). In the initial time of electroplating, small Ag particles form. With the electroplating, Ag deposits grow to larger particles, isolated patches, and a network with pores. After a long time of electroplating, some trapped small silver particles sink deep into Si substrate as Si atoms under them are removed by HF, while those which do not enter into pits grow to dendrite structure and consume a large fraction of silver ions in the solution. [67] #### Si etching process For the etching process, the mechanism in Figure 2-2(d) is also catalytic behavior of Ag particles. Similar to the growth stage of Ag deposits, the cathodic reduction of $H_2O_2$ provides charge holes for anodic oxidation of silicon via the Ag/Si Schottky junction, as described in Equation 2-5. $$H_2O_2 + 2H^+ \rightarrow H_2O + 2h^+$$ 2-5 $$Si + 6HF + nh^{+} \rightarrow H_{2}SiF_{6} + nH^{+} + \frac{4-n}{2}H_{2}$$ 2-6 Equation 2-6 presents that the silicon oxidation is caused in fact not only by the injected holes provided from $H_2O_2$ reduction but also by chemical reduction of $H^+$ , because the hydrogen evolution is observed during the SiNWs etching. Equation 2-6 is a mixture of anodic oxidation and chemical oxidation (hydrogen ion reduction and hydrogen evolution). The proportion of anodic reaction involved in silicon oxidation is determined by the molar composition HF/ ( $HF+H_2O_2$ ) [69]. When the molar composition is in low regime, the concentration of $H_2O_2$ is so high that the galvanic current meets the need of the charges for silicon oxidation and no hydrogen is evolved. On the contrary, when the molar composition is in high regime, the concentration of $H_2O_2$ is too low to cover the total oxidation charges, and the $H^+$ is involved in oxidation. Chartier et al<sup>[69]</sup> divided the ratio $\rho$ = HF/( H<sub>2</sub>O<sub>2</sub> + HF) into four ranges according to different morphologies of polished surface, craters on surface, microporous and porous silicon, and only porous silicon - see Figure 2-3. When the ratio $\rho$ is larger than 80%, $H_2O_2$ proportion will influence on the surface of silicon nanowires<sup>[70][71]</sup>. The highly doped p type or n type silicon nanowires etched by EMACE show porous surface at high $H_2O_2$ concentration. The increasing concentration of $H_2O_2$ leads to high porosity of surface, which has stronger photoluminescence intensity. Figure 2-3 Relationships of $HF/H_2O_2$ ratio on silver catalytically etching rate. Open circles: penetration rate of the Ag nanoparticles. [69] #### Wire shape determination A critical current density $J_{ps}$ - see Figure 2-4- is introduced in order to reveal the mechanism determining the morphology of silicon after etching<sup>[69]</sup>. The current density $J_{ps}$ is the characteristic anodic current density of silicon electrode measured in electrolyte containing HF, and it is corresponding to the crossover of anodic oxidation of silicon from charge supply control to mass transfer control.<sup>[72]</sup> When the injected cell current $J_{tip}$ is below $J_{ps}$ ( $J_{tip} < J_{ps}$ ), the supply of charge holes is short for the local silicon oxidation underneath the silver catalytic site, and therefore the etching is confined in vicinity to the silver particles. The pores are formed with diameter matching the size of silver particles at the bottom. When the cell current density $J_{tip}$ is above $J_{ps}$ ( $J_{tip} > J_{ps}$ ), the excess current $J_{wall}$ of holes over the demand of local oxidation diffuses along the silicon wall and take part in the oxidation and the etching of silicon at the wall. If the diffusion current density $J_{wall}$ is still lower than $J_{ps}$ , a microporous (diameter < 2nm) silicon morphology is formed at the wall. In the case that the diffusion current density $J_{wall}$ is much larger than $J_{ps}$ , the silicon wafer surface can be polished without nanostructure. [69] Figure 2-4 Schematic mechanism of HF/H<sub>2</sub>O<sub>2</sub> ratio influence on SiNW morphology [69] #### 2.1.2. Wafer properties: doping type, doping level, and crystalline orientation The conclusion about relationship between etching and doping type or doping level is not determined. Some researches observe Si nanowires become rougher and finally evolve into nanowires containing micro- and macro-pores<sup>[19,73]</sup>. It is suggested that the porous structure in highly doped Si substrates might originate from the diffusion of holes from the etching front at the Si/noble metal interface to the substrate without a noble metal during exposure to the etchant<sup>[65]</sup>. A rough surface should be avoided in order to get a solar cell of quality, because the rough surface may be more likely to increase surface recombination velocity which is a detrimental factor to decrease performance of a cell such as $V_{oc}$ or FF [48][47]. Figure 2-5 Illustration of different orientations on the surface of (110) substrate The anisotropy etching is faster in the (100) orientation <sup>[65]</sup>. This can be explained by the back bond theory <sup>[74]</sup>. The oxidation and dissolution of silicon on the surface is allowed when the back bond of surface silicon atoms is broken, which connects them to the underneath atoms. For (100) surface plane, each atom has two back bonds, while an atom on (110), or (111) surface has three back bonds. Due to the lower strength of back bond, the atoms on the surface (100) are easier to be removed and the etching direction is preferred along the 100 direction. As a consequence the nanowires form in the <100> direction that is non-vertical to the substrate surface if the substrate orientation is not (100) direction. An example is shown in Figure 2-6, for which the deposited catalyst film forms by displacement reaction in a solution of HF and $Ag^+$ on the (110) substrate and the etching occurs in a inclined manner to the substrate surface $^{[75]}$ . Figure 2-6 SEM images of EMACE etching on (110) silicon wafer: (a) Bird's-eye view SEM image of the electroless deposited silver particles on a (110) substrate. (b) Bird's-eye view SEM images of the substrate etched with electroless deposited silver particles<sup>[75]</sup>. #### 2.1.3. Etching time and temperature Figure 2-7 Temperature and etching time influence on SiNWs length [65] In Figure 2-7 the length of SiNWs has a nearly linear relationship with etching duration. The bath temperature can also speed up Ag electroplating because activation energy is lowered. So it is easy to control the length of SiNWs with etching time, and this is one of the advantages of EMACE technique to fabricate solar cell. As stated by Yang et al<sup>[40]</sup> that the length of SiNWs can be prolonged in order to enhance the photo-trapping effect, another effect that should be taken into account is surface recombination that is proportional to the length. The tradeoff between the two effects would require the optimal length that can be easily achieved by tuning etching duration. #### 2.1.4. Lithography technique Although we didn't present our research on SiNWs made with the lithography method, it is necessary to mention this technique because the well-controlled morphology in diameter, length and filling ratio may allow studying light trapping effect in SiNWs by comparing with simulation results, and thus optimal morphology diameter can be determined to improve solar cells quality. Electroless metal-assisted chemical etching of Si allows fabrication of SiNWs with the same doping level as the mother substrate. The key point in controlling SiNWs pattern is the deposition of a noble metal film containing position and size-defined pores, which determines the position and size of the remaining structures after etching. The combination of lithography and electroless etching is a simple method to fabricate highly ordered Si nanowires, enabling to control the diameter and length of nanowire, as well as the density of nanowire arrays. Take Peng's work for example<sup>[76]</sup>. The processes are shown in **Figure 2-8**. The approach starts from self-assembly of a monolayer of silica spheres array on the Si substrate. Subsequently, size reduction of the silica spheres is achieved by being sintered at 1273K for 180 minutes and chemically etched in 50:1 HF solution, transferring the close-packed silica spheres into non-close-packed ones. In the next step, a noble metal film is deposited by physical vapor deposition onto the Si substrate with the non-close-packed template as a mask. This process results in a continuous layer of noble metal with an ordered array of pores. The diameter of the pores is determined by the remaining diameter of the silica spheres. The Si substrate covered with the continuous metal film with pores is etched in an etchant containing HF and $H_2O_2$ . During the etching, the noble metal porous film sank vertically into the Si substrate. The unetched Si protrudes from the etched surroundings on the porous film, exhibiting itself as a Si nanowire array. The nanosphere lithography method enables the control of the diameter of Si nanowires in a wide range from 50 nm to several micrometers. The length of Si nanowires varies linearly with the etching time, allowing easy control of their length. AAO mask in combination with EMACE can also be used to fabricate SiNWs<sup>[66]</sup> with diameter as small as sub-10nm. It is very interesting to do research on the properties of SiNWs array with such a small diameter. However, neither monolayer nor AAO mask fabrication is an at-hand technique, and it would take a large amount of time to master them well. Our attempt failed to make a large area of self-assembled monolayer of polystyrene spheres. The best way to get high quality of silica monolayer is to use Langmuir trough, which is not available in our lab. So we didn't pay a lot of time and energy in mask making, because after all our target is to study SiNWs solar cells rather than lithographical pattern designing, and also because the SiNWs array etched without mask works well to build heterojunction with PEDOT, which is the main content of the next chapter. Figure 2-8 Schematic illustration of the experimental procedures for fabricating large-area arrays of ordered SiNWs: (a) deposition of monolayer silica colloidal crystal template on silicon surface; (b) fabrication of 2D non-close-packed silica colloidal crystals on silicon surface; (c) deposition of silver layer on silicon surface through the non-close-packed colloidal crystal template; (d) formation of regular silver nanohole arrays by removing silica colloids by brief ultra-sonication in water; and (e) formation of SiNWs by catalytic etching<sup>[76]</sup>. # 2.1. Experiment and characterization #### 2.1.1. Experiment procedures #### Silicon wafer parameters The Si wafers for EMACE study, both n and p type, were purchased from BT electronics. The n type and p type wafers have the same parameters including diameter of 50.8 mm, resistivity of 1-10 $\Omega$ cm, and one polished side. The thicknesses of n type and p type are 280 $\mu$ m and 250 $\mu$ m, respectively. The n type silicon is doped with phosphorus, while p type with boron. Both p and n type silicon wafers have a <100> orientation. The SiNWs made in our lab was conducted in the following sequence: - 1. Division of Si wafer: each wafer was cut into 4 pieces of sample. - 2. Si sample is immersed in the following solvent in sequence: - 1) acetone for 15 minutes - 2) ethanol for 15 minutes - 3) deionized water, being rinsed for 2-3 times - 4) piranha solution with volume ratio as $H_2SO_4(97\%)/H_2O_2(30\%) = 3:1$ for 15 minutes - 5) deionized water 15 minutes - 6) 40% HF for 1 minute - 3. Electroplating: the cleaned silicon sample is immersed into the HF and $AgNO_3$ prepared with deionized water for 1 minute at room temperature. Various $AgNO_3$ concentrations from 5 to 50mM are tested to fabricate SiNWs for the purpose of antireflection measurement. HF concentration is fixed at 4.8M. - 4. Chemical etching: the electroplated silicon sample is dipped into the HF and $H_2O_2$ in dark at room temperature. 0.512M and 0.808M $H_2O_2$ concentrations are tested in our experiment. The durations are 30 minutes for SiNWs on p type and 2 minutes on n type, respectively. HF concentration is fixed at 4.8M. - 5. Removal of silver: the etched sample is placed in a vessel containing HNO<sub>3</sub> (69 wt%) for 30 minutes at room temperature. #### 2.1.2. Characterization methods One of the advantages of SiNWs is its antireflective property that is related to diameter of the wire and filling ratio of wire in array. The aim of SiNWs fabrication for solar cells is to absorb more visible light. Thus the desired SiNWs should have very low reflection, considering zero transmission of visible light through silicon. The antireflection requirement gives a facile operational criterion to select good silicon nanowires: the surface of SiNWs should be as black as possible. With this criterion we can determine the optimal parameters even with naked eyes by recognizing as-prepared sample's color, even if an accurate optical measurement is also performed with an integrating sphere to collect the reflection spectrum. The reflection spectrum in visible range is measured in a 3-port sphere configuration provided by Sphereoptics®. The setup is shown in Figure 2-9 consisting of an integrating sphere with three main openings and an external light source. The entrance port allows the source light to enter into the spherical cavity. The inner surface of sphere is coated with an almost Lambertian reflecting materials. The ideal Lambertian surface and the spherical geometry make sure the input light spread evenly over the entire surface area of the sphere after multiple scattering. The sample was mounted first on the holder at back port and then at side port, when reflectance is to be measured. The principle for calculation can be found in Reference [77]. Figure 2-9 Schematic of the integrating sphere The images of SiNWs and EDX analysis were recorded on a Philips XL ESEM scanning electron microscope (SEM) in Aix-Marseille University at PRATIM (Plate forme de recherche analytique, technologique et imagerie) center. ### 2.1.3. Morphology of SiNWs Figure 2-10 SEM images of EMACE etched p type SiNWs: (a) Top view, (b) tilted view, and (c) cross-section. The samples are fabricated on p type, [100] oriented silicon wafer with resistivity $1\sim10$ ohm cm. The fabrication is conducted in 13mM AgNO $_3$ for 1 minute electroplating and then in 0.512M H $_2$ O $_2$ for 30 minutes etching. The morphology of our samples can be seen in SEM observations in Figure 2-10 and in Figure 2-11. In Figure 2-10 the SiNWs are made from a p type, (100) oriented silicon wafer with resistivity $1^{\sim}10$ ohm cm. The fabrication is conducted in 13mM AgNO<sub>3</sub> for 1 minute electroplating and then in 0.512M H<sub>2</sub>O<sub>2</sub> for 30 minutes etching. From Figure 2-10(a), the wires occupy a large faction of the total volume on the wafer. The diameter of a single wire is about 130nm as shown in Figure 2-10(b). The top tips of wire agglomerate to a bundle, and this can be attributed to surface tension forces exerted between wires during the sample drying<sup>[65]</sup>. Both the high filling ratio of wires and the agglomeration effect will lead to difficulty in pn junction fabrication especially for the purpose of core-shell junction construction by introducing foreign materials into interspace. In Figure 2-10(c) of cross section view, the wire has the length of about $15\mu m$ after 30 minutes etching. The etching rate is estimated as 500nm/min. It is easy to control the length of SiNWs with etching time due to the linear dependence of etched length on duration, as mentioned in the introduction section. In order to make PEDOT/SiNWs junction, the n type SiNWs etching is needed to study, because the PEDOT is a kind of p type semiconductor. The quality of hybrid cell is determined by the n type SiNWs properties. For example, the desired low reflection, thus high absorption, is determined by the pattern of SiNWs; the surface recombination is highly dependent on the surface morphology as an etching result; the following PEDOT electrodeposition is also dependent on etching because SiNWs works as electrode. So we will present the etching results of n type SiNWs, although some researchers [65][71][78] demonstrates similarity of etching between p type and lightly doped n type silicon. The lightly doped n type wafer is used for SiNWs etching with the resistivity $1^{\sim}10$ ohm cm. These SiNWs are fabricated in 4mM AgNO<sub>3</sub> for 1 minute electroplating and then in 0.3M $H_2O_2$ for 2 minutes etching. It is not necessary to keep the same 30 minutes etching duration as p type silicon. In n type SiNWs fabrication, on one hand we find that 2 minutes duration is enough to get a rather low reflection, see the next section of KOH tapering. On the other hand, the wire length should be as short as possible to avoid large surface recombination. So we control the etching duration to be unvaried 2 minutes for all the hybrid cells made by electrodeposition of PEDOT. The morphology of etched n type SiNWs can be seen in Figure 2-11. The length of wire is estimated from Figure 2-11(c) as $1.5\mu m$ . So the etching rate is 750nm/min, faster than p type etching. The EDX spectrum in Figure 2-11(d) proves that there are only silicon and silica in our sample, and silver particles have been removed after HNO<sub>3</sub> treatment. Figure 2-11 SEM images of EMACE etched n type SiNWs: (a) top view, (b) tilted view, and (c) cross-section. Panel (d) is the EDX analysis of the sample. The samples are fabricated on n type, <100> oriented silicon wafer with resistivity $1\sim10$ ohm cm. These SiNWs are fabricated in 4mM AgNO $_3$ for 1 minute electroplating and then in 0.3M $H_2O_2$ for 2 minutes etching. Another benefit coming from the short etching duration is that the agglomeration effect can be avoided. The SEM image in Figure 2-11(a) shows the agglomeration phenomenon doesn't appear in this nanostructure, compared with Figure 2-10 of $15\mu m$ SiNWs. One reason might be the short length of etched Si wire. The tension due to liquid evaporation is harder to make short Si to bend. Another reason may be the shape of wire: the n type SiNWs is more like belt rather than wire. The large belt-like wires are more difficult to bend than string-like wires. The shape of SiNW and the pattern of SiNWs in array are determined by concentrations of AgNO<sub>3</sub> used in etching, which is the main topic in the next subsection. #### 2.1.4. Concentration of AgNO<sub>3</sub> The reflection spectrum of silicon nanowires can be determined by $AgNO_3$ concentration. The antireflection property of SiNWs should be attributed to the scattering photo-trapping effect of nanometer-scaled wire and space filling ratio of wire<sup>[79][37]</sup>, as discussed in Chapter 1. The concentration of $AgNO_3$ is a key parameter for low reflection because it controls the distribution of silver particles during the electroplating process. Like the negative lithography method, the pattern of Ag network being imprinted into silicon substrate, the remaining part of substrate becomes SiNWs array. So generally speaking, the AgNO<sub>3</sub> concentration determines the reflection of SiNWs through the pattern of deposited Ag network. In Figure 2-12, various $AgNO_3$ concentrations from 5mM to 50mM are tested to identify the optimal concentration range for low reflection. The SiNWs fabrication is conducted for 1 minute electroplating and then in 0.512M $H_2O_2$ for 30 minutes etching. The lowest reflection can be ca. 1% at 13mM $AgNO_3$ from 500 to 800nm, as seen in Figure 2-12(a). The mapping in Figure 2-12 (b) shows clearly in the intermediate range from 13mM to 16mM that the SiNWs array has an average reflection as low as 2% throughout the visible spectrum. To be more specific, the illustrations in Figure 2-12(b) show the influence of AgNO<sub>3</sub> concentration on final pattern of SiNWs. If the surface density of silver particles is too low, caused by low concentration of AgNO<sub>3</sub> with the same electroplating duration, the mirror-like surface of silicon wafer would not be changed a lot after etching and therefore the reflection is high. See the schematic illustration on the upper left in Figure 2-12(b). On the other hand, if the concentration is too high, the SiNWs occupy only a small fraction of the entire surface and the optimal scattering effect cannot be achieved with such a surface density of SiNWs. And this also leads to high reflection. See the illustration on the lower left in Figure 2-12(b). The optimal concentrations lie in the intermediate range from 13mM to 16mM. The reason might be the strong light trapping effect due to appropriate wire dimension and space between wires. The comparison between Figure 2-10 and Figure 2-11 can also give an idea of the AgNO<sub>3</sub> concentration influence on SiNWs morphology. In Figure 2-10 (b) and (c) the nanostructure made at high concentration of 13mM AgNO<sub>3</sub> has the shape of string or stick, while at low AgNO<sub>3</sub> concentration of 4mM AgNO<sub>3</sub> the silicon nanostructure is closer to nanohole arrangement in Figure 2-11(a), and the remaining silicon is more like a wall or belt. Figure 2-12 Influence of $AgNO_3$ concentration on reflection spectra of SiNWs: (a) Reflection spectrum of SiNWs fabricated on p type silicon wafer with $AgNO_3$ concentration of 5, 10, 30 and 50mM. (b)The mapping on the right presents the measured reflection spectrum in visible range with varied $AgNO_3$ concentration at $0.512M\ H_2O_2$ . The three schematic illustrations on the left from top to bottom describe silver deposits with the $AgNO_3$ concentrations in low, intermediate and high range, respectively. This SiNWs are fabricated with electroplating for 1 minute and then with etching for 30 minutes. This difference in morphology can be accounted by the EMACE mechanism stated above. The low concentration of $AgNO_3$ with the same duration of electroplating produces Ag isolated patches, but not a connected mesh or network. As the etching faithfully follows the pattern of Ag network, the etched structure is similar to nanohole rather than nanowires. Some simulation result<sup>[80]</sup> presents that nanohole structure may also have good antireflection property. This might account for the low reflectance of SiNWs made at the relative low AgNO<sub>3</sub> concentration. Figure 2-13 Reflection spectra map as a function of AgNO $_3$ concentration at tow $H_2O_2$ concentrations: (a) $H_2O_2$ 0.512M, (b) $H_2O_2$ 0.808M. The SiNWs array is fabricated from p type lightly doped silicon (resistivity 1-10 $\Omega$ cm) with <100> orientation. This SiNWs are fabricated with electroplating process for 1 minute and then with etching process for 30 minutes. Figure 2-13 (a) (b) present the visible reflection maps in function of $AgNO_3$ concentrations for two concentrations of hydrogen peroxide while HF concentration is fixed at 4.8M: a low H2O2 in Figure 2-13 (a) and a higher in Figure 2-13 (b). The SiNWs array is fabricated from p type lightly doped silicon (resistivity 1-10 $\Omega$ cm) with <100> orientation. The difference between the reflection maps in Figure 2-13 is obvious but not significant. By varying the concentration of $AgNO_3$ , the SiNWs array has a changed reflectance spectrum in visible range of 400-800nm. As stated previously, the $AgNO_3$ concentration range of 13-16mM at $0.512M\ H_2O_2$ corresponds to the lowest reflectance which is desired for solar cells for the purpose of maximum absorption. The higher $0.808M\ H_2O_2$ broadens the AgNO<sub>3</sub> concentration range of lowest reflectance to 12-19mM. The reason might be related to SiNW surface condition, since much rougher surface etched at higher $H_2O_2$ proportion might cause stronger photon scattering and therefore enhance absorption probability. # 2.2. KOH tapering As described in the chapter of introduction, because it is hard to fabricate radial pn junction within single wire with diameter more or less than 130nm, we decide to try radial heterojunction of PEDOT/SiNWs structure. Furthermore, since PEDOT is commonly used as p type semiconductor, silicon nanowires should be n type and therefore EMACE on n type silicon was explored in our work. In order to avoid huge surface recombination velocity, we attempted to reduce the length of etched SiNWs to 1.5µm, which also has low reflectance. For PEDOT/SiNWs structure, our aim is to achieve a conformal layer of PEDOT surrounding each silicon nanowire. However, the as-prepared SiNWs are so dense that the space between the wires is too narrow to realize good quality conformal layer. Therefore KOH tapering is selected to vary the volume filling ratio of wire occupation on substrate by increasing the space between wires. The tunable filling ratio allows foreign materials to penetrate more easily between the wires and therefore provides the chance to get optimal heterojunction quality. This will be discussed in the chapter on PEDOT heterojunction fabrication. In addition, the tapering technique might offer the opportunity to further lead to a decrease in reflection. In the reference<sup>[81]</sup>, the authors believe that the tapering process in 30wt% KOH aqueous bath is able to make sharper the tip of wire. As a consequence the gradual increasing areal density from wire top-ends to bottom makes a gradual increase of effective refractive index from are (n=1) to silicon (n=3.42), as shown in Figure 2-14. This could be the reason for further reflectance reduction. Figure 2-14 Schematic of relevance between wire morphology and the effective refractive index profile. Adapted from the reference[81]. However, such a lowered reflection might not be easy to be obtained on n-type SiNWs with KOH tapering, because of the condition-dependent nature of KOH corrosion reaction against silicon. In Figure 2-15 the etching of KOH on (100) silicon appears under mass-transfer controlled<sup>[82]</sup>, and consequently the etching rate can be increased by stirring. This causes the difficulty to get repeatable etching results, because any slight shaking of sample immersed in KOH etchant bath may vary the etching speed. The etching rate is still rather fast when the KOH solution is diluted, which means that during the rinsing process in deionized water the etching might be still going on due to the remaining of KOH liquid. Figure 2-15 KOH etch rate versus molarity for 23°C on the (100) surface [82] In order to overcome these hurdles in SiNWs tapering process, we add isopropyl alcohol (IPA) into KOH aqueous solution. As shown in Figure 2-16, when 250ml isopropyl alcohol is added into 1L of 20wt% aqueous solution, the etching rate on the crystal plans (100) and (110) can be decreased by 20% and 90%, respectively<sup>[82]</sup>. Furthermore, the KOH etching reaction with IPA is less affected by mass transportation and thus stirring or shaking would not affect etch rate<sup>[82]</sup>. Figure 2-16 (100) and (110) silicon etch rate for a 20% KOH solution with and without the addition of isopropyl alcohol $^{[82]}$ Besides, n-type SiNWs with 2 minutes etching are observed to disappear within 10 seconds in a tapering in 30wt% (6.3M) KOH aqueous solution. The reason might be high-energy defects on the silicon wire wall. So it is hard to get repeatable and stable tapered results by exactly controlling the duration of tapering within a few seconds. We chose then to realize our tapering experiments in KOH aqueous solution containing IPA to slow down the rate of tapering on SiNWs and to get a reproducible tapering result. 31.2g KOH and 25ml IPA are added in 100ml deionized water. The KOH molar concentration is 4.0M, and its weight concentration is 20%. This SiNWs for tapering test have been fabricated in 4mM AgNO $_3$ for 1 minute electroplating and then in 0.3M $H_2O_2$ for 2 minutes etching. At last the samples are all immersed in HNO $_3$ 69wt% for 30 minutes to remove Ag catalysts. Figure 2-17 SEM observations of SiNWs treated without KOH and with various durations of KOH tapering. (a) without KOH, (b) KOH tapering for 10 seconds, (c) 30 seconds, and (d) 50 seconds. All the silicon nanowires samples are made from n-type silicon wafer, electroplated in 4mM AgNO3+ 4.8M HF aqueous solution for 1 minute, etched in 0.3M $\rm H_2O_2$ + 4.8M HF bath for 2 minutes, and immersed in $\rm HNO_3$ 69wt% for 30 minutes. They then tapered in a 100ml 20wt% KOH aqueous solution added with 25ml IPA. Tapering experiments are then performed on the n-type SiNWs for 4 durations from 0 to 50 seconds, without any stirring. The SEM observations are presented in Figure 2-17. KOH tapering not only reduces the filling ratio of wires occupying in array, but also shortens the aligned height of the array. The initial dimensions of the wires before tapering (see Figure 2-17(a)) are 1.6 $\mu$ m long, 100nm wide with a density of ca. 25 wires/ $\mu$ m². After 10 seconds of tapering (Figure 2-17(b)) the length is decreased to 1.3 $\mu$ m while the shape becomes more sharpened with more spacing between wires at the sample surface. That can be related to a preferential etching from the tip of the wires. After 30 seconds Figure 2-17(c), the remaining length is 1 $\mu$ m with an apparent density at the surface of about 12 wires/ $\mu$ m², half of that of the beginning. After 50 seconds of etching (see Figure 2-17(d)) the wires are between 0.7 and 0.8 $\mu$ m long still with more pores or less packed together, with a mean density of ca. 10 wires/ $\mu$ m<sup>2</sup>. The reduced lengths of SiNWs are summarized in Figure 2-18 and the tapering rate is estimated as 20nm/s. Figure 2-18 Relationship of reduced length of SiNWs with tapering duration. The tapering rate is estimated as 20nm per second. Figure 2-19 Reflection spectrum of SiNWs treated without KOH and with various durations of KOH tapering. The reflection for SiNWs without KOH tapering is in black, and those tapered for durations of 10 seconds, 30 seconds, and 50 seconds are shown in red, blue, and cyan, respectively. The tapering solution is 100ml 20wt% KOH aqueous solution added with 25ml IPA. All the silicon nanowires samples are made from n-type silicon wafer, electroplated in 4mM $AgNO_3 + 4.8M$ HF aqueous solution for 1 minute, and etched in 0.3M H<sub>2</sub>O<sub>2</sub> + 4.8M HF bath for 2 minutes. The corresponding reflectance spectra of SiNWs with and without KOH+IPA tapering are shown in Figure 2-19. The 50 seconds tapering causes the spectrum largely lifted above 10% in the entire visible range, while the visible reflection is increased to 5-7% after 30 seconds tapering, and the spectrum of 10s doesn't change greatly compared to the SiNWs without KOH treatment. From the SEM images in Figure 2-17, the areal density of wires occupying in array is greatly decreased by 60% and the wire length is reduced by 50% after 50 seconds tapering, the trapping effect may be weakened due to the reduction in both areal density and length, leading to a rise in reflection 2-3 times higher than SiNWs without KOH tapering. In the case of tapering time shorter than 30 seconds, although the areal density and the length of wires in array decrease with duration, the reflectance doesn't show an obvious increase. This suggests there is still a strong trapping effect in the array with larger interspace between wires. This tolerance gives the chance to make a good core-shell junction structure in array. # 2.3. Active area selection The active area of SiNWs can be easily defined by protecting the targeted SiNWs with goudron, and the unwanted area of SiNWs can be removed with CP4 solution ( $18mL 40\%HF +57ml 69\% HNO_3 + 25ml 90\% CH_3COOH$ ). The procedure is as follows: - 1. The solid goudron is dissolved into an appropriate volume of trichloroethylene to make sure the dilution is suitable for area definition. - 2. The targeted area is defined by covering the dissolved goudron. - 3. Place the sample into an oven for baking at 35°C until the goudron becomes solid again. - 4. Immerse the sample into CP4 solution 2~3 minutes to remove unprotected SiNWs - 5. Rinse the sample thoroughly in acetone, trichloroethylene, and deionized water in sequence. Figure 2-20 Photographs of SiNWs treated with area selection. a) Image of the sample with SiNWs on edge being removed. b) Image of the sample with SiNWs on the left half being removed. c) Image of the sample with SiNWs on two corners being removed. The effectiveness of area definition in this way can be seen in Figure 2-20. The sample in Figure 2-20 (a) is defined to remove the SiNWs on the edge, and this may help avoid the shunt current pathway between front and back contact due to thermal diffusion doping process. The images in Figure 2-20 (b) and (c) show the front side and the back side of one identical sample, and the entire sample is divided into four regions: ①,the front without SiNWs and the back with SiNWs; ②, the front with SiNWs and the back without SiNWs; ③, the front without SiNWs and the back without SiNWs and the back with SiNWs, as denoted in Figure 2-20. But the goudron protection may bring contamination into SiNWs, if the samples are not cleaned thoroughly. This should be considered not to affect the quality of hybrid cell, since in the following step PEDOT will be deposited onto SiNWs. #### **Conclusions** To sum up, the relationship between $AgNO_3$ concentration and SiNWs reflection is studied, and the 13-16mM $AgNO_3$ range has been found to lead to low reflection. At 13mM $AgNO_3$ the reflection can be as low as 1% in the wavelength range of 500nm to 800nm. The explanation is given based on the pattern of deposited Ag in the electroplating step. N type SINWs fabrication was also conducted at 4mM AgNO<sub>3</sub> for 2mins etching. The relative low AgNO<sub>3</sub> 4mM may results in the morphology more like wall or belt, while SiNWs made at higher concentration has the shape of wire. The tip agglomeration effect that occurs in the SiNWs made at high AgNO<sub>3</sub> concentration is avoided in this n type Si nanostructure, due to short length as well as belt-like morphology. $H_2O_2$ concentration has no significant influence on SiNWs reflectance, but its effect on surface morphology is unknown yet. The length of SiNWs can be easily controlled with etching duration, and the etching rates are estimated as 750nm/min for n type SiNWs and 500nm/min for p type SiNWs. KOH tapering process helps to enlarge the inter-room between wires by reducing the areal density of wires. 4 different tapering durations were tested. The SEM images confirm the space enlargement effectiveness of the tapering technique. More significantly, the strong trapping effect is still maintained in SiNWs if the tapering is shorter than 30 seconds. The active region definition can be realized on SiNWs surface by using goudron protection and CP4 etching. # **Chapter 3. PEDOT electrochemical deposition** ## CONTENT | Glossary65 | | | | |------------|----------------------------------------------------|----|--| | 3.1. | Introduction to PEDOT | 66 | | | 3.1. | .1. PEDOT structure and its conductivity | 66 | | | 3.1. | .2. Fundamentals of semiconductor electrochemistry | 68 | | | 3.1. | .3. PEDOT electrochemical synthesis | 70 | | | 3.1. | .4. PEDOT electrochemical characterization | 72 | | | 3.2. | PEDOT electrochemical deposition on SiNWs | 74 | | | 3.2. | .1. Apparatus | 74 | | | 3.2. | .2. PEDOT fabrication | 77 | | | 3.2. | .3. PEDOT redox characterization | 92 | | | Conclu | usions | 95 | | ## **Glossary** 1D One-dimension2D Two-dimension3D Three-dimension AAO Anodic Aluminum Oxide ACN Acetonitrile Ag Silver AgCl Silver Chloride $AgNO_3$ Silver Nitrate BSi Bulk Silicon CE Counter Electrode CIO<sup>4-</sup> Perchlorate CV Cyclic Voltammetry CVD Chemical Vapor Deposition EDOT 3,4-ethylenedioxythiophene EDX Energy-Dispersive X-ray EMACE Electroless Metal-Assisted Chemical Etching GaAs Gallium Arsenide $\begin{array}{ll} \text{Galn} & \text{Gallium-Indium eutectic} \\ \text{HF} & \text{Hydrofluoride acid} \\ \text{H}_2\text{O}_2 & \text{Hydrogen peroxide} \end{array}$ H<sub>2</sub>SO<sub>4</sub> Sulfuric acid IPA Iso-Propyl Alcohol KOH Potassium hydroxide OCP Open Circuit Potential PEDOT Poly(3,4-ethylenedioxythiophene) PF<sup>6-</sup> Hexafluorophosphate PSS Poly(Styrene Sulfonate) PS Potentio-Static Pt Platinum RE Reference Electrode SEM Scanning Electron Microscope SHE Standard Hydrogen Electrode Si Silicon SiNWs Silicon Nanowires TiO2 Titanium dioxide VC Vitreous Carbon WE Working Electrode #### 3.1. Introduction to PEDOT #### 3.1.1. PEDOT structure and its conductivity Poly(3,4-ethylenedioxythiophene) (PEDOT) is a kind of conducting polymer. The conductivity of the polymer is dependent on its conjugated structure - see Figure 3-1(a). The backbone of polymer is formed by $\sigma$ -bonded carbon atoms, while the remaining p orbital of carbon overlaps each other across $\sigma$ -bond to engage in the conjugated $\pi$ system. In fact the carbon-carbon bonds in the conjugated structure are not equally long. Some carbons are much closer to each other to form a repeat unit. The external distance between repeating units is longer than the internal distance within unit. The geometry inequality causes a result of energy bandgap between a completely filled $\pi$ band and an empty $\pi^*$ band. The bond-alternating structure is typical for all conducting polymer<sup>[83]</sup>. The PEDOT in its neutral state, molecule shown in Figure 3-1(a) on the left, has low conductivity, because there is no partially filled band in polymer. This is similar to inorganic semiconductor. However, the concept of doping in conducting polymer is different from its inorganic semiconductor. Doping in inorganic semiconductor is the introduction of foreign atoms, while doping process in polymer is the oxidation reaction of polymer chain as shown in Figure 3-1(a). During the oxidation, the polymer becomes positive charged and counterbalanced electronically by anions like PSS<sup>-</sup>, ClO<sub>4</sub><sup>-</sup>, PF<sub>6</sub><sup>-</sup> and so on. The model of PEDOT polymer with the counter-ions is shown in Figure 3-1(b). The oxidation of polymer causes carbon chain deformation and creates new electronic states in the bandgap of polymer. With the extent of oxidation, polaron, bipolaron and soliton appear in the bandgap in sequence - see Figure 3-2. Like inorganic semiconductor, the newly created states increase the conductivity of polymer because of the charges stored in these levels. The additional states in bandgap make polymer not only more conductive but also more transparent. In the Figure 3-3, the absorption spectrum of PEDOT varies with its state. In its oxidized state, for example, 0V and 0.5V, the PEDOT can be highly transparent in visible spectrum<sup>[84]</sup>. Due to the advantage of high transparency in the PEDOT conductive states, PEDOT is widely studied for its application in the field of organic solar cells<sup>[85]</sup>. Figure 3-1 Schematic illustration of PEDOT structure: (a) Reversible transformation between neutral state (molecule on the left) to oxidized state (molecule on the right) with electrochemical methods, adapted from Reference [86]. On the oxidation state (molecule on the left) the charge on the backbone is balanced with an anion that may be either a small molecule or a macromolecule such as poly(styrene sulfonate) (PSS). (b) PEDOT stack structure. PEDOT chains are stacked with repeating distance. The doping counter ions are incorporated between the stacks. Extracted from Reference [87]. Figure 3-2 Diagram of energy level for conductive polymer. Dashed arrows indicate possible electronic transitions caused by photon absorption. Extracted from reference [88]. Figure 3-3 Optical absorption spectra of a PEDOT cell at different applied voltage. (a) -1.5V, (b) -1.0V, (c) -0.5V, (d) 0V, (e) 0.5V. $^{[84]}$ The mechanism of charge transport in PEDOT is still not clear<sup>[88]</sup>. But at least two factors are directly linked to the conductivity of PEDOT. The one is the doping level that has already been stated above. The other is the ordering degree of PEDOT morphology. Generally speaking, disorder results in the localization of charges, and has a strong effect on electronic property. But in an ordered system the charge transport can be increased if the charges can hope or diffuse from one chain to another <sup>[88]</sup>. In this chapter we will present PEDOT synthesis and polymerization on SiNWs as electrode with electrochemical methods. Therefore the basic knowledge in semiconductor electrochemistry is necessary to understand the performance of SiNWs in PEDOT fabrication. #### 3.1.2. Fundamentals of semiconductor electrochemistry In Figure 3-4 the electrolyte has the redox energy level $E_{redox}$ which can be identified as the Fermi level of electrolyte <sup>[89]</sup>. When a semiconductor is immersed into the electrolyte, in equilibrium the semiconductor Fermi level $E_F$ and $E_{redox}$ are aligned across the interface through the flow of charges from one phase to the other. The band bending and the built-in voltage turn on in the depletion layer of semiconductor. The bend moving direction, downwards or upwards, and the extent of bending are dependent on the relative positions of $E_F$ and $E_{redox}$ in the band structure <sup>[89]</sup>. On the side of the electrolyte part, the Helmholtz layer is formed with ions absorbed onto the surface (protons on an amphoteric surface, for instance). The concentration of these ions defines the potential drop across the Helmholtz layer $\Delta \Phi_H$ and controls the contact potential at the surface of the solid, defined as flatband potential $\Phi_{fb}$ . This potential can thus be shifted up and down by changing the solution composition. Considering the relative disposition of energy levels with respect to the band edge potential of semiconductor at the interface $\Delta \varphi_H$ , see Figure 3-4, the total potential difference can be given by $$\Delta \emptyset_t = \Delta \emptyset_{DP} + \Delta \emptyset_H + \Delta \emptyset_G$$ $\Delta \varphi_t$ is the potential as measured between an ohmic contact on the rear surface of the semiconductor electrode and the reference electrode. $\Delta \varphi_H$ is the potential difference across the Helmholtz layer. $\Delta \varphi_G$ is the potential drop across Gouy region which extend from outside the Helmholtz layer deep into the solution. The part $\Delta \varphi_G$ is usually neglected if the electrolyte is concentrated. In the ideal case of no surface states and neglecting Gouy region, the equivalent circuit of the interface essentially collapse to its most simple form of depletion layer capacitance $C_{DP}$ in series with Helmholtz layer's capacitance $C_{H}^{[89]}$ . One of the distinctions of semiconductor from metal electrode is the potential distribution of applied potential. Part of the potential is added on semiconductor making the analysis of the reaction in solution more difficult than conductive electrode. Figure 3-4 Energy band schematic of electrostatics at a semiconductor-electrolyte interface. The simplest equivalent circuit on the upper right represents the interface between semiconductor and electrolyte, when the Gouy region is neglected<sup>[89]</sup>. Under illumination in Figure 3-5 the built-in electric field at the semiconductor-electrolyte junction allows for the charge separation of carriers generated by light absorption. In the case of a depletion layer in n-doped material, photogenerated electrons will migrate towards the interior of the solid. Holes will accumulate at the surface, where they can react with a donor in the electrolyte. In the bulk of the solid, far from the junction, no field exists to ensure charge separation. Electrons and holes produced there will diffuse to the depletion zone while undergoing the process of recombination. Figure 3-5 Photogeneration of electron-hole pairs in the field free region and depletion layer for a n-type semiconductor-electrolyte interface The illumination is necessary for PEDOT electrodeposition. In Figure 3-6 of the band diagram, n type silicon band bends upward because the silicon Fermi level is higher than the redox level 5.96eV in EDOT solution (estimated from EDOT oxidation potential 1.3V VS. Ag/AgCl). The built-in electric field has the ability to sweep photogenerated holes from silicon body to EDOT solution across the interface. The high energized holes can oxidize EDOT monomer and trigger the further polymerization step, as will be presented in the next subsection. On the contrary, without illumination it is hard for n type silicon to oxidize EDOT and synthesize PEDOT because of the low concentration of holes in it. Figure 3-6 Schematics of band structure across the interface between silicon electrode and EDOT electrolyte: a) separated state and b)contacted state. #### 3.1.3. PEDOT electrochemical synthesis The fabrication of PEDOT can be summarized into two steps: 1) oxidative polymerization of EDOT to neutral PEDOT and 2) oxidative doping of the neutral polymer to conductive state<sup>[87]</sup>. As can be seen in Figure 3-7, the reaction first begins with EDOT monomer oxidation to a radical cation. This step is the slowest and thus is a determining step. The cations combine with each other to dimer and finally to oligomer or polymer. At the end, the oligomer or polymer are further doped by oxidation. The anion A<sup>-</sup> counterbalances positive charge and stabilizes the bipolaron state of polymer. According to the literature<sup>[90]</sup> in the electrochemical method of PEDOT polymerization and deposition, monomer EDOT first oxidized and then diffuses towards the interface between electrode and solution. When oligomerization happens, a high region of oligomer appears. After super-saturation is attained, clusters are deposited on the electrode to become growing nuclei. The further 2D or 3D growth mechanism is dependent on deposition conditions. Figure 3-7 Proposed reaction mechanism for EDOT oxidation to conductive PEDOT [87] What is interesting is the PEDOT synthesis and growth in nanometer scale. PEDOT nanostructure can be polymerized and deposited electrochemically on nanostructured semiconductors of ZnO<sup>[91]</sup>, TiO<sub>2</sub>,<sup>[92]</sup> GaAs<sup>[93]</sup>. Also the PEDOT morphology can be changed from nanotube to nanofiber according experimental conditions with AAO template<sup>[94]</sup>. Silicon nanowires array as template is really a new research field. Only CVD grown silicon nanowires<sup>[95],[96]</sup> have been studied for PEDOT preparation with electrochemical deposition method. The interaction between the wall surface and polymer might be the mechanism for polymer being deposited and growing along the wall. One component to this interaction is solvophobic, that is, the polycationic form of polymer is insoluble in the solvent. The other component to this interaction is the on the wall <sup>[97]</sup>. The electrostatic attraction between cationic polymer and anodic sites leads to the nucleation and growth of polymer on the electrode surface. One benefit from the growth in 1D nanometer scale, nanowire or nanotube, is the enhancement in polymer conductivity, because the chains on the outer surfaces of polymer film are aligned, leading to reduction in the number of conjugated interrupting defect sites. This alignment is caused by polymer stretching, crystallizing or both. [98] #### 3.1.4. PEDOT electrochemical characterization As we mentioned about PEDOT conductivity earlier, it is to a large extent dependent on carbon chain deformation, and can be tuned reversibly by electrochemical polarization. Take the CV plot in Figure 3-8 for example, a PEDOT layer had first been deposited on Pt as electrode, and then the characterization of PEDOT layer was conducted on the Pt electrode. By calculating the charge involved during the oxidative process of PEDOT, the doping level of PEDOT can be determined <sup>[90]</sup>. The doping process of great interest is related to PEDOT oxidation in the forward sweep towards positive potential in Figure 3-8. The oxidation starts at -0.6V, reaches the first anodic peak at -0.3V. This corresponds to the appearance and accumulation of polaron states in the band gap of PEDOT- see Figure 3-2. The second current peak is at 0.25V. The amplitude of the second peak is much larger than the first one. This peak is related to the states of bipolaron formed in band gap as shown in Figure 3-2. After that, the current reaches a plateau. In the forward sweep from -1.3V to 1.2V, the polymer is transformed from neutral state to quasi-metallic state through polaron and bipolaron steps, and each step involves one electron transfer. Figure 3-8 Cyclic voltammogram of PEDOT films in 0.1 mol/L TBAP + acetonitrile on a Pt electrode. The scan rate is $0.2V/s^{[90]}$ . The CV method shows its power not only in PEDOT fabrication but also in PEDOT characterization. The normal CV technique for electrochemical analysis is rather accurate on metal electrode. The accuracy is based on the fact that the applied potential is entirely added on the solution, and the current dependence on potential can give the useful and precise information about chemical reactions occurring in solution. However, this technique may not be so precise on semiconductor electrode because part of the potential is partitioned on semiconductor, and the faction may vary with applied potential. The imprecision might be even worse since SiNWs properties as electrode is far to be known thoroughly. Although it is more difficult to give an accurate quantitative analysis about PEDOT synthesis on SiNWs, a qualitative description has been given in this chapter. Next is the section on PEDOT fabrication. ### 3.2. PEDOT electrochemical deposition on SiNWs #### 3.2.1. Apparatus The device of three-electrode configuration in Figure 3-9 is used for PEDOT fabrication or characterization. The working electrodes (WE) we use are BSi, SiNWs or vitreous carbon. The counter electrode (CE) is platinum plate, and an Ag/AgCl is selected as reference. The synthesis of PEDOT here is conducted either using cyclic voltammetry (CV) or potentiostatic (PS) techniques. The use of such electrochemical cell allows to control the WE potential with respect to RE (that has a fixed potential and a high impedance), and to record current between WE and CE, vice versa. All the potential in this work are related versus Ag/AgCl electrode. In the CV measurement, the scan in WE potential varies linearly with time from a beginning potential to a vertex potential, and then the potential sweep is reversed to the beginning. This ramp in potential can be repeated multiple times. When a new anodic or cathodic reaction is triggered at a specific potential, the recorded current would be changed correspondingly. Therefore the variation of current with sweeping potential, featuring in inflection point, peak current, and peak potential, may provide important information about the reaction of interest. The PEDOT polymerization was carried out with the three-electrode apparatus Solartron SI 1287 controlled by a computer running CorrWare software. The entire experimental working configuration can be seen in Figure 3-10. When the substrate is the n type silicon, to improve its conductivity in anodic potential zone, an illumination on the surface is necessary. A 150w halogen lamp is employed, connected to a variable resistor to tune its output power. The illumination intensity is dependent on the lamp power, and the dependence has been measured as in Figure 3-11 by placing the monitor at a 10cm away from it. In order to evaluate the illumination intensity influence on PEDOT polymerization and characterization, two power output percentages of 70% and 100% are used. Figure 3-9 Schematic of electrochemical device in a three-electrode configuration Figure 3-10 Picture of the three-electrode working cell for PEDOT polymerization in connection with the electrochemical workstation Solartron, including the halogen lamp. Figure 3-11 Relationship between light illumination intensity and normalized lamp power #### 3.2.2. PEDOT fabrication #### **Procedure** The total procedure is shown in Figure 3-12, and the details are as follows: - The n type SiNWs are fabricated with EMACE technique as presented in the previous chapter. All the SiNWs are fabricated first by the electroplating process in 4mM AgNO<sub>3</sub> 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M H<sub>2</sub>O<sub>2</sub> 4.8M HF aqueous solution for 2 minutes. The Ag catalysts in SiNWs are removed by be immersed in HNO<sub>3</sub> for 30 minutes. - 2. The SiNWs electrode is immersed for 5 minutes in 5% HF of ethanol solution to remove native silicon oxide layer on the surface. - 3. SiNWs on the back side surface of the sample are scratched off in order to improve back contact conductance. The back side of the substrate is then placed on a copper ring that is connected via an electronic wire to the working electrode plug of the measurement controlling equipment Solartron, as seen in Figure 3-10. In order to increase the quality of the electrical contact between the Si substrate and the copper ring, Galn is spread between them. - 4. The SiNWs sample is placed on the working cell's surface that has a circular opening with 1.1cm in diameter which allows 1cm<sup>2</sup> of the substrate be easily exposed to the solution. A cap is then screwed to keep all the pieces in contact and facing the opening of the solution. The cell picture is in Figure 3-10. - 5. PEDOT is polymerized from a 10mM EDOT ACN solution containing $0.1M \ \text{LiClO}_4$ electrolyte for all the experiments presented in this chapter. - 6. After the electrodeposition, the sample is rinsed with acetonitrile for several times to remove EDOT monomer, rinsed thoroughly with ethanol and then dried with air stream. For the bulk silicon WE electrode, we begin the procedure from step 2 above. For vitreous carbon, a $1.8~\rm cm^2$ disc of carbon is first polished with 6 $\mu$ m diamond pastes and then put in an ultrasonic bath to remove all the particles coming from polishing. The vitreous carbon disk is then placed in an appropriate Teflon holder that lets a $1~\rm cm^2$ useful surface exposed to the electrolyte. A classical three electrode cell is used here, without illumination, and the experimental procedure begins from Step 5 above. The morphology of PEDOT on SiNWs is usually dependent on the fabrication conditions. Path A in Figure 3-12 is a continuous deposition that corresponds to cyclic voltammetry or potentiostatic deposition experiments. The other way of path B in Figure 3-12 is a step-wise deposition, which favors EDOT monomer diffusion into space between wires and thus results in conformal layer. The discussion will begin first on continuous deposition and then the step-wise technique. Figure 3-12 Schematic illustration of the processes towards PEDOT/SiNWs hybrid structure: (a) Continuously electrodeposition leads to mushroom-like morphology of PEDOT (green) on the tips of silicon nanowires (blue), while (b) step-wise deposition helps to get conformal PEDOT layer (green) surrounding single silicon wire (blue). #### Path A: Continuous deposition As we said, CV is a powerful characteristic method in electrochemistry to understand reaction processes by observing the current density change with potential. We use CV characterize PEDOT polymerization processes on vitreous carbon, BSi, and SiNWs. The PEDOT fabrication on vitreous carbon is first measured, and the result CV plot is used as reference to analyze those measured on BSi and SiNWs. #### PEDOT polymerization on vitreous carbon In Figure 3-13, from the blank electrolyte (the curve in black), only a slight oxidation current is performed when the potential reaches 1.8V. This could be due to the oxidation of the small amount of water contained in EDOT (97% mass concentration), or directly to the acetonitrile oxidation itself<sup>[99]</sup>. The reproducibility of the experiment is good while 2 cycles are almost the one after the other. The cyclic voltammetry measurement from EDOT containing solution, starting from 0 to 2V, is shown in red in Figure 3-13. When the potential is increased, no current is performed till a potential value of 1.3V. As the potential scans to a higher value, a first EDOT oxidation peak appears in good agreement with the literature<sup>[87]</sup>, leading to a rapid synthesis of PEDOT. The next increase in current around 1.9V can be due to the acetonitrile or the water containing oxidation already mentioned above. When the potential is reversed, a cross over between the forward and the backward current is observed between 1.3V and 1.1V, drawing a loop. It comes because it is easier to deposit PEDOT on PEDOT during the reverse scan, than PEDOT on vitreous carbon (during the forward scan). This loop is called a nucleation loop and implies that PEDOT film completely covers the initial vitreous carbon surface. When the potential decreases below 0.5V, a small reduction current is performed on the backward scan that shows that the polymer can be put on its reduced state<sup>[90]</sup>. During the second scan, the oxidation of EDOT begins at a lower potential (1.1V), and no nucleation loop is performed, because the vitreous carbon substrate is completely covered by the PEDOT film during the first cycle. Note that, at the end of experiment, when the electrode is removed from the cell, it is completely covered with a visible blue film. Figure 3-13 CV curves made on vitreous carbon electrode. The EDOT-containing solution is 10mM EDOT + 0.1M LiClO<sub>4</sub> in acetonitrile, and the EDOT-free blank solution is 0.1M LiClO<sub>4</sub> in acetonitrile. The scan rate is 100mV/s. #### PEDOT polymerization on BSi Figure 3-14 presents the influence of substrates on PEDOT deposition mechanism. Figure 3-14(a) obtained on BSi substrate, shows the similar CV relationship as on vitreous carbon. During the first cycle, no current is performed until the potential reaches a value of 1.3V, followed by a step increase in current due to a rapid EDOT oxidation and PEDOT formation. Notice that the current density performed in this case is smaller than on vitreous carbon, showing that, despite the light on the Si surface, the substrate is less conductive. Then on the backward scan, the nucleation loop appears, and a reducing current between 0.6 and 0V is due to the reduction state of PEDOT<sup>[87]</sup>: a PEDOT layer is then also achieved on Bulk Si. However, some differences appear between vitreous carbon and BSi substrate during the second cycle: a first oxidation peak is here clearly performed between 0.6 and 1V that should correspond to the oxidation of the PEDOT layer<sup>[87]</sup>; the second oxidation peak between 1.1 and 2V, corresponding to the oxidation of EDOT on PEDOT appears with a weaker current and is followed by a decrease in current. During the third cycle, the current performed in this last potential zone continues to diminish. In this case, the shape of this oxidation peak should not be due to a diffusion control mechanism of EDOT in solution because we do not observe this behavior on vitreous carbon, but rather due to a decrease on Si conductivity during the scans caused by a thickening of a blue PEDOT layer that prevent the light from reaching the Si surface. The lowered amount of photo-generated holes directly causes the decreasing rate of PEDOT synthesis. #### PEDOT polymerization on SiNWs We also compare the SiNWs CV behavior in EDOT-containing acetonitrile solution with that in EDOT-free ACN, as shown in Figure 3-15. Similar to the CV curve on vitreous carbon and on BSi, an inflection point appears at 1.3V. After the inflection potential the current density measured from the EDOT-containing ACN is much higher than that recorded in EDOT-free solution, suggesting that the current density is resulted from PEDOT polymerization. On SiNWs electrode, the CV curves in Figure 3-14(b) have similar features to bulk silicon in Figure 3-14(a) in the potential region corresponding to PEDOT deposition: a lowering decrease in current density after each cycle, on the second and third cycle the characteristic peaks of the oxidized and reduced state of PEDOT. In addition the peak current density for the first EDOT oxidation on SiNWs is much higher than that on bulk silicon. The cause might be the much rougher surface. However, during the first oxidation cycle, a large oxidation current is performed between 0.2 and 1.3V, which disappears for the second and the third cycle. To have a better insight on this phenomenon, voltammograms are performed on SiNWs in EDOT free solution and compare to the EDOT containing solution on the same substrate (Figure 3-16). The similarity of the CV curves between SiNWs in EDOT solution and in EDOT-free solution supports the idea that the high first oxidation current density is due to silicon, showing that the nanowires are less stable than the corresponding bulk Si. The supposed silica layer could nevertheless also have a bad an effect of causing a high series resistance in hybrid solar cell of silicon/PEDOT. Figure 3-14 Cyclic voltammetric grams of PEDOT fabrication on three different electrodes: (a) bulk silicon, (b) silicon nanowires array. Panel (c) combines the first cycles of three electrodes. The CV measurements with electrodes BSi and SiNWs are made under 100% illumination. The solution is 10mM EDOT with 0.1M LiClO<sub>4</sub> in ACN, and the scanning rate is 100mV/s for all the three CV measurements. The yellow ring highlighted the current loops that are characteristic for conductive polymer deposited on electrode. The SiNWs are fabricated first by the electroplating process in 4mM AgNO<sub>3</sub> 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M H<sub>2</sub>O<sub>2</sub> 4.8M HF aqueous solution for 2 minutes. The SiNWs are not treated with KOH tapering. Figure 3-15 Comparison of SiNWs voltammogram from EDOT-containing ACN with that from EDOT-free ACN . The CV measurements are made under 100% illumination. The SiNWs are fabricated first by the electroplating process in 4mM AgNO $_3$ 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M $\rm H_2O_2$ 4.8M HF aqueous solution for 2 minutes. The SiNWs are not treated with KOH tapering. Figure 3-16 Comparison cyclic voltammetry graph of SiNWs in EDOT solution with that in EDOT-free solution. The scanning rates are 100 mV/s for both measurements. The CV measurements are made under 100% illumination. The SiNWs are fabricated first by the electroplating process in 4 mM AgNO $_3$ 4.8 M HF aqueous solution for 1 minute, and then by the etching process in 0.3 M H $_2\text{O}_2$ 4.8 M HF aqueous solution for 2 minutes. The SiNWs are not treated with KOH tapering. #### Evidence for illumination significance The illumination is necessary for PEDOT polymerization with silicon nanowires as electrode. Figure 3-17 shows the CV curves performed under ambient, 70%, and 100% illumination on n SiNWs in an EDOT-containing solution. The comparison clearly shows the need to work under illumination: under ambient light the current density is almost zero, while under illumination the CV curve shows two increases in anodic current around 0.5V and 1.1V. The second oxidation peak corresponds to the EDOT oxidation. The current density in the forward sweep at 100% power is much larger than that at 70% power. The principle of illumination working on PEDOT polymerization on semiconductor has been given in the introduction section. As described in Figure 3-6, the illuminating light generates electron-hole pairs which are separated in the built-in electric field of space charging area in n silicon. The photogenerated holes are swept to EDOT solution across the interface, oxidizing EDOT monomer to trigger the subsequent polymerization step. Figure 3-17 Comparison of PEDOT electrodeposition on SiNWs under ambient light (black), under 70% (green), and under 100% (red) lamp light . The SiNWs are fabricated first by the electroplating process in 4mM AgNO $_3$ 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M $\rm H_2O_2$ 4.8M HF aqueous solution for 2 minutes. The SiNWs are not treated with KOH tapering. #### **PEDOT on SiNWs observations** The SEM and EDX measurements are then performed on a PEDOT deposit on SiNWs substrate (Figure 3-18(a) and Figure 3-18 (b)). The SiNWs are fabricated with EMACE method: first electroplated in 4mM AgNO $_3$ /HF for 1min and then etched in 0.3M H $_2$ O $_2$ /HF bath for 2min. 10 seconds KOH tapering is performed on etched SiNWs. The PEDOT is deposited electrochemically in a potentiostatic manner at fixed 1.5V potential for 5 seconds in 10m EDOT ACN solution with 0.1M LiClO $_4$ . The potential 1.5V is selected according to CV measurement on SiNWs in Figure 3-14(b) where 1.5V is larger than the synthesis starting point around 1.2V to make sure PEDOT deposition is conducted at this potential. The SEM image in Figure 3-18(a) shows a disturbed area by the cutting of the sample. A continuous film is mainly formed on the top of silicon wires. The presence of elements S and C in the EDX analysis of Figure 3-18(b) proves that the film is effectively PEDOT. The bottom space between the Si nanowires seems not to be filled by the polymer. This is caused by the competition between PEDOT polymerization on the tips and EDOT diffusion from solution to deep inner space at the bottom. Because the sharp morphology of the wire tip can produce much more intense electric field, more EDOT cations are produced in the region in proximity to the tip of silicon wires than the bottom part of wire, resulting in an increase in polymer volume at the tip and finally a mushroom-like morphology on top of the sample. The expanded polymer blocks the entry of EDOT diffusion into the deep space, the 2D spread of PEDOT along the wire surface towards the bottom might be prevented due to the lack of EDOT monomer supply. Figure 3-18 SEM and EDX of PEDOT on SiNWs after 5 seconds electrodeposition: (a) SEM tilted view of covering the top of SiNWs array. (b) EDX (Energy-dispersive X-ray) analysis shows the chemical composition of materials, where carbon, oxygen, and sulfur atoms are corresponding to PEDOT. The SiNWs are fabricated first by the electroplating process in 4mM AgNO $_3$ 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M H $_2$ O $_2$ 4.8M HF aqueous solution for 2 minutes. The SiNWs are treated with 10secods KOH tapering. PEDOT are deposited potentiostatically at 1.5V for 5 seconds in 10mM EDOT 0.1M LiClO $_4$ ACN under 100% illumination. #### Path B: Step-wise deposition #### Step-wise deposition technique In order to get the conformal deposition, a step-wise deposition is attempted to force the PEDOT formation all around the wire. The scheme as seen Figure 3-19(a) shows that the deposition is composed of several repeated units. In each unit the 1 second pulse in potential at 1.5V is followed by the 10 seconds rest, during which the recording potential corresponds to the open circuit potential (OCP) and is the characteristics of the electrode/electrolyte interface. Any change in this potential can then be correlated to a change in the surface of the substrate due to PEDOT deposition. The unit is made 5 times to get a total deposition pulse period of 5 seconds in order to make comparison with the case of 5 seconds continuous deposition, as seen above. Figure 3-19 Step-wise deposited PEDOT onto SiNWs: (a) Potential – duration characteristics, (b) Cross section view of SEM image of SiNWs without PEDOT. (c) SEM image of cross section of SiNWs array with PEDOT corresponding to the step-wise deposition in (a). (d) TEM of SiNW/PEDOT wire. As can be seen in Figure 3-19(b) the SiNWs without PEDOT deposition shows sharp edges and concave surfaces along the wire. On the contrary, in Figure 3-19(c) the wire shape is like a column and its wall is covered by a layer and filaments which make sharp edges more rounded. Rather than filling the space between wires, the layer wraps each wire to get a good conformal configuration which is just what's desired for a core-shell structure. The dimension of the wire on average is also increased from 131nm in Figure 3-19(b) to 176nm in Figure 3-19(c). Quite different Figure 3-19 (b) in which the bottom of wire is not covered by polymer, in Figure 3-19(c), we can see the polymer reaches the root of each wire. This should be attributed to the rest time introduced between separated deposition pulses, which allows monomer to diffuse into the deep interspace between wires, and therefore results in the PEDOT formation at the root of wire. In the TEM image in Figure 3-19(d), we can see that the Si wire is wrapping in a polymer. #### Diffusion effect on PEDOT morphology In order to investigate the diffusion effect on the morphology of deposited PEDOT onto SiNWs, We change the interspace volume between wires by tuning KOH+IPA tapering duration of 0, 10, 30, and 50 seconds, whose effectiveness can be seen in Figure 3-20 and has been discussed in the previous chapter. All the PEDOT depositions on them are conducted with the same step-wise method under the same condition - see Figure 3-21 where the potential-duration relationships are plotted. Figure 3-20 gives the comparison of the SiNWs with (on the right) and without PEDOT (on the left, already seen in the previous chapter, added here as reference). The SiNWs are treated without KOH tapering and with 10 seconds, 30 seconds and 50 seconds tapering in (a), (b), (c) and (d), respectively. In Figure 3-20(a) and Figure 3-20 (b), the PEDOT on packed SiNWs is concentrated on the top, while the bottom has less PEDOT. In Figure 3-20(c) and Figure 3-20 (d), the spaced wires are wrapped with PEDOT. SiNWs with 50 seconds tapering treatment are obviously covered by thicker PEDOT than those with 30 seconds. The volume of PEDOT in deep space between wires increases with tapering duration. Since the PEDOT is synthesized under the same condition, and the only difference is the lowered areal density of wires or larger space between wires as seen from the images of without PEDOT in Figure 3-20, we can make the conclusion safely that the enlarged inter-wire space leads to more conformal PEDOT covering layer by permitting monomer diffusion. #### Without PEDOT #### With PEDOT a) without KOH tapering b) 10 seconds tapering c) 30 seconds tapering d) 50 seconds tapering Figure 3-20 SEM observations of cross section of SiNWs samples: without PEDOT on the left and with deposited PEDOT on the right; (a) without KOH treatment, (b) 10s tapering,(c) 30s tapering, and (d) 50s tapering. #### OCP changes during step-wise PEDOT deposition An interesting phenomenon is the OCP changes during the rest time in each unit of deposition, which may be related to wire/PEDOT interface variation. Since OCP is determined by the property of electrode/electrolyte interface<sup>[100]</sup>, its value will be changed as the interface changes. With the process of PEDOT deposition, the interface experiences different stages from the initial SiNW/electrolyte before the start of PEDOT Polymerization, to SiNW&PEDOT/electrolyte as PEDOT partially covers the silicon wire surface, and to the final PEDOT/electrolyte when the entire wire surface is covered by PEDOT. So the OCP must experience the same stages. Figure 3-21 shows the change in potential during step-wise experiments performed on the different SiNWs treated with KOH process for 0, 10, 30 and 50 seconds, respectively. On the same figure, a PEDOT deposit attempt on the bulk Si (light blue) is also added. For all the SiNWs and BSi substrate, the initial potential is around -0.2V, corresponding then to the potential of Si in this solution. On bulk silicon (see the light blue curve in Figure 3-21.), after the first pulse in potential, the OCP increases to 0.5V. During the following steps, the OCP keeps almost the same value. This suggests that immediately after the first 1 second pulse deposition, the interface of bulk silicon electrode might be entirely covered by the PEDOT, and during the next pulse periods the interface doesn't change any more. For 50 seconds tapered SiNWs, the electrode has the lowest density of wires, and thus its morphology is close to that of Bulk silicon. The corresponding curve (dark blue curve in Figure 3-21) shows first the OCP rises to 0.45V, a little lower than the OCP of bulk silicon after the first pulse. In the following steps the OCP maintains the stable value as bulk silicon electrode. The PEDOT deposition might cover partially the surface of the substrate after the first pulse, leading to a fractional value of OCP. After two pulses the wires are entirely covered and therefore the subsequent OCPs keep stable. For SiNWs with 30 seconds tapering (green curve in Figure 3-21), 2 steps are required to get the stable OCP. 10 seconds treatment requires 4 pulses depositing stages to get a stable OCP value (red curve in Figure 3-21), while SiNWs without KOH tapering (black curve in Figure 3-21) need almost 5 steps to reach the ultimate stable OCP. The shorter the KOH tapering is operated, the more the pulses of deposition is needed to reach a stable OCP value. It is clear that the quantity of steps to stable OCP is dependent on tapering duration. This dependence can be explained as follows: As we described earlier, the tapering duration determines the wires areal density on substrate, and thus determines the extent of difficulty to which EDOT monomer diffuses into the deep space. If the diffusion is fast in long tapered SiNWs, for example of 50 seconds, the monomer supply in the deep space is fast to be provided, and therefore more PEDOT can be produced in this region. As a consequence the entire wire surface of 50s tapered SiNWs can be soon covered by PEDOT as the planar BSi. On the contrary, if SiNWs is short tapered, the supply of monomer in deep interspace is difficult. What makes it even more difficult is the PEDOT growth on tips which narrows the pipeline of monomer diffusion. Therefore it takes a longer period, or more pulse stages, to completely cover the full length of wire in the SiNWs with short tapering durations of 10 or 30 seconds. Before the completion is achieved, the partial covering on wire surface may lead the OCP to an intermediate value between the beginning state of Si/solution and the end state of Si/PEDOT. So the number of steps to a stable OCP reflects the difficulty of monomer diffusion to the interspace between wires that is determined by the tapering duration. Figure 3-21 Potential-duration relationships in PEDOT step-wise deposition onto SiNWs with various tapering duration: the black curve represents 0 second, red 10 seconds, green 30 seconds, and dark blue 50 seconds, respectively. The light blue curve depicts the deposition with BSi as electrode. The SiNWs are fabricated first by the electroplating process in 4mM $AgNO_3$ 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M $H_2O_2$ 4.8M HF aqueous solution for 2 minutes. All the deposition is conducted under 100% illumination. #### OCP relevance to PEDOT covering fraction on wire In order to verify the speculation that the gradual increase of OCP after steps is caused by the PEDOT partial covering silicon wire surface, another set of experiments are performed with various cycles of PEDOT deposition on SiNWs with 10 seconds tapering. In the step-wise deposition, the unit of one cycle corresponds to a 1s pulse of polarization at 1.5V + 10 seconds rest time. Figure 3-22 shows the variation of cycles: One cycle in purple, 2 cycles in light blue, 3 cycles in dark blue, 4 cycles in green and 5 cycles in black. Before the first polarization the OCP value corresponding to the SiNWs substrate is around -0.2V. After one cycle the OCP is slightly increased to 0V. After 2 cycles, it reaches a value of 0.2V, and goes on to increase to 0.4V after 3 cycles. The stabilization in potential is reached after 4 cycles. If this speculation is true, the increase of the covered area with the cycles could be put on evidence with SEM observation. In Figure 3-23 the SEM images of SiNWs with deposited PEDOT corresponding to 1, 2, 3, and 5 cycles are presented. From the top view on the left, the volume of PEDOT on top of SiNWs increases with the cycle's number. Form the tilted view, PEDOT is hard to be distinguished on the cross section with 1 cycle deposition. When the deposition increases to 2 cycles, it becomes easier to see PEDOT in Figure 3-23(b). The deposition of 3 cycles makes thicker PEDOT among wires than that of 2 cycles. However, the difference of PEDOT volume between wires with 5 cycles is hard to say to be pronounced from that of 3 cycles. (The magnification is not high enough). This observation corresponds to the measurement of potential-duration relationship in Figure 3-22. The OCP, determined by the covered fraction of wire surface, increases with deposition cycles from 1 to 3 and ceases to increase after 3 cycles. Figure 3-22 Potential-duration relationships in various repetitions of PEDOT step-wise deposition. Each unit of deposition comprises two stages: 1 second pulse and 10 seconds rest time. The curve's color represents the number of unit repetition: purple for 1 cycle, light blue for 2 cycles, dark blue for 3 cycles, green for 4 cycles and black for 5 cycles, respectively. The SiNWs are fabricated first by the electroplating process in 4mM AgNO $_3$ 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M H $_2$ O $_2$ 4.8M HF aqueous solution for 2 minutes. The SiNWs are treated with 10 seconds KOH+IPA tapering. All the deposition is conducted under 100% illumination. a) 1 cycle | Ac.V. Spit Maps. Del WO Ac.V Tilted view Top view Figure 3-23 SEM images of PEDOT deposited for (a) 1 cycle, (b) 2 cycles, (c) 3 cycles, and (d) 5 cycles on SiNWs. SiNWs are tapered for 10 seconds in KOH+IPA aqueous solution. On the left are the top view images, and on the right are tilted viewed. #### 3.2.3. PEDOT redox characterization One of the advantages of PEDOT is that it can be easily doped in EDOT-free solution, and the doping process can be characterized in CV measurement, as presented in the introduction section. In the same way as used to study PEDOT fabrication, we first characterize PEDOT on vitreous carbon, and then we use this result as reference to compare those obtained on SiNWs. #### PEDOT characterization on vitreous carbon PEDOT has been deposited on vitreous carbon with 3 cycles of voltammetry in the potential range of 0-2V at 100mV/s in 10mM EDOT ACN solution containing 0.1M LiClO4. Then the sample (PEDOT on vitreous carbon) is characterized at 20mV/s scanning rate in EDOT-free solution. The low scanning rate allows the different oxidation processes to be distinguished more easily than at 100mV/s that is the usual scan speed. Figure 3-24 Voltammetric characterization of PEDOT deposited on vitreous carbon electrode at 20mV/s scanning rate in EDOT-free 0.1M LiClO<sub>4</sub> ACN solution. PEDOT has been deposited with 3 cycles of voltammetry in the potential range of 0-2V at 100mV/s in 10mM EDOT ACN solution containing 0.1M LiClO<sub>4</sub>. The voltammogram in Figure 3-24 shows three inflection points in the forward sweep towards positive potential. PEDOT oxidation starts at -0.65V, and reaches the first prepeak at -0.45V. This corresponds to the appearance and accumulation of polaron states in the bandgap of PEDOT. The second oxidation begins at 0.05 with a peak at 0.3V. This oxidation process is related to the states of bipolaron formed in bandgap. The third oxidation gets started at 0.7V. The process is unknown. In the reverse sweep to negative potential PEDOT on vitreous carbon shows only one reduction current peak at -0.6V. The two reduction processes of polaron and bipolaron states may merge together and exhibit themselves as one characteristic peak. #### **PEDOT** characterization on SiNWs Figure 3-25 Voltammetric characterization of PEDOT deposited on SiNWs electrode at 100 mV/s scanning rate in EDOT-free 0.1 M LiClO<sub>4</sub> ACN solution. Red curve represents voltammetric characterization conducted under 100% working light power, the black one is under 70% light power. The SiNWs are fabricated first by the electroplating process in 4 mM AgNO<sub>3</sub> 4.8 M HF aqueous solution for 1 minute, and then by the etching process in 0.3 M H<sub>2</sub>O<sub>2</sub> 4.8 M HF aqueous solution for 2 minutes. The SiNWs are not treated with KOH tapering. PEDOT has been deposited with the same method for the two measurements: 3 cycles of voltammetry in the potential range of 0-2V at 100 mV/s in 10 mM EDOT ACN solution containing 0.1 M LiClO4 under 70% illumination. The SiNWs show similarity as vitreous carbon in PEDOT characterization. The PEDOT is first deposited on the SiNWs with 3 cycles of voltammetry in the potential range of 0-2V at 100mV/s in 10mM EDOT ACN solution containing 0.1M LiClO<sub>4</sub> under 70% illumination. Then the PEDOT on SiNWs is characterized in EDOT-free 0.1M LiClO<sub>4</sub> solution under different light power, as seen in Figure 3-25 where the red curve corresponds to 100% power while the black to 70% power. In Figure 3-25 three processes of oxidation are also shown at 100% power (red curves in Figure 3-25), similar to the process obtained on vitreous carbon related to formation of polaron and bipolaron. In the forward scan to positive potential, the first oxidation starts up from -0.2V with a prepeak at 0.1V. The second oxidation initiates at 0.3V and gives a peak at 0.52V. The third oxidation begins at 0.8V. Different from the curve on vitreous carbon, the PEDOT on SiNWs shows two characteristic peaks in the cathodic reverse sweep, which corresponds to the reduction of polaron and bipolaron states respectively. The illumination at 70% power, compared to 100% illuminating power, results in lower current density both in forward and backward sweeps, suggesting that PEDOT is easier to be oxidized under higher intensity of illumination. This again emphasizes significance of illumination in PEDOT doping. #### **Conclusions** PEDOT layer can be successfully polymerized and deposited on SiNWs array as electrode with the electrochemical method. The CV measurements in PEDOT deposition show that SiNWs and BSi as electrodes are different from conductive electrode of vitreous carbon. Illumination is the key to understand the difference. Illumination is not only necessary for PEDOT polymerization and also affects the doping level of PEDOT. Illumination provides photogenerated holes that make SiNWs more conductive for oxidation in PEDOT polymerization and in PEDOT doping. By using the step-wise deposition, a conformal PEDOT layer can be obtained to wrap each single silicon wire. Competition between PEDOT polymerization on wire tips and EDOT monomer diffusion is the mechanism that determines the morphology of PEDOT on SiNWs. The diffusion effect on the morphology of PEDOT is identified by tuning the interspace between wires. The OCP during PEDOT step-wise deposition can be an indicator to know PEDOT covering percentage of single silicon wire surface. The silica layer appearing during PEDOT fabrication on SiNWs surface should be avoided or reduced by removing water in ACN solution. Bis-EDOT might be an alternative for EDOT to fabricate PEDOT since it has relatively low oxidation potential<sup>[101]</sup>. PEDOT doping level is a key parameter that determines PEDOT/SiNWs cell performance. It could be improved further by using more powerful illuminating laser. # **Chapter 4. Characterization of SiNW/PEDOT solar cell** ## CONTENT | Gloss | ary | | 97 | |--------|--------|---------------------------------------|-----| | List o | f syml | bols | 98 | | 4.1. | Fab | rication | 99 | | 4.2. | Ana | alysis on <i>J-V</i> curves | 101 | | 4.1 | .1. | J-V characteristic parameters | 101 | | 4.1 | 2. | Illumination during PEDOT fabrication | 105 | | 4.1 | 3. | Duration of PEDOT deposition | 107 | | 4.1 | .4. | Potential during PEDOT fabrication | 109 | | 4.1 | .5. | Step-wise deposited PEDOT | 111 | | 4.3. | Сар | pacitance measurement | 115 | | 4.4. | Inte | erface states density | 117 | | 4.5. | EQE | E measurement | 118 | | Conc | lusion | s | 120 | ## **Glossary** AAO Anodic Aluminum Oxide ACN Acetonitrile Ag Silver AgNO3 Silver Nitrite ALD Atomic Layer Deposition BSi Bulk Silicon CV Cyclic Voltammetry CVD Chemical Vapor Deposition EDOT 3,4-ethylenedioxythiophene EDX Energy-Dispersive X-ray EMACE Electroless Metal-Assisted Chemical Etching HF Hydrogen Fluoride $H_2O_2$ Hydrogen Peroxide H<sub>2</sub>SO<sub>4</sub> Sulfuric Acid GaAs Gallium Arsenide Galn Gallium-Indium eutectic J-V Current density - Voltage M-S Mott-Schottky MIS Metal Insulator Semiconductor PEDOT Poly(3,4-ethylenedioxythiophene) PF<sup>6-</sup> Hexafluorophosphate PS Potentiostatic Ref Reference SEM Scanning Electron Microscope SHE Standard Hydrogen Electrode Si Silicon SiNWs Silicon Nanowires ZnO Zinc Oxide # List of symbols | Symbol | Description | Unit | |--------------------------------|-------------------------------------------------------------|-----------------------------------| | A** | Richardson's constant | A/cm <sup>2</sup> -K <sup>2</sup> | | $A_{eff}$ | Effective area | cm <sup>2</sup> | | $E_c$ | Conduction band | eV | | $E_{fm}$ | Fermi level of metal | eV | | $E_{fs}$ | Fermi level of semiconductor; | eV | | $E_g$ | Band gap of semiconductor | eV | | $E_s$ | Interface state position in Si bandgap | eV | | $E_{\nu}$ | Valence band | eV | | FF | Fill factor | - | | J | Current density | mA/cm <sup>2</sup> | | $J_{lk}$ | Leakage current density | $\mu A/cm^2$ | | $J_p$ | Photocurrent density | mA/cm <sup>2</sup> | | $J_s$ | Saturation current density | mA/cm <sup>2</sup> | | $J_{sc}$ | Short circuit current density | mA/cm <sup>2</sup> | | $k_B$ | Boltzmann's constant | J/K | | n | Ideality factor | - | | $N_s$ | Interface state density | $eV^{-1} m^{-2}$ | | q | Electronic charge | С | | <b>Q</b> <sub>in</sub> | Charge quantities in insulator | C/cm <sup>2</sup> | | $Q_{sc}$ | Charge quantities in depletion layer | C/cm <sup>2</sup> | | $Q_s$ | Charge quantities in interface states | C/cm <sup>2</sup> | | $R_{lk}$ | Leakage resistance | $k\Omega \text{ cm}^2$ | | $R_s$ | Series resistance | $\Omega \text{ cm}^2$ | | Τ | Absolute temperature | K | | V | Applied voltage on solar cell | V | | $V_D$ | Applied voltage across the diode | V | | $V_i$ | Voltage drop across the interfacial insulator | V | | $V_{oc}$ | Open circuit Voltage | V | | η | Energy conversion efficiency | - | | δ | Insulator thickness | nm | | $oldsymbol{arphi}_{ extsf{s}}$ | Potential difference between semiconductor surface and body | V | | $\mathcal{D}_{B}$ | Schottky barrier height | V | | $\Phi_m$ | Work function of metal | V | | $\Phi_{o}$ | Neutral level of the interface states | V | | χ | Electron affinity of the semiconductor | V | #### 4.1. Fabrication The scheme in Figure 4-1 presents the normal procedure to make SiNWs/PEDOT hybrid solar cell, including the first process of metal-assisted electroless chemical etching, then the process of PEDOT deposition using either a step-wise way or a continuous way, and the following back contact and the last process of silver grids evaporation. The processes of chemical etching and PEDOT deposition have been described in their previous corresponding sections. Here all the SiNWs are fabricated with EMACE method: first electroplated in 4mM AgNO<sub>3</sub> for 1 minute, and then etched in 0.3M H<sub>2</sub>O<sub>2</sub> for 2 minutes. All PEDOT in this chapter is electrodeposited in 10mM EDOT 0.1M LiClO<sub>4</sub> ACN solution. The photograph of a complete solar cell is shown as Figure 4-2. The backside of SiNWs is spotted with GaIn and placed on a copper substrate to form the back contact. Because of its liquid property, it is easy to spread GaIn over the silicon substrate and therefore accelerate the cell's fabrication. But from the band diagram in Figure 4-3 the work function of GaIn is a little higher than $E_c$ of silicon. In order to improve the cell's performance, it is better to make Al back contact in the further study. PEDOT work function or Fermi level in our cell had not been determined due to lack of electrochemistry knowledge of SiNWs as electrode. The work function of PEDOT is from the literature<sup>[51]</sup>. The front contact on the side of PEDOT is silver grids that are evaporated with electron beam evaporation. From the band diagram in Figure 4-3 silver is selected because its work function is higher than that of PEDOT, allowing charge holes to be collected. Figure 4-1 Schematic illustration of the processes towards PEDOT/SiNWs hybrid structure Figure 4-2 Photograph of the hybrid cell on the working station in comparison with 1-Euro $\cos$ Figure 4-3 Band diagram of PEDOT/n-SiNWs hybrid cell with Ag as front contact and with GaIn&Cu as back contact. PEDOT work function is from the literature $^{[51]}$ # 4.2. Analysis on J-V curves #### 4.1.1. *J-V* characteristic parameters SiNWs/PEDOT structure can be viewed as a Schottky diode<sup>[60,102–104]</sup>, and PEDOT can be simplified as a conducting material like metal with Fermi level in equilibrium with n type silicon. We have measured the Current-Voltage IV characteristics of SiNWs/PEDOT Schottky diode both in dark and under illumination. The current density is obtained by dividing the measured current by the projected area of the cell. For instance the cell in Figure 4-2 its projected area is about 0.5 cm<sup>2</sup>. PEDOT are electrodeposited onto the SiNWs for 3 voltammetry cycles from -1V to 2V. The dark *J-V* curve shown in Figure 4-4 in semi-logarithmic plot presents an obvious rectifying behavior. So we try to first interpret the SiNWs/PEDOT diode based on the classic thermionic emission theory. Figure 4-4 Dark current-voltage semi-logarithmic plot of SiNWs/PEDOT hybrid cell. The fitting line denotes the leakage resistance $R_{lk}$ = 692 k $\Omega$ cm $^2$ . The SiNWs are fabricated first by the electroplating process in 4mM AgNO $_3$ 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M H $_2$ O $_2$ 4.8M HF aqueous solution for 2 minutes. The SiNWs are not treated with KOH tapering. PEDOT are electrodeposited onto the SiNWs for 3 voltammetry cycles from -1V to 2V in 10mM EDOT 0.1M LiClO $_4$ ACN under 100% illumination. According to the thermionic emission model for a Schottky diode, the current density *J* flows through the diode is given by $$J = J_s \exp\left(\frac{-qV_D}{nk_BT}\right)$$ 4-1 Where q is the electronic charge, $k_B$ is the Boltzmann's constant, T is the absolute temperature, and $V_D$ is the applied potential across the diode. n is the ideality factor, a dimensionless parameter involved in the J-V characteristics to take into account the non-ideal behavior. The $J_S$ is saturation current density and can be expressed by [105] $$J_s = A^{**}T^2 \exp(\frac{-q\Phi_B}{k_B T})$$ 4-2 Where $\mathcal{O}_B$ is the Schottky barrier height which can be seen in Figure 4-5, where $E_o$ , $E_v$ , $E_g$ are the conduction band, the valence band, and the band gap of semiconductor, respectively. $E_{fm}$ $E_{fs}$ are the Fermi levels of metal and semiconductor. $A^{**}$ is the Richardson's constant 112 A/cm<sup>2</sup>K<sup>2</sup> for n type silicon<sup>[105]</sup>. Figure 4-5 Band diagram of metal-semiconductor contacts [27]. Figure 4-6 Schematic of simplified equivalent circuit and device configuration for electronic characterization The equivalent circuit of SiNWs/PEDOT hybrid cell is presented in Figure 4-6 which includes the leakage resistance $R_{lk}$ and the series resistance $R_s$ . The leakage resistance $R_{lk}$ represents alternative paths for charge bypassing the Si/PEDOT heterojunction region that might be caused by the direct touching between front grids and back contact. These alternative paths for charge transport may also be composed of chains of defects in the hybrid junction<sup>[106]</sup>. The $R_s$ may be the sum of the resistances of silicon, PEDOT, wire, front grids, back contact and especially caused by the oxidative interface layer between silicon and PEDOT. Taking into account leakage resistance $R_{lk}$ and series resistance $R_{s}$ , the *J-V* characteristic Equation 4-1 can be rewritten by $$J = J_s \left\{ exp \left[ \frac{q(V - JR_s)}{nk_B T} \right] - 1 \right\} - \frac{V - JR_s}{R_{Jk}}$$ 4-3 where V is the applied potential on the entire device. The term V - $JR_s$ replaces $V_D$ in Equation 4-3 because of the potential-partition effect of series resistor. We use Cheung-Cheung's method<sup>[107]</sup> to extract series resistance $R_s$ and ideality factor n from the dark J-V curves measured on our hybrid cells. For our cell the series resistance $R_s$ is so large that its extraction is usually very hard directly from the semilog plot of dark J-V curve. Cheung-Cheung's method is selected because of its accuracy<sup>[108]</sup>, and its derivation can be seen in Appendix A. For example, the series resistance $R_s$ and ideality factor n are extracted from the fitted regime of J-V curve from 0.37V to 0.57V in Figure 4-7. Higher bias regime gives rise to inaccuracy in ideality factor calculation. The series resistance is $R_s$ = 41.6 $\Omega$ cm<sup>2</sup> which is highly suspected as a result of interfacial oxidative layer. Figure 4-7 dV/dlnJ vs current plot. The fitting line gives the value of $R_s$ = 41.6 $\Omega$ cm<sup>2</sup> from slope and ideality factor n = 1.70 from y axis intercept. The data comes from J-V curve in Figure 4-4. The leakage resistance $R_{lk}$ can be directly calculated from the slope of the *J-V* curve in the reversion bias region<sup>[108]</sup>. See Figure 4-4, the calculated region is selected from -0.4V to -1V, the fitting line coincides quite well with the raw data curve. Usually shunt resistance of a solar cell is calculated from its light J-V curve. But in our case, the leakage resistance is measured from dark J-V curve in the reverse bias range from -1 to -0.4V. Compared with shunt resistance, the leakage resistance is directly related to the interface defects condition that is of a great interest for us. So we choose leakage resistance $R_{lk}$ rather than shunt resistance to characterize our cell. The leakage current density $J_{lk}$ is picked at reverse bias of -1V for all the dark J-V curves. The same reason for its selection as leakage resistance is that it reflects the alternative current, associated with interface traps between PEDOT and silicon. The saturation current density is extracted from the forward J-V curve, while leakage current density is viewed from the reverse dark J-V curve. Although in the diode equation as in Equation 4-3, the two terms, the saturation current density and the leakage current density, should be the same at a large reverse bias; they are usually different for a real Schottky diode. In fact, the saturation current density reflects the barrier height of a Schottky diode, as seen in Equation 4-2, while the leakage current represents a resistance parallel connected with a diode which is a transport pathway composed by surface states [106]. When the parallel leakage resistance is rather small, the two terms can be deviated from each other largely. As far as the characterization for passivation effect is concerned, the leakage current or leakage resistance would be more appropriate than saturation current. The photocurrent density $J_p$ is measured at reverse bias -1V from the light J-V curves. Because of the large series resistance in our cell, the short current density $J_{sc}$ alone may not present light absorption in our cell. Fortunately the photocurrent density $J_p$ gives an alternatively way to help illustrating on how absorption is affected by PEDOT deposition. Next we will show how the fabrication parameters influencing the hybrid diode performance, such as illumination, potential, and duration in the continuous deposition. #### 4.1.2. Illumination during PEDOT fabrication As we discussed previously about the importance of illumination in PEDOT fabrication and doping, here we continue to analyze the influence of illumination during PEDOT fabrication on PEDOT/SiNWs hybrid cell performance. In Figure 4-8 PEDOT for the measured *J-V* curves is fabricated with potentiostatic electrodeposition at 1.5V for 10 seconds under illumination of 70% and 100% lamp power outputs. In Figure 4-8(a) the plot of current density vs. duration shows little difference between the curves of two intensities at 100% and at 70% output. So we would say that the volume of PEDOT deposited on SiNWs is almost the same. The 100% power output in Figure 4-8(b) makes the cell more like an ideal diode with higher forward current density and lower reverse current density than 70% power output does. Indeed, from Table 4-1 where we summarize the characteristic parameters for the two cells, the ideality factor n = 1.55 for 70% output made cell is larger than that for 100% output made cell n = 1.49. In addition the cell made at 100% output almost shows its advantages over that made at 70% in almost all of the diode parameters except $V_{oc}$ , including series resistance, leakage current, leakage resistance, short circuit current density, and so on. Besides, the cell with PEDOT at 70% power output shows "S"-shaped illuminating J-V curve the dashed line in Figure 4-8(c), that is, the current density is deviating from ideal rectification shape at forward potential larger than 0.1V, which could be attributed to charge accumulation in the heterojunction [109],[110]. After a photon has been absorbed by hybrid cell, a pair of electron and hole is produced and separated by build-in field when they diffuse into the heterojunction. Then the charge electron goes to the cathode via n type silicon body, while the charge hole travels through PEDOT to be collected by anode. Due to the lower conductivity of PEDOT compared with n silicon, the holes are not effectively collected by the contact and get accumulated in PEDOT. This charge accumulation causes high recombination at forward bias which leads to a decrease in current density. The "S" shaped J-V curve suggests the low PEDOT conductance. Or more precisely, it suggests the mismatch between Si and PEDOT in conductance [109],[110]. Figure 4-8 Comparison of PEDOT continuously deposited under illumination at 100% and at 70% output: (a) Current density-potential curves of PEDOT PS deposited at 100% (solid line) and 70% (dashed line) output; (b) dark J-V curves with PEDOT fabricated at 100% (solid line) and 70% (dashed line) output; (c) illumination J-V curves with PEDOT at 100% (dashed line) and 70% (dashed line) output. The SiNWs are fabricated first by the electroplating process in $4mM \ AgNO_3 \ 4.8M \ HF$ aqueous solution for 1 minute, and then by the etching process in $0.3M \ H_2O_2 \ 4.8M \ HF$ aqueous solution for 2 minutes. The SiNWs are not treated with KOH tapering. Table 4-1 Performance of the cells with PEDOT made under illumination at 100% and 70% output | Parameters | | R <sub>s</sub> | R <sub>lk</sub> | n | J <sub>lk</sub> | $V_{oc}$ | $J_{sc}$ | η | J <sub>p</sub> | |------------|------|-----------------------|-----------------|------|-----------------|----------|----------|-------|----------------| | unit | | $\Omega \text{ cm}^2$ | $k\Omega\ cm^2$ | - | μA/cm² | V | mA/cm² | - | mA/cm² | | Output | 70% | 100 | 44 | 1.55 | 43.88 | 0.20 | 4.9 | 0.21% | 8.83 | | Out | 100% | 39 | 81 | 1.49 | 47.93 | 0.17 | 6.1 | 0.25% | 8.84 | Since the volumes of PEDOT at the two lamp power are comparable as can be seen in Figure 4-8 (a), we may rule out the thickness influence on the cell's performance. The difference in the two cells' performance may be originated from the conductivity of PEDOT layer. Let's look back at Figure 3-25, the PEDOT under 100% illuminating intensity presents higher anodic current than that under 70% power, which means more dopants of anion ( $ClO_4^-$ ) are involved in the polymer PEDOT<sup>[88]</sup>, and therefore higher conductivity can be achieved at higher illumination intensity. We may speculate that the influence of illumination on *J-V* performance might be resulted from the conductivity of PEDOT that is related to light intensity. But how light intensity affects PEDOT conductivity is still unknown. #### 4.1.3. Duration of PEDOT deposition We also estimate the effect of depositing duration on the hybrid cell from J-V measurement. Figure 4-9 (a) presents the curves of current density VS duration of each PEDOT polymerized at 1.5V under illumination of 70% power output for 5 seconds, 10 seconds, and 30 seconds. The curves almost overlap each other, suggesting good reproducibility of the deposition process. Obviously in Figure 4-9(c) the $J_{sc}$ increases as the deposition duration decreases, it is also the same for the photocurrent density $J_p$ in Table 4-2. The reason might be light-prevention effect due to PEDOT thickness. PEDOT layer thickness is proportional to the fabrication duration. As PEDOT layer gets thicker with fabrication duration, more photons are prevented from reaching the silicon part. So the short current density $J_{sc}$ and the photocurrent density $J_p$ decrease. The same light prevention effect can also be seen in PEDOT fabrication process, like in Figure 3-14 (b), where the new born PEDOT layer causes reduction in the number of photons access to the interface, leading to the decreasing current density after each scanning cycle. Although the light J-V curve in Figure 4-9(c) shows that the photocurrent density $J_p$ of the hybrid cell measured at -1V could be as high as 13 mA/cm² in the case of 5 seconds PEDOT, the short circuit current density $J_{sc}$ actually loses its value to 7.32 mA/cm² at bias = 0V. The cause might be the large resistance in series connection with the hybrid diode. The calculation with Software Matlab® in Figure 4-10 tells how the light J-V is dependent on series resistance. When series resistance $R_s$ is lower than 10 $\Omega$ cm², it has weak effect on $J_{sc}$ which equals the photocurrent density $J_p$ of 30mA/cm², but when $R_s$ is higher than 50 $\Omega$ cm², the $J_{sc}$ loses its value from 30mA/cm² as $J_p$ and decreases with series resistance. So where does the series resistance come from? One possibility is SiNWs surface oxidation by oxygen and water dissolved in the ACN solution during PEDOT synthesis process. By comparison of the series resistances listed in Table 4-2, it is clear that the series resistance $R_s$ increases with duration. Thus one can suspect that longer time of exposure to oxygen and water in ACN leads to thicker silica layer and therefore higher series resistance, since the silica layer that covers the interface between silicon and PEDOT works as a barrier against transport of photo-generated carriers across the junction. Figure 4-9 Comparison of characterization of PEDOT deposited for various durations: (a) Current density VS potential curves of PEDOT PS deposited for 30 seconds (dotted), 10 seconds (dashed), 5 seconds (solid), respectively. (b) Dark and (c) illuminating J-V curves of SiNWs hybrid solar cells with PEDOT corresponding to (a). The SiNWs are fabricated first by the electroplating process in 4mM $AgNO_3$ 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M $H_2O_2$ 4.8M HF aqueous solution for 2 minutes. The SiNWs are not treated with KOH tapering. PEDOT are electrodeposited onto the SiNWs in 10mM EDOT 0.1M LiClO<sub>4</sub> ACN under 100% illumination. Another evidence, which supports the origin of series resistance is the silicon oxidation during PEDOT deposition, can be found from the CV measurements of PEDOT fabrication in Figure 3-14(c), where the CV curve on SiNWs has a huge current density before EDOT starts to be oxidized and polymerized to PEDOT. This current density might be corresponding to silicon oxidation (The reason has been given in Chapter 3). Because silicon oxidation operates at a much lower potential 0V than EDOT polymerization initial potential at 1.3V, the oxidation of silicon is much easier in thermodynamics than PEDOT synthesis. Even though there are only a few traces of water and oxygen in anhydrous solution, silica layer still forms on the silicon surface in the competition with EDOT oxidation. So in order to reduce silica layer thickness, one way is to reduce further the water concentration in ACN. Perhaps there's another way to help EDOT win the competition by reducing the initial oxidation potential of EDOT. But how does the depositing potential influence on the hybrid cell's performance? That will be the content in the next section. Table 4-2 Performance of the cells with PS depositing durations of 5, 10, and 30s | Parameters | | R <sub>s</sub> | R <sub>Ik</sub> | n | J <sub>lk</sub> | V <sub>oc</sub> | J <sub>sc</sub> | η | Jp | |------------|----|----------------|-----------------|------|-----------------|-----------------|-----------------|-------|--------| | unit | | Ω cm² | kΩ cm² | - | μA/cm² | V | mA/cm² | - | mA/cm² | | (s) | 5 | 50 | 89 | 2.43 | 23.34 | 0.24 | 7.32 | 0.38% | 13.02 | | Duration | 10 | 100 | 44 | 1.55 | 43.88 | 0.20 | 4.90 | 0.21% | 8.83 | | Dur | 30 | 381 | 145 | 0.81 | 18.09 | 0.17 | 1.44 | 0.05% | 2.44 | Figure 4-10 Calculated illuminating J-V curves with various series resistances: 100 $\Omega$ cm<sup>2</sup>, 50 $\Omega$ cm<sup>2</sup>, 10 $\Omega$ cm<sup>2</sup> and 1 $\Omega$ cm<sup>2</sup>. The function of current density with potential is detailed on the graph, including the parameters' value used in this function: reverse saturation current density $J_0$ , photo-generated current density $J_p$ , and leakage resistance $R_{lk}$ . #### 4.1.4. Potential during PEDOT fabrication The potential used for PEDOT polymerization also plays a role on hybrid cell *J-V* characteristic. In Figure 4-11 (a) (b) two cells of PEDOT are fabricated at 1.25V and 1.5V for 10 seconds under 70% power output. Figure 4-11(a) shows that similar current density curves for two potentials, suggesting that PEDOT thickness difference is not a key factor influencing the J-V characteristic. However, the J-V curves of the two cells in Figure 4-11(b) show a huge difference. The sample of PEDOT made at 1.5V has obviously better $J_{sc}$ than that at 1.25V. It is the same for the two samples with PEDOT fabricated for 5 seconds in Figure 4-11(c) and (d). Figure 4-11 Comparison of cells with PEDOT fabricated at 1.25V (dashed line) and 1.5V (solid line) under 70% lamp power output: (a) Current density-potential plots of 10 seconds PS deposition at 1.25V (dashed line) and at 1.5V (solid line); (b) J-V characteristic curves of cells with PEDOT corresponding to (a); (c) Current density-potential relationships of 5 seconds PS deposition at 1.25V (dashed line) and at 1.5V (solid line); (d) J-V characteristics of the cells with PEDOT corresponding to (c). The SiNWs are fabricated first by the electroplating process in 4mM AgNO $_3$ 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M $_2O_2$ 4.8M HF aqueous solution for 2 minutes. The SiNWs are not treated with KOH tapering. The $J_{sc}$ difference may be contributed to series resistance. Comparing the series resistance $R_s$ in Table 4-3 extracted from dark J-V curves corresponding to the samples in Figure 4-11, the $R_s = 100 \ \Omega \ \text{cm}^2 \ \text{at} \ 1.5 \text{V}$ is much lower than $R_s = 648 \ \Omega \ \text{cm}^2 \ \text{at} \ 1.25 \text{V}$ . Let us review Figure 3-17. The cyclic voltammetry curve of 70% power shows that PEDOT polymerization just begins at 1.2V (the inflection potential is at 1.2V). The reaction rate at 1.25V for PEDOT deposition is consequently much slower than the rate at 1.5V. As we described in the last subsection, EDOT oxidation is in fact competing with silicon oxidation during the polymerization. Because of the lower oxidation rate at 1.25V, for the same deposition duration more silicon is oxidized in the case of polymerization at 1.25V than at 1.5V. As a consequence a thicker silica layer is formed at 1.25V, which leads to a higher series resistance on the interface. Above is the *J-V* analysis for continuously deposited PEDOT/SiNWs cell, and next we will discuss the cells made with step-wise deposited PEDOT. Table 4-3 Performance of the cells with 10s PS deposited PEDOT at 1.5V and at 1.25V | Parameters | | R <sub>s</sub> | R <sub>lk</sub> | n | J <sub>lk</sub> | V <sub>oc</sub> | J <sub>sc</sub> | η | Jp | |-----------------------------|------|----------------|------------------------|------|-----------------|-----------------|-----------------|-------|--------| | unit | | Ω cm² | $k\Omega \text{ cm}^2$ | - | μA/cm² | V | mA/cm² | - | mA/cm² | | P <sub>deposition</sub> (V) | 1.5 | 100 | 44 | 1.55 | 43.88 | 0.20 | 4.90 | 0.21% | 8.83 | | P <sub>depc</sub> | 1.25 | 648 | 32 | 0.22 | 103.21 | 0.15 | 0.73 | 0.02% | 10.99 | #### 4.1.5. Step-wise deposited PEDOT The most remarkable feature of our PEDOT/SiNWs hybrid cell is the ultralow leakage current density and the ultrahigh leakage resistance. All of the leakage resistances of our cells, see Table 4-4, are on the scale of $k\Omega$ cm<sup>2</sup>. The diode made on BSi has a leakage resistance close to 10 M $\Omega$ cm<sup>2</sup>. The resistance parallel to diode is very large, suggesting a good passivation effect to remove interfacial states which constitute the pathway across the interface in the junction<sup>[106],[111]</sup>. In the work of Samgmoo Jeong et al<sup>[58]</sup>, PEDOT is spin coated on a silicon nanocones array to form a hybrid cell. Although the cell has the efficiency as high as 12%, the leakage current at -0.4V is a little larger than $0.1\text{mA/cm}^2$ . One can speculate that the $J_{lk}$ would be even higher at -1V, because of the linear dependence of $J_{lk}$ on reverse bias. On the contrary, our cell either made with continuously or step-wise deposition has much lower leakage current density. As seen in Table 4-4, the leakage current densities $J_{lk}$ measured at -1V from dark IV curve are on the scale of $\mu$ A/cm<sup>2</sup>, and the cell made in step-wise manner has a leakage current $J_{lk} = 3.76 \,\mu$ A/cm<sup>2</sup>, at least 30 times lower than that of the cell made with spin-coating method in literature<sup>[58]</sup>. The leakage current density is directly related to the charge trapping states on the interface. For example, in the Tian et al work<sup>[112]</sup>, when the intrinsic silicon layer is added between p type core and n type shell of silicon, the leakage current density is greatly reduced. The reduction in leakage current density is contributed from the elimination of interface states between core and shell. Baek et al<sup>[113]</sup> uses ALD technique to passivate SiNWs, and the leakage current density after ALD passivation is reduced to a few $\mu$ A, comparable to our leakage current density with step-wise deposition. They also believe that the passivation due to ALD is the cause for low leakage current density. As we have mentioned in the introduction chapter, the surface dangling bond can be passivated by carbon. It is probable that the passivation effect takes place when PEDOT deposition is conducted on SiNWs surface. As can be seen in Table 4-4, the cells made in the step-wise way has lower leakage current density than those made in the continuously way. For example, the $J_{lk}$ of the cell with 5s continuously deposition is 23.34 $\mu$ A/cm², while the 1\_10X5 cell has only 3.76 $\mu$ A/cm². As presented in the previous chapter, the continuous deposition leads to partially covering on the upper portion of SiNW (see Figure 3-18), while step wise method can get a conformal layer wrapping the entire lateral wall (see Figure 3-19). This covering difference gives rise to a passivation difference. The better passivated cell made in the step-wise deposition has a relatively low leakage current density. In addition, the 1\_10X5 fabrication has longer breaking time of 10s between pulses than 1\_2X5 cell with breaking time of 2s. The longer breaking time allows more EDOT to penetrate into the deep inter-space between wires, and therefore a better covering and passivating layer can be formed. As a consequence, the 1\_10X5 cell has the leakage current density $3.76 \,\mu\text{A/cm}^2$ lower than the 1\_2X5 cell of $J_{lk}$ $8.44 \,\mu\text{A/cm}^2$ . Besides, the bulk silicon has less surface states than SiNWs, and thus the leakage current density of BSi hybrid cell is much lower than that of SiNWs -see Table 4-4. For BSi cell with 5s deposition the leakage current density is 1.81 $\mu$ A/cm², less than half the leakage current density 3.76 $\mu$ A/cm² of the 1\_10X5 cell. This also supports the speculation that surface states are the cause for leakage current density. The deposition of relatively long time 10s increases leakage resistance by about 8 times compared with 5s deposition from 1195 to 9102 k $\Omega$ cm². This could be explained with the passivation effect: long time deposition leads to more complete passivation. The passivation effect can also be used to interpret the high leakage current density which occurs on the spin-coated PEDOT/SiNWs cell. Even if a conformal layer could be formed on the surface, the spin-coated PEDOT may not be so adherent to silicon surface. On the contrary, the PEDOT synthesis would preferentially take place and be deposited at those sites where surface defects are located, because these locations usually have higher energy which facilitates nucleation of PEDOT by lowering energy barrier. That's why the electrodeposited PEDOT has the ability to passivate defects on SiNW surface. #### Table 4-4 Summary of performance parameters of the hybrid solar cells | | SiNWs (continuously) | | | SiNWs ( | step-wise) | Bulk Si (continuously) | | | |----------------------------------------|----------------------|-------|-------|---------|------------|------------------------|-------|--| | Duration | 5s | 10s | 30s | 1_2X5 | 1_10X5 | 5s | 10s | | | $R_s$ ( $\Omega$ cm <sup>2</sup> ) | 50 | 100 | 381 | 52 | 87 | 23 | 22 | | | $R_{lk}$ (k $\Omega$ cm <sup>2</sup> ) | 89 | 44 | 146 | 480 | 1010 | 1195 | 9102 | | | n | 2.43 | 1.55 | 0.81 | 3.01 | 2.97 | 2.88 | 2.84 | | | $J_{lk}$ ( $\mu$ A/cm <sup>2</sup> ) | 23.34 | 43.88 | 18.09 | 8.44 | 3.76 | 1.81 | 0.81 | | | V <sub>oc</sub> (V) | 0.24 | 0.2 | 0.17 | 0.21 | 0.22 | 0.17 | 0.17 | | | $J_{sc}$ (mA/cm <sup>2</sup> ) | 7.32 | 4.9 | 1.44 | 2.77 | 2.61 | 0.97 | 0.78 | | | η | 0.38% | 0.21% | 0.05% | 0.12% | 0.12% | 0.02% | 0.02% | | | FF | 0.22 | 0.21 | 0.21 | 0.21 | 0.21 | 0.14 | 0.13 | | | $J_{\rho}$ (mA/cm <sup>2</sup> ) | 13.02 | 8.83 | 2.44 | 5.5 | 4.52 | 9.41 | 6.92 | | The leakage current could be improved further by reducing the interfacial surface states that are maintained by silica interfacial layer. Sun Baoquan group demonstrates the passivation effect of mythyl/allyl on quality improvement of SiNWs diode<sup>[114]</sup>. The estimated saturation current density is as low as $44.6 \text{nA/cm}^2$ . Although the leakage current density $J_{lk}$ is not provided from their report, this saturation current could be viewed as the lowest limit for the leakage current density. For our cell, the leakage current density $J_{lk} = 3.76 \,\mu\text{A/cm}^2$ is about 85 times higher than the saturation current density 44.6 nA/cm² tested by Sun et al. Perhaps this is due to the existence of silica interfacial layer, because silica layer is believed to cause the charge trapping states on the interface<sup>[27]</sup>. In the Table 4-4, the series resistance increases with duration, for example it grows from 52 to 87 $\Omega$ cm² when breaking time increases from 2 seconds to 10 seconds in unit period. The prolonged breaking time, and thus longer exposure to water and oxygen dissolved in ACN, would cause more silicon oxidation occurrence, leading to a higher series resistance. The trapping interfacial states between silica layer and silicon wire thus may not be passivated by PEDOT, resulting in the remaining leakage current density larger than the saturation current density. As stated in Chapter 1 of introduction to the basics of solar cells, the $V_{oc}$ of a solar cell can be limited by a low shunt resistance because it provides an alternative way for charge transport and weakens the photovoltaic effect. But in our case, the resistance parallel to the diode is ultra large, so the low $V_{oc}$ about 0.2V in our cell should not be attributed to the shunt resistance. If the passivation effect could be confirmed further, the Fermi level pinning effect due to the interfacial trapping states could also be ruled out as a reason for the low $V_{oc}$ . Therefore, the cause for the low $V_{oc}$ might be the poor doping in the PEDOT. In fact, the electrodeposited PEDOT is dark blue and not as transparent as expected, suggesting the PEDOT is not on its highly oxidized states, because the light blue color and highly transparency in visible spectrum is always coming along with high conductivity, see the introduction in Chapter 3. We tried to measure the conductance of PEDOT with 4-point probe measurement, but the rough surface on SiNWs makes it difficult to conduct this operation. In order to know the density of interfacial surface states, we use several other techniques to estimate its quantity in silicon bandgap. Figure 4-12 a) light and b) dark J-V curves of the samples made with step-wise deposition. The 1\_2X5 (solid line), 1\_10X5 (dashed line) denote that depositing pulse of 1 second is followed by breaking time of 2 seconds and 10 seconds, respectively. The unit of process of pulse and break is repeated 5 times to make the two samples. The SiNWs are fabricated first by the electroplating process in 4mM AgNO<sub>3</sub> 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M $H_2O_2$ 4.8M HF aqueous solution for 2 minutes. The SiNWs are treated with KOH + IPA tapering for 10 seconds. PEDOT are electrodeposited onto the SiNWs at a fixed potential 1.5V during the pulse stages in 10mM EDOT 0.1M LiClO<sub>4</sub> ACN under 100% illumination. Figure 4-13 a) light and b) dark J-V curves of the cells made on BSi with 5 and 10 seconds PEDOT deposition at a fixed potential 1.5V in 10mM EDOT 0.1M LiClO<sub>4</sub> ACN under 100% illumination. ### 4.3. Capacitance measurement Because the silica layer actually cannot be avoided, the real structure is more like a Metal-Insulator-Semiconductor (MIS). The band diagram of MIS Schottky diode under bias voltage is shown in Figure 4-14, where $\mathcal{O}_m$ is the work function of metal, $\chi$ the electron affinity of the semiconductor, $V_i$ the voltage drop across the interfacial insulator, $\mathcal{O}_0$ the neutral level of the interface states measured from the top of the valence band. $E_o$ , $E_v$ , $E_g$ are the conduction band, the valence band, and the band gap of semiconductor, respectively. $E_{fm}$ $E_{fs}$ are the Fermi levels of metal and semiconductor; the difference between them is caused by an applied voltage V. The insulator thickness is $\delta$ . $\varphi_s$ is the potential difference of semiconductor surface and deep body, which indicates band bending. If the thickness of oxide layer is large enough ( $\delta$ > 2nm), the communication between interface states and metal can be neglected. The interface states are in equilibrium with semiconductor. Charge occupation in these states is determined by Fermi function. So the interface state between the neutral level of the interface states $\mathcal{O}_0$ and semiconductor Fermi level $\mathcal{E}_{fs}$ can be taken as an acceptor that is probably occupied. When semiconductor Fermi level varies with the applied voltage V, the interface states a few $k_BT/q$ around Fermi level experience electron trapping from and electron emitting into semiconductor. Therefore the semiconductor and interface states can be viewed as two parallel connected capacitors because of their charge communication with each other. In terms of the insulator of oxide silicon, because it serves as voltage divider, it should be arranged in series with semiconductor and interface states. The simplified equivalent circuit is shown in Figure 4-14. The mathematical deduction of the equivalent circuit can be seen in literature [116]. Figure 4-14 Band diagram for Metal/Insulator/Semiconductor MIS structure under non-equilibrium conditions. The inset of equivalent circuit of capacitors simplifies and reveals the relationship between insulator and silicon in charge storing. Adapted from the literature [27]. As a result of the involvement of interface states and insulator between metal and semiconductor, the Mott-Schottky relationship in Equation 4-4 can be affected. In Figure 4-15 the M-S relationship is dependent on the frequency used for measurement. Linearity is shown for the frequency 65 kHz, while for 65Hz the linearity is disturbed. The influence of frequency is believed to be related to the interface states, which would not respond to a single high frequency, but contribute to the measured capacitance at low frequency. The higher the frequency is used, the fewer interface states take part into the measurement. [117] According to Equation 4-4 4-5, the barrier height can be extracted from x axis intercept. The extracted barrier height is about 0.78eV for SiNWs/PEDOT diode. $$C^{-2} = \frac{2}{q\varepsilon_{sc}N_D} \left( V + \frac{k_B T}{q} - \left( \Phi_B + \frac{k_B T}{q} \ln \left( \frac{N_D}{N_{CB}} \right) \right) \right)$$ 4-4 $$\Phi_B = V_{x0} + \frac{k_B T}{q} - \frac{k_B T}{q} \ln\left(\frac{N_D}{N_{CB}}\right)$$ 4-5 Figure 4-15 Mott-Schottky (M-S) relationship of SiNWs/PEDOT hybrid cell . The empty circles denote M-S relationship at 65kHz, while the full circles on are corresponding to that at 65Hz. The fitted solid line for 65kHz M-S relationship has the intercept on the bias axis showing the flat band potential of 0.496V. The SiNWs are fabricated first by the electroplating process in 4mM AgNO $_3$ 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M H $_2$ O $_2$ 4.8M HF aqueous solution for 2 minutes. The SiNWs are not treated with KOH tapering. PEDOT are electrodeposited onto the SiNWs for 3 voltammetry cycles from -1V to 2V in 10mM EDOT 0.1M LiClO $_4$ ACN under 100% illumination. ### 4.4. Interface states density By using *J-V* curve and barrier height extracted from M-S relationship, the interface states density can be estimated and its position in bandgap can also be plotted as in Figure 4-16. The method is presented in Appendix B. In Figure 4-16, the SiNWs are fabricated with EMACE method: first electroplated in 4mM $AgNO_3$ for 1 minute, and then etched in 0.3M $H_2O_2$ for 2 minutes. PEDOT is electrodeposited onto the SiNWs for 3 voltammetry cycles from -1V to 2V in 10mM EDOT 0.1M LiClO<sub>4</sub> ACN solution. The interface states density of SiNWs in Figure 4-16 is about one order of magnitude higher than silicon wafer<sup>[117]</sup>. The high density of silicon nanowires is believable, because during the etching process there must be a lot of defects on the silicon lateral surface. Furthermore, as we have stated, the continuously depositing PEDOT fabrication cannot achieve a conformal layer covering the entire silicon nanowire lateral surface. In addition the SiNWs are not treated with KOH tapering. So the continuous CV method of deposition and the narrow interspace between SiNWs may cause PEDOT growth just on the top of SiNWs array, leading to the lower part of the SiNWs not passivated by PEDOT. The lack of passivation layer on the surface also leads to high density of interface states. Figure 4-16 Plot of interface states density $N_s$ vs. its position $E_s$ in band gap of silicon with respect to conduction band edge $E_c$ . The SiNWs are fabricated first by the electroplating process in 4mM AgNO<sub>3</sub> 4.8M HF aqueous solution for 1 minute, and then by the etching process in 0.3M H<sub>2</sub>O<sub>2</sub> 4.8M HF aqueous solution for 2 minutes. The SiNWs are not treated with KOH tapering. PEDOT are electrodeposited onto the SiNWs for 3 voltammetry cycles from -1V to 2V in 10mM EDOT 0.1M LiClO<sub>4</sub> ACN under 100% illumination. ### 4.5. EQE measurement The EQE spectra of SiNWs/PEDOT and BSi/PEDOT are presented in Figure 4-17. Compared with bulk Si, SiNWs make the cell more efficient in light converstion in the visible range and near infrared range. The reason might be the strong light trapping effect in SiNWs array. However, the overall quantum efficiency is rather for both SiNWs and bulk Si cell, the maximum is approximately 15%. One possible reason might be the high series resistance which becomes a high energy barrier against charge collection. Another possible reason is that the low transparency of PEDOT in the visible range, and most absorption takes place in PEDOT rather than in SiNWs. The absorption loss in PEDOT leads to low EQE. Figure 4-17 EQE measurements on SiNWs/PEDOT and BSi/PEDOT hybrid cells. SiNWs were fabricated with Ag plating in 4mM AgNO $_3$ for 1 minute and then with etching in 0.3M H $_2$ O $_2$ for 2 minutes. PEDOT was polymerized with step wise deposition $1_10X5$ in 10mM EDOT ACN of 0.1M LiClO $_4$ under 100% illumination. #### **Conclusions** Strong illumination intensity during PEDOT synthesis favors a better diode. Illumination is significant because it provides charge carriers of holes that may be the key for both PEDOT synthesis and doping. Long duration of PEDOT deposition results in thicker PEDOT layer which attenuates the absorption of light. This effect exists both in PEDOT fabrication and light *J-V* curve measurement. Higher potential during PEDOT fabrication supports to fabricate better diode perhaps because it offers higher energy to dope PEDOT. The step-wise manner of deposition achieves a conformal layer that passivates the interface states and thus leads to a dramatic decrease in leaky current density. The limiting factor to improve SiNW/PEDOT hybrid cell might be the series resistance caused by silicon oxidation during electrodeposition. Silicon oxidation could be reduced by using EDOT dimer (bis-EDOT) for PEDOT polymerization due to its much lower oxidation potential than EDOT monomer<sup>[101]</sup>. In order to identify and improve conductivity of PEDOT, the working principle of electrodeposition should be understand for SiNWs electrode. The performance of SiNWs electrode is quite different from its bulk counterpart in PEDOT synthesis and in its doping as we observed. This might be related with the enhanced light absorption in SiNWs array as well as a large number of surface defects. More research is needed to improve the conductivity of electrodeposited PEDOT. The impedance spectrum might provide the way to know the PEDOT electronic property<sup>[118]</sup>. Also impedance spectrum is a power tool to know the property of SiNWs as electrode in electrolyte<sup>[119]</sup>. Besides capacitance got from impedance measurement gives the Mott-Schottky relationship that could provide the information of PEDOT Fermi level as well as the surface states on silicon nanowires<sup>[60]</sup>. # **Conclusions and Perspectives** We now try to summarize the main results that we can draw from this study, and also offer work opportunities. #### Antireflection property of SiNWs By utilizing EMACE method, the 13-16mM AgNO<sub>3</sub> range has been found to lead to low reflection. At 13mM AgNO<sub>3</sub> the reflection can be as low as 1% in the wavelength range of 500nm to 800nm. The relationship between AgNO<sub>3</sub> concentration and SiNWs reflection is studied. #### SiNWs morphology modified with tapering process KOH tapering process helps to enlarge the inter-room between wires by reducing the areal density of wires. More significantly, the strong light trapping effect is still maintained in SiNWs if the tapering is shorter than 30 seconds. #### PEDOT polymerization on SiNWs electrode We also demonstrated that the PEDOT layer can be successfully polymerized and deposited on SiNWs array as electrode with the electrochemical method. The CV measurements in PEDOT deposition show that SiNWs and BSi as electrode are different from the conductive electrode of vitreous carbon. Illumination is not only necessary for PEDOT polyermization, also affects the doping level of PEDOT. Illumination provides photogenerated holes that make SiNWs more conductive both in PEDOT polymerization and in PEDOT doping. #### Core-shell SiNW/PEDOT structure by using step-wise deposition By using the step-wise deposition, the conformal PEDOT layer can be obtained to wrap each single silicon wire. Competition between PEDOT polymerization on wire tips and EDOT monomer diffusion is the mechanism that determines the morphology of PEDOT on SiNWs. The EDOT diffusion effect on the morphology of PEDOT is confirmed by tuning the interspace between wires. The OCP during PEDOT step-wise deposition can be an indicator to know PEDOT covering percentage of single silicon wire surface. #### ➤ Ultrahigh leakage resistance and ultralow leakage current density in SiNWs/PEDOT cell The SiNWs/PEDOT cell made with the step-wise deposition has a leakage current $J_{lk} = 3.76\mu\text{A/cm}^2$ at least 30 times lower than the cell made with spin-coating method in literature<sup>[58]</sup>. The leakage resistance parallel to diode can be larger than $1\text{M}\Omega$ cm<sup>2</sup>, suggesting a good passivation effect to remove interfacial states which constitutes the pathway for charge transport at reverse bias. The reason might be that PEDOT preferentially deposits at those sites where surface defects are located. Next is the methods that would work to understand and further improve the SiNWs/PEDOT cell's performance - ♦ The limiting factor to improve SiNWs/PEDOT hybrid cell might be the series resistance. The series resistance might be either caused by silicon oxidation during electrodeposition, or due to the low doping level of PEDOT. The combination of high resolution TEM and focused ion beam would work to investigate the interface properties and confirm the thickness of silica layer between Si crystal and PEDOT. - ♦ The interfacial silica layer could be avoided or reduced by removing water in ACN solution. Bis-EDOT might be an alternative for EDOT to fabricate PEDOT since it has relatively low oxidation potential<sup>[101]</sup>. - ♦ PEDOT doping level is a key parameter that determines PEDOT/SiNWs cell performance. More research is needed to improve the conductivity of electrodeposited PEDOT. It could be improved further by using more powerful illuminating lamp. - → The high leakage resistance suggests a passivation effect of PEDOT to eliminate surface states. The impedance spectrum might provide the way to know the PEDOT interfacial states property<sup>[118]</sup>. Some other methods might also helpful to know the interface such as XPS<sup>[120]</sup>, transient voltage measurement<sup>[121]</sup>. Through this study, we demonstrated the feasibility of the hybrid solar cells, combining silicon nanowires and PEDOT polymer. The different steps of this realization have been shown in the corresponding chapters. The main advantage of such a structure is the simplicity to both the structure of silicon and deposit PEDOT, using efficient and low-cost methods such as chemical etching method and electrochemical deposition. These two processes have never been used before at the same time for the production of solar cells. Despite this innovative approach, the results of our cells are not satisfactory, and more work is needed to improve their efficiencies. However, this study allows us to imagine the production of hybrid solar cells with reasonable performance at a low cost. # Appendix A. Cheung-Cheung's method Cheung and Cheung developed a method to evaluate series resistance and ideality factor of a practical Schottky diode by only using the forward *I-V* characteristic curve. According to the thermionic emission model for a Schottky diode, the current *I* flows through the diode is given by $$I = I_s \exp\left(\frac{-qV_D}{nk_BT}\right)$$ A-1 Where q is the electronic charge, $k_B$ is the Boltzmann's constant, T is the absolute temperature, and $V_D$ is the applied potential across the diode. n is the ideality factor, a dimensionless parameter involved in the I-V characteristics to take into account the non-ideal behavior. [27] The $I_S$ is saturation current and can be expressed by [105] $$I_{s} = A_{eff}A^{**}T^{2} \exp(\frac{-q\Phi_{B}}{k_{B}T})$$ A-2 where $\mathcal{D}_B$ is the Schottky barrier height; $A^{**}$ is the Richardson's constant 112 A/cm<sup>2</sup>K<sup>2</sup> for n type silicon<sup>[105]</sup>, $A_{eff}$ is the effective diode area. $$I = I_s \left\{ exp \left[ \frac{q(V - IR_s)}{nk_B T} \right] - 1 \right\} - \frac{V - IR_s}{R_{Ik}}$$ A-3 Because the large value of leakage resistance compared with the forward bias within 2V, the last term of Equation A-3 can be neglected and Equation A-3 can be reduced to $$I = I_s \left\{ exp \left[ \frac{q(V - IR_s)}{nk_B T} \right] - 1 \right\}$$ A-4 When the bias across diode $V - IR_s > 3k_BT/q$ the equation becomes $$I = I_s \exp\left[\frac{q(V - IR_s)}{nk_B T}\right]$$ A-5 Using Equation A-2 about I<sub>s</sub>, Equation A-5 can be rewritten by $$V = IR_s + n\Phi_B + \frac{n}{\beta} \ln(\frac{I}{A_{eff}A^{**}T^2})$$ A-6 Where $$\beta = \frac{q}{k_B T}$$ A-7 Differentiating Equation A-6 with respect to I and rearranging terms, we obtain $$\frac{\mathrm{d}V}{\mathrm{dln}I} = IR_s + \frac{n}{\beta}$$ A-8 Thus, a plot of dV/dlnI vs I will give resistance $R_s$ as the slope and $n/\theta$ as the y-axis intercept. One advantage of Cheung-Cheung's method for SiNWs/PEDOT diode is no need to consider the real diode area $A_{eff}$ , which is neglected during the differentiating operation and has no effect on the resulted resistance and ideality factor. Werner<sup>[108]</sup> confirmed the accuracy of Cheung-Cheung's method and he also points out the method should be operated in the intermediate bias regime of forward *J-V* curve. When the forward bias is in the lower regime, the curve is mainly dominated by leakage current, while in the larger regime the series resistance can be changed by conductivity modulation. In the intermediate voltage regime the potential drops at series resistance and at diode are comparable. ## Appendix B. Interface states density extraction method The band diagram of MIS diode is shown in Figure B-1 which is the same as Figure 4-14. $\Phi_m$ is the work function of metal, $\chi$ the electron affinity of the semiconductor, $V_i$ the voltage drop across the interfacial insulator, $\Phi_0$ the neutral level of the interface states measured from the top of the valence band. $E_o$ , $E_v$ , $E_g$ are the conduction band, the valence band, and the band gap of semiconductor, respectively. $E_{fm}$ $E_{fs}$ are the Fermi levels of metal and semiconductor; the difference between them is caused by an applied voltage V. The insulator thickness is $\delta$ . $\varphi_s$ is the potential difference of semiconductor surface and deep body, which indicates band bending. When a forward bias V is applied to the diode this bias is burdened partly on insulator capacitance by $\Delta V_i$ and partly semiconductor capacitance $\Delta \varphi_s$ . Since the surface potential $\varphi_s$ and $V_i$ are taken as positive, at the forward bias V, $\Delta V_i$ and $\Delta \varphi_s$ are negative. Figure B-1 Band diagram for Metal/Insulator/Semiconductor MIS structure under non-equilibrium conditions. The inset of equivalent circuit of capacitors simplifies and reveals the relationship between insulator and silicon in charge storing. Adapted from the literature [27]. So the relationship between applied potential and its partitions on insulator and semiconductor is $$V = (-\Delta V_i) + (-\Delta \varphi_s)$$ B-1 We define the fraction of potential drop on semiconductor and interface states as f $$f \equiv \frac{-\Delta \varphi_s}{V}$$ B-2 $$f = \frac{-\mathrm{d}\varphi_s}{\mathrm{d}V}$$ B-3 Then, the partition of voltage drop on insulator is given by $$\frac{-\mathrm{d}V_i}{\mathrm{d}V} = 1 - f$$ B-4 Considering the insulator as a simple plate capacitor, the voltage drop across the insulator is obtained as $$-\mathrm{d}V_i = \frac{\mathrm{d}Q_{in}}{\varepsilon_{in}/\delta}$$ B-5 Charge conversion in these capacitances gives $$Q_{in} + Q_{sc} + Q_s = 0$$ B-6 Where $Q_{in}$ , $Q_{sc}$ , and $Q_s$ are charge quantities stored in insulator, semiconductor depletion layer and interface states, respectively. The net charge quantity stored in interface states at voltage V can be calculated by the following equation $$Q_s(V) = -q \int_{\Phi_0}^{E_g - q\varphi_s(V) - qV_n} N_s(E) dE$$ B-7 Where $N_s$ is the density of interface states in bandgap of silicon, and for a constant $N_s$ , the net charge quantity is $$Q_s(V) = -qN_s[E_g - q\varphi_s(V) - qV_n - q\Phi_0]$$ B-8 $$\frac{\mathrm{d}Q_s}{\mathrm{d}\varphi_s} = q^2 N_s$$ B-9 The charge in depletion layer of semiconductor is<sup>[27]</sup> $$Q_{sc}(V) = -\left[2q\varepsilon_{sc}N_d\varphi_s(V)\right]^{\frac{1}{2}}$$ B-10 $$\frac{\mathrm{d}Q_{sc}}{\mathrm{d}\varphi_s} = \frac{\varepsilon_{sc}}{W}$$ B-11 $$W = \left[\frac{2\varepsilon_{sc}}{qN_d}\varphi_s(V)\right]^{\frac{1}{2}}$$ B-12 Where W is the depletion layer of semiconductor, which is usually several dozens of nanometers. Using Equation B-3, B-4, B-9, B-11we get $$\frac{\mathrm{d}V_i}{\mathrm{d}V} = \frac{\delta}{\varepsilon_{in}} \frac{\mathrm{d}(-Q_{sc} - Q_s)}{\mathrm{d}V} = -\frac{\delta}{\varepsilon_{in}} \left( \frac{\mathrm{d}Q_{sc}}{\mathrm{d}\varphi_s} \frac{\mathrm{d}\varphi_s}{\mathrm{d}V} + \frac{\mathrm{d}Q_s}{\mathrm{d}\varphi_s} \frac{\mathrm{d}\varphi_s}{\mathrm{d}V} \right)$$ B-13 $$\frac{1-f}{f} = \frac{\delta}{\varepsilon_{in}} \left( \frac{\mathrm{d}Q_{sc}}{\mathrm{d}\varphi_{s}} + \frac{\mathrm{d}Q_{s}}{\mathrm{d}\varphi_{s}} \right)$$ B-14 $$\frac{1}{f} = 1 + \frac{\delta}{\varepsilon_{in}} \left( \frac{\varepsilon_{sc}}{W} + q^2 N_s \right)$$ B-15 Compared with depletion layer in semiconductor that is usually several dozen nanometers, the oxide insulator layer is one order of magnitude thinner. So the depletion layer contribution to ideality factor in Equation B-15 can be neglected, and Equation B-15 becomes $$\frac{1}{f} = 1 + \frac{\delta}{\varepsilon_i} q^2 N_s$$ B-16 Taken into account the tunneling effect through the insulator of oxide layer, the Schottky diode equation can be corrected by [117],[115] $$I = A_{eff}A^{**}T^{2}exp(-\Phi^{1/2}\delta) exp\left\{\frac{-q[\varphi_{s0} + \Delta\varphi_{s} + V_{n}]}{k_{B}T}\right\}$$ B-17 Where $\Phi$ is the mean barrier height presented by the thin interfacial layer, $\varphi_{s0}$ the band bending potential at zero bias. The term $\exp(-\Phi^{1/2}\delta)$ is known as the transmission coefficient across the thin insulator layer. $\mathcal{D}_{B}$ is the barrier height of Schottky diode, see in Figure 4-14. $$\Phi_B = \varphi_{s0} + V_n$$ B-18 Using Equation B-2 and Equation B-18, we can rewrite the corrected diode equation to be $$I = A_{eff}A^{**}T^{2}exp(-\Phi^{1/2}\delta) exp(\frac{-q\Phi_{B}}{k_{B}T})exp\left\{\frac{qfV}{k_{B}T}\right\}$$ B-19 The current Equation B-19 can be simplified further $$I = I_s \exp\left\{\frac{fqV}{k_BT}\right\}$$ B-20 Where $$I_s = A_{eff}A^{**}T^2 exp(-\Phi^{1/2}\delta) exp(\frac{-q\Phi_B}{k_B T})$$ B-21 By replacing the term f with Equation B-16, the diode J-V relationship becomes: $$I = I_s exp \left[ \frac{qV}{(1 + \frac{\delta}{\varepsilon_i} q^2 N_s) k_B T} \right]$$ B-22 Equation B-22 provides the possibility to estimate interface states density and their distribution in bandgap of silicon based on measured *J-V* curve. The method can be found in literature<sup>[117]</sup>. After differentiation operation of applied voltage *V* with respect to ln*I* as in the Cheung-Cheung's method, Equation B-22 can be transformed to be $$N_{s}(V) = \frac{\varepsilon_{i}}{q^{2}\delta} \left( \frac{k_{B}T}{q} \frac{dV}{d\ln I} - 1 \right)$$ B-23 We have extracted the ideality factor n = 1.70. According to the relationship between silica layer's thickness and the Schottky diode ideality factor, see Figure B-2, it is estimated that the thickness $\delta$ of oxide layer between silicon and PEDOT is 2.88nm. The position of interface states in band gap is defined with respect to conduction band edge of silicon as $E_C$ - $E_S$ = $q\Phi_B$ -(q/n) V. [117] Figure B-2 Relationship of thickness $\delta$ of oxide layer on silicon with ideality factor $n^{[122]}$ # **References** - [1] G. Conibeer, *Mater. Today* **2007**, *10*, 42. - [2] G. F. Brown, J. Wu, Laser Photonics Rev. 2009, 3, 394. - [3] A. Luque, J. Appl. Phys. **2011**, 110, 031301. - [4] A. Kandala, T. Betti, A. Fontcuberta i Morral, *Phys. status solidi* **2009**, *206*, 173. - [5] W. A. Tisdale, K. J. Williams, B. A. Timp, D. J. Norris, E. S. Aydil, X.-Y. Zhu, *Science* **2010**, *328*, 1543. - [6] A. Luque, A. Martí, C. Stanley, *Nat. Photonics* **2012**, *6*, 146. - [7] M. Skompska, Synth. Met. **2010**, 160, 1. - [8] J.-M. Meijer, L. Aarts, B. M. van der Ende, T. J. H. Vlugt, A. Meijerink, *Phys. Rev. B* **2010**, *81*, 035107. - [9] A. J. Nozik, Chem. Phys. Lett. 2008, 457, 3. - [10] A. I. Hochbaum, P. Yang, Chem. Rev. 2010, 110, 527. - [11] H. Haick, P. T. Hurley, A. I. Hochbaum, P. Yang, N. S. Lewis, *J. Am. Chem. Soc.* **2006**, *128*, 8990. - [12] E. C. Garnett, C. Peters, M. Brongersma, Y. Cui, M. Mcgehee, *Photovolt. Spec. Conf.* (*PVSC*), 2010 35th IEEE **2010**, 934. - [13] P. Würfel, *Physics of Solar Cells: From Basic Principles to Advanced Concepts (Physics Textbook)*, Wiley-VCH, **2009**. - [14] F. Kasten, A. T. Young, Appl. Opt. 1989, 28, 4735. - [15] A. Shalav, B. S. Richards, M. a. Green, Sol. Energy Mater. Sol. Cells 2007, 91, 829. - [16] W. Shockley, H. Queisser, J. Appl. Phys. **1961**, 1640, 510. - [17] A. J. Nozik, **2001**, 14. - [18] O. E. Semonin, J. M. Luther, S. Choi, H.-Y. Chen, J. Gao, A. J. Nozik, M. C. Beard, Science 2011, 334, 1530. - [19] A. I. Hochbaum, R. Chen, R. D. Delgado, W. Liang, E. C. Garnett, M. Najarian, A. Majumdar, P. Yang, *Nature* **2008**, *451*, 163. - [20] E. Klampaftis, D. Ross, K. R. McIntosh, B. S. Richards, *Sol. Energy Mater. Sol. Cells* **2009**, *93*, 1182. - [21] F. Flory, L. Escoubas, J.-J. Simon, P. Torchio, J. Le Rouzo, W. Vervisch, in *Encycl. Opt. Eng.*, Taylor & Francis, **2012**. - [22] L. Escoubas, J.-J. Simon, J. Le Rouzo, in *Opt. Thin Film. Coatings From Mater. to Appl.* (Eds.: A. Piegari, F. Flory), Woodhead Publishing, **2013**. - [23] F. Flory, Y.-J. Chen, H.-J. Lin, in *Opt. Thin Film. Coatings From Mater. to Appl.* (Eds.: A. Piegari, F. Flory), Woodhead Publishing, **2013**. - [24] R. A. Pala, J. White, E. Barnard, J. Liu, M. L. Brongersma, Adv. Mater. 2009, 21, 3504. - [25] R. Williams, J. Chem. Phys. 1960, 32, 1505. - [26] B. Jalali, M. Paniccia, G. Reed, *IEEE Microw. Mag.* **2006**, *7*, 58. - [27] S. M. Sze, K. K. Ng, *Physics of Semiconductor Devices*, John Wiley & Sons, **2006**. - [28] M. A. Green, in *Conf. Rec. Twenty Sixth IEEE Photovolt. Spec. Conf. 1997*, IEEE, **n.d.**, pp. 211–214. - [29] A.-A. S. Al-Omar, M. Y. Ghannam, J. Appl. Phys. 1996, 79, 2103. - [30] M. a. Green, J. Appl. Phys. 1997, 81, 268. - [31] T. Markvart, Electron Devices, IEEE Trans. 1996, 43, 1034. - [32] E. Yablonovitch, G. D. Cody, *IEEE Trans. Electron Devices* **1982**, *29*, 300. - [33] M. A. Green, M. J. Keevers, *Prog. Photovoltaics Res. Appl.* **1995**, *3*, 189. - [34] P. Krogstrup, H. H. I. Jørgensen, M. Heiss, O. Demichel, J. V. Holm, M. Aagesen, J. Nygard, A. Fontcuberta i Morral, *Nat. Photonics* **2013**, *7*, 306. - [35] A. Polman, H. a Atwater, *Nat. Mater.* **2012**, *11*, 174. - [36] L. Cao, J. S. White, J.-S. Park, J. a Schuller, B. M. Clemens, M. L. Brongersma, *Nat. Mater.* **2009**, *8*, 643. - [37] G. Brönstrup, N. Jahr, C. Leiterer, A. Csáki, W. Fritzsche, S. Christiansen, *ACS Nano* **2010**, *4*, 7113. - [38] J. Phillips, Phys. Rev. 1962, 125, 1931. - [39] L. Cao, P. Fan, A. P. Vasudev, J. S. White, Z. Yu, W. Cai, J. a Schuller, S. Fan, M. L. Brongersma, *Nano Lett.* **2010**, *10*, 439. - [40] E. Garnett, P. Yang, Nano Lett. **2010**, *10*, 1082. - [41] L. Hu, G. Chen, Nano Lett. 2007, 7, 3249. - [42] D. M. Callahan, J. N. Munday, H. a Atwater, Nano Lett. 2012, 12, 214. - [43] Z. Yu, A. Raman, S. Fan, *Proc. Natl. Acad. Sci. U. S. A.* **2010**, *107*, 17491. - [44] B. M. Kayes, H. a. Atwater, N. S. Lewis, J. Appl. Phys. **2005**, *97*, 114302. - [45] Z. Fan, H. Razavi, J. Do, A. Moriwaki, O. Ergen, Y.-L. Chueh, P. W. Leu, J. C. Ho, T. Takahashi, L. a Reichertz, S. Neale, K. Yu, M. Wu, J. W. Ager, A. Javey, *Nat. Mater.* **2009**, *8*, 648. - [46] J.-Y. Jung, Z. Guo, S.-W. Jee, H.-D. Um, K.-T. Park, M. S. Hyun, J. M. Yang, J.-H. Lee, *Nanotechnology* **2010**, *21*, 445303. - [47] E. C. Garnett, P. Yang, J. Am. Chem. Soc. 2008, 130, 9224. - [48] M. D. Kelzenberg, D. B. Turner-Evans, M. C. Putnam, S. W. Boettcher, R. M. Briggs, J. Y. Baek, N. S. Lewis, H. a. Atwater, *Energy Environ. Sci.* **2011**, *4*, 866. - [49] M. Sailor, E. Ginsburg, C. Gorman, Science (80-.). 1990, 63. - [50] X. Shen, B. Sun, D. Liu, S.-T. Lee, J. Am. Chem. Soc. **2011**, 133, 19408. - [51] S. Thiyagu, B. P. Devi, Z. Pei, *Nano Res.* **2011**, *4*, 1136. - [52] G. Jia, M. Steglich, I. Sill, F. Falk, Sol. Energy Mater. Sol. Cells 2012, 96, 226. - [53] L. He, C. Jiang, H. Wang, *IEEE electron device Lett.* **2011**, *32*, 1406. - [54] S. Ben Dkhil, J. Davenas, R. Bourguiga, D. Cornu, Synth. Met. 2011, 161, 1928. - [55] H.-J. Syu, S.-C. Shiu, C.-F. Lin, *Sol. Energy Mater. Sol. Cells* **2012**, *98*, 267. - [56] B. Ozdemir, M. Kulakci, R. Turan, H. Emrah Unalan, Appl. Phys. Lett. 2011, 99, 113510. - [57] S. Woo, J. Hoon Jeong, H. Kun Lyu, S. Jeong, J. Hyoung Sim, W. Hyun Kim, Y. Soo Han, Y. Kim, *Phys. B Condens. Matter* **2012**, *407*, 3059. - [58] S. Jeong, E. C. Garnett, S. Wang, Z. Yu, S. Fan, M. L. Brongersma, M. D. McGehee, Y. Cui, *Nano Lett.* 2012, 12, 2971. - [59] W. Lu, C. Wang, W. Yue, L. Chen, *Nanoscale* **2011**, *3*, 3631. - [60] J. Zhang, Y. Zhang, F. Zhang, B. Sun, Appl. Phys. Lett. 2013, 102, 013501. - [61] A. M. Morales, C. M. Lieber, Sci. 1998, 279, 208. - [62] P. R. Bandaru, P. Pichanusakorn, Semicond. Sci. Technol. 2010, 25, 024003. - [63] G. Yuan, K. Aruda, S. Zhou, *Angew. Chemie ...* **2011**, *50*, 2334. - [64] V. Schmidt, S. Senz, U. Gösele, Nano Lett. 2005, 5, 931. - [65] Z. Huang, N. Geyer, P. Werner, J. de Boor, U. Gösele, Adv. Mater. 2011, 23, 285. - [66] Z. Huang, X. Zhang, M. Reiche, L. Liu, W. Lee, T. Shimizu, S. Senz, U. Gösele, *Nano Lett.* **2008**, *8*, 3046. - [67] K. Peng, H. Fang, J. Hu, Y. Wu, J. Zhu, Y. Yan, S. Lee, *Chemistry* **2006**, *12*, 7942. - [68] G. Oskam, J. G. Long, A. Natarajan, P. C. Searson, J. Phys. D. Appl. Phys. 1998, 31, 1927. - [69] C. Chartier, S. Bastide, C. Lévy-Clément, *Electrochim. Acta* 2008, 53, 5509. - [70] W. Q. Xie, J. I. Oh, W. Z. Shen, Nanotechnology 2011, 22, 065704. - [71] Y. Qu, L. Liao, Y. Li, H. Zhang, Y. Huang, X. Duan, *Nano Lett.* **2009**, *9*, 4539. - [72] V. Lehmann, *Electrochemistry of Silicon: Instrumentation, Science, Materials and Applications*, **2002**. - [73] M.-L. Zhang, K.-Q. Peng, X. Fan, J.-S. Jie, R.-Q. Zhang, S.-T. Lee, N.-B. Wong, *J. Phys. Chem. C* **2008**, *112*, 4444. - [74] R. Holze, *Electrochemistry of Silicon and Its Oxides.*, Springer-Verlag, **2003**. - [75] Z. Huang, T. Shimizu, S. Senz, Z. Zhang, X. Zhang, W. Lee, N. Geyer, U. Gösele, *Nano Lett.* **2009**, *9*, 2519. - [76] K. Peng, M. Zhang, A. Lu, N.-B. Wong, R. Zhang, S.-T. Lee, Appl. Phys. Lett. 2007, 90, 163123. - [77] B. J. HISDAL, J. Opt. Soc. Am. 1965, 55, 1122. - [78] M.-L. Zhang, K.-Q. Peng, X. Fan, J.-S. Jie, R.-Q. Zhang, S.-T. Lee, N.-B. Wong, *J. Phys. Chem. C* **2008**, *112*, 4444. - [79] E. Garnett, P. Yang, Nano Lett. **2010**, *10*, 1082. - [80] C. Lin, M. L. Povinelli, in *SPIE Sol. Energy + Technol.* (Ed.: L. Tsakalakos), International Society For Optics And Photonics, **2010**, p. 77721G–77721G–11. - [81] J.-Y. Jung, Z. Guo, S.-W. Jee, H.-D. Um, K.-T. Park, J.-H. Lee, *Opt. Express* **2010**, *18 Suppl 3*, A286. - [82] A. Heuberger, J. Electrochem. Soc **1990**, 137, 249. - [83] A. Heeger, J. Phys. Chem. B 2001. - [84] J. Gustafsson, B. Liedberg, O. Inganäs, Solid State Ionics 1994, 2738. - [85] S. Günes, H. Neugebauer, N. S. Sariciftci, Chem. Rev. 2007, 107, 1324. - [86] M. Morvant, J. Reynolds, Synth. Met. **1998**, 92, 57. - [87] S. Kirchmeyer, K. Reuter, J. Mater. Chem. 2005, 15, 2077. - [88] A. Elschner, S. Kirchmeyer, W. Lovenich, *PEDOT: Principles and Applications of an Intrinsically Conductive Polymer*, **2010**. - [89] K. Rajeshwar, in Encycl. Electrochem., Wiley-VCH Verlag GmbH & Co. KGaA, 2007. - [90] H. Randriamahazaka, V. Noel, C. Chevrot, J. Electroanal. Chem. 1999, 472, 103. - [91] M. Döbbelin, R. Tena-Zaera, P. M. Carrasco, J.-R. Sarasua, G. Cabañero, D. Mecerreyes, J. Polym. Sci. Part A Polym. Chem. 2010, 48, 4648. - [92] J. Dehaudt, L. Beouch, S. Peralta, C. Plesse, P.-H. Aubert, C. Chevrot, F. Goubard, *Thin Solid Films* **2011**, *519*, 1876. - [93] G. Mariani, Y. Wang, P.-S. Wong, A. Lech, C.-H. Hung, J. Shapiro, S. Prikhodko, M. El-Kady, R. B. Kaner, D. L. Huffaker, *Nano Lett.* **2012**, *12*, 3581. - [94] R. Xiao, S. Il Cho, R. Liu, S. B. Lee, *J. Am. Chem. Soc.* **2007**, *129*, 4483. - [95] Y. Kim, J. Baek, M.-H. Kim, H.-J. Choi, E. Kim, *Ultramicroscopy* **2008**, *108*, 1224. - [96] Y. Yao, N. Liu, M. McDowell, M. Pasta, Energy & Environ. 2012. - [97] C. R. Martin, *Science* **1994**, *266*, 1961. - [98] Y.-Z. Long, M.-M. Li, C. Gu, M. Wan, J.-L. Duvail, Z. Liu, Z. Fan, *Prog. Polym. Sci.* **2011**, *36*, 1415. - [99] J. Zieja, J. Gadomska-Trzos, Z. Stojek, *Electroanalysis* **2001**, *13*, 621. - [100] Vladimir S. Bagotsky, Ed., Fundamentals of Electrochemistry, Wiley, 2005. - [101] J. Xia, N. Masaki, M. Lira-Cantu, Y. Kim, K. Jiang, S. Yanagida, J. Am. Chem. Soc. 2008, 130, 1258. - [102] M. Pietsch, M. Y. Bashouti, S. Christiansen, J. Phys. Chem. C 2013, 117, 9049. - [103] Y. Zhu, T. Song, F. Zhang, S.-T. Lee, B. Sun, Appl. Phys. Lett. 2013, 102, 113504. - [104] X. Shen, Y. Zhu, T. Song, S.-T. Lee, B. Sun, Appl. Phys. Lett. 2013, 103, 013504. - [105] M. E. Aydın, T. Kılıçoğlu, K. Akkılıç, H. Hoşgören, *Phys. B Condens. Matter* **2006**, *381*, 113. - [106] V. G. Karpov, M. L. C. Cooray, D. Shvydka, *Appl. Phys. Lett.* **2006**, *89*, 163518. - [107] S. K. Cheung, N. W. Cheung, Appl. Phys. Lett. 1986, 49, 85. - [108] Jürgen H. Werner, M. Planck, Appl. Phys. A Solids Surfaces 1988, 47, 291. - [109] J. C. Wang, X. C. Ren, S. Q. Shi, C. W. Leung, P. K. L. Chan, *Org. Electron.* **2011**, *12*, 880. - [110] W. Tress, K. Leo, M. Riede, Adv. Funct. Mater. 2011, 21, 2140. - [111] J. C. Carrano, T. Li, P. a. Grudowski, C. J. Eiting, R. D. Dupuis, J. C. Campbell, *Appl. Phys. Lett.* **1998**, *72*, 542. - [112] B. Tian, X. Zheng, T. J. Kempa, Y. Fang, N. Yu, G. Yu, J. Huang, C. M. Lieber, *Nature* **2007**, *449*, 885. - [113] S.-H. Baek, H. S. Jang, J. H. Kim, Curr. Appl. Phys. **2011**, *11*, S30. - [114] F. Zhang, D. Liu, Y. Zhang, H. Wei, T. Song, B. Sun, *ACS Appl. Mater. Interfaces* **2013**, *5*, 4678. - [115] H. Card, E. Rhoderick, J. Phys. D. Appl. Phys. 1971, 1589. - [116] E. Nicollian, A. Goetzberger, Bell Syst. Tech. J. 1967. - [117] A. Turut, M. Saglam, H. Efeoglu, N. Yalcin, M. Yildirim, B. Abay, *Phys. B Condens. Matter* **1995**, *205*, 41. - [118] I. Mora-Seró, G. Garcia-Belmonte, P. P. Boix, M. A. Vázquez, J. Bisquert, *Energy Environ. Sci.* **2009**, *2*, 678. - [119] I. Mora-Seró, F. Fabregat-Santiago, B. Denier, J. Bisquert, R. Tena-Zaera, J. Elias, C. Lévy-Clément, *Appl. Phys. Lett.* **2006**, *89*, 203117. - [120] M. Y. Bashouti, J. Ristein, H. Haick, S. Christiansen, Hybrid Mater. 2013, 1, 2. - [121] A. H. Ip, S. M. Thon, S. Hoogland, O. Voznyy, D. Zhitomirsky, R. Debnath, L. Levina, L. R. Rollny, G. H. Carey, A. Fischer, K. W. Kemp, I. J. Kramer, Z. Ning, A. J. Labelle, K. W. Chou, A. Amassian, E. H. Sargent, *Nat. Nanotechnol.* **2012**, *7*, 577. - [122] M. E. Aydín, K. Akkílíç, T. Kílíçoğlu, Phys. B Condens. Matter 2004, 352, 312. <u>Summary:</u> Today human beings are suffering energy crisis. One possible solution is to get solar power directly from the sun by creating highly efficient solar cells at a low cost. Through this study, we demonstrated the feasibility of the hybrid solar cells, combining silicon nanowires and PEDOT polymer. The main advantage of such a structure is the simplicity to both the structure of silicon and the deposition of PEDOT, using efficient and low-cost methods of metal-assisted chemical etching (EMACE) and electrochemical deposition. The silicon nanowires (SiNWs) array becomes an active research subject nowadays in photovoltaic application mainly due to its good light trapping effect. The etched SiNWs obtained can reach a reflection lower than 3% in the whole visible range. The areal density of SiNWs in array can be tuned by KOH tapering process. Besides core-shell junction in Si nanowire is effective in photogenerated carriers' collection. It is first time, to our knowledge, that the polymer PEDOT is electrochemically polymerized with etched SiNWs as electrode, and a real core-shell junction wrapping individual silicon nanowire can be realized. The core-shell morphology is dependent on the competition between EDOT diffusion to wire bottom space and PEDOT growth on wire tips. The fabricating parameters of illumination intensity, potential, and duration are investigated about their influence on the I(V) characterization of PEDOT/SiNWs cells. The most remarkable feature of our PEDOT/SiNWs hybrid cell is its ultralow leakage current density and ultrahigh leakage resistance, suggesting a good passivation effect to remove interfacial states which constitutes the pathway for charge transport at reverse bias. <u>Key Words:</u> photovoltaic, hybrid solar cells, silicon nanowires, PEDOT, light trapping, chemical etching, electrodeposition. Résumé : Le contexte énergétique actuel est un enjeu sociétal. L'utilisation de l'énergie solaire au travers de cellules solaires photovoltaïques à bas-coût et à haut rendement, est une des voies envisagées pour répondre aux besoins énergétiques. Ce travail de thèse a permis de démontrer la faisabilité de cellules solaires hybrides, basées sur une jonction de type « cœur/coquille » entre des nanofils de silicium obtenus par gravure chimique et du PEDOT polymérisé par voie électrochimique. Les principaux avantages d'une telle structure sont à la fois la simplicité et le faible coût des méthodes utilisées pour la réalisation de la cellule. Les nanofils de silicium, grâce à leur capacité à piéger la lumière, conduisent à des propriétés d'anti-reflet très intéressantes avec notamment des valeurs de réflexion inférieures à 3% sur toute la gamme spectrale du visible. La réalisation de telles jonctions a fait l'objet d'une étude poussée sur les différentes caractéristiques de dépôt du polymère, tels que l'intensité lumineuse, le potentiel appliqué et la durée du procédé. L'influence de ces paramètres sur la mesure I(V) de la cellule solaire hybride complète a également été étudiée. On peut noter en particulier que l'on obtient ainsi une densité de courant de fuite très faible et une résistance de fuite très élevée, permettant d'émettre l'hypothèse d'une bonne passivation des états de surface. Ceci constitue une voie prometteuse pour obtenir un bon transport de charges en polarisation inverse. <u>Mots Clefs</u>: photovoltaïque, cellules solaires hybrides, nanofils de silicium, PEDOT, piégeage de la lumière, gravure chimique, électrodépôt.