

## Power modules design and optimization for medium power of MMC inverters: high insulation voltage gate driver system and 3D packaging

Sokchea Am

### ► To cite this version:

Sokchea Am. Power modules design and optimization for medium power of MMC inverters : high insulation voltage gate driver system and 3D packaging. Electric power. Université Grenoble Alpes, 2016. English. NNT: 2016GREAT095 . tel-01534816

### HAL Id: tel-01534816 https://theses.hal.science/tel-01534816

Submitted on 8 Jun2017

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

## Communauté UNIVERSITÉ Grenoble Alpes

### THÈSE

Pour obtenir le grade de

### DOCTEUR DE LA COMMUNAUTE UNIVERSITE GRENOBLE ALPES

Spécialité : Génie Electrique

Arrêté ministériel : 7 août 2006

Présentée par

### Sokchea AM

Thèse dirigée par **Pierre LEFRANC** et Co-encadrant par **David FREY** 

préparée au sein du Laboratoire de Génie Electrique de Grenoble (G2ELab) dans l'École Doctorale Electronique, Electrotechnique, Automatique et Traitement du Signal (EEATS)

Power modules design and optimization for medium power of MMC inverters. High insulation voltage gate driver system and 3D packaging.

Thèse soutenue publiquement le **24 Novembre 2016**, devant le jury composé de :

M. Bruno ALLARD
Professeur, Laboratoire Ampère, Lyon, Président
M. François COSTA
Professeur, Laboratoire SATIE, Cachan, Rapporteur
M. Nicolas GINOT
Professeur, Laboratoire IETR, Nantes, Rapporteur
M. Pierre LEFRANC
Maître de conférences, Laboratoire G2ELAB, Grenoble, Directeur de thèse
M. David FREY
Maître de conférences, Laboratoire G2ELAB, Grenoble, Co-encadrant
M. Jean-christophe CREBIER
Directeur de recherche CNRS, Laboratoire G2ELAB, Grenoble, Examinateur



## Acknowledgements

Firstly, I would like to thank my family (my parents, my two sisters, my wife and my son) who always support and encourage me.

My deepest thanks with all my heart go to my two supervisors, Dr. Pierre LEFRANC and Dr. David FREY, for their encouragements, kindness and confidence in me. I would like to express my extra sincere gratitude to my first adviser Dr. Pierre LEFRANC for his patience, motivation, enthusiasm, and immense knowledge. His guidance helped me in all the time of project work and writing of this report. I am sure it would have not been possible without his help. Pierre, your good advices and our good relations make me have more and more confidences.

Also, I wish to express my gratitude to other committee members, Prof. Bruno ALLARD, Prof. François COSTA, Prof. Nicolas Ginot and Dr. Jean-christophe Crebier for accepting to participate in my defense and for being an important part in my pursuit of PhD degree.

I enjoyed the spirit of teamwork, the spirit of support towards each other and the spirit of understanding within the group EP (Electronique de Puissance). Life in the laboratory is important, however, life in Grenoble is even more important. Thanks to friends in G2ELab such as Zaki G., Nguyen V.S, Gaetan P., Davy C., Mok D.S, Imbrahima, Duc T.N, Melissa and others for organizing the "AfterWork" party. I surely will miss our fun times at the pub.

I would also like to thank the "Institut Carnot Energie du Futur" for financially supported my doctoral degree project.

# Table of Contents

| Ge  | neral l | Introduction                                                               | . 3 |
|-----|---------|----------------------------------------------------------------------------|-----|
| Ch  | apter   | 1: Global optimization of MMCs and gate driver architectures               | 6   |
| 1.1 | Intro   | duction to multilevel converters                                           | . 8 |
|     | 1.1.1   | Neutral-Point-Clamped (NPC) multilevel converters                          | 9   |
|     | 1.1.2   | Flying capacitor (FC) multilevel converters                                | .14 |
|     | 1.1.3   | Cascaded H-Bridge (CHB) multilevel converters                              | .19 |
|     | 1.1.4   | Modular Multilevel Converters (MMCs)                                       | .23 |
|     | 1.1.5   | Conclusion and objectives                                                  | .30 |
| 1.2 | A ge    | neric virtual prototyping tool for MMCs converters                         | .30 |
|     | 1.2.1   | MMC modeling                                                               | .30 |
|     | 1.2.2   | Pre-dimensioning design for MMCs                                           | .39 |
|     | 1.2.3   | Optimization results                                                       | .42 |
|     | 1.2.4   | Conclusion: Global optimization of MMCs                                    | .46 |
| 1.3 | Intro   | duction to gate drivers for IGBT modules in MMC-MVDC (Medium-Voltage       | •   |
|     | Direc   | ct Current) applications                                                   | .47 |
|     | 1.3.1   | Requirements and challenges for IGBT gate drivers in MMC-MVDC              |     |
|     |         | applications                                                               | .47 |
|     | 1.3.2   | General synopsis of IGBT gate drivers for a sub-module of MMC-MVDC         |     |
|     | _       | (SB-MMC) applications                                                      | .47 |
| 1.4 | Cond    | clusion                                                                    | .49 |
| Re  | ference | 2                                                                          | .50 |
| Che | anter 7 | 9. Design methodology to ontimize gate drivers for ICBT modules for hig    | h   |
| ins | ulation | n voltage capabilities                                                     | .55 |
| 2.1 | Intro   | duction                                                                    | 57  |
| 2.2 | High    | galvanic insulation voltage techniques and technologies                    | 58  |
|     | 2.2.1   | Comparison of galvanic insulation technologies                             | 58  |
|     | 2.2.2   | High insulation capabilities materials studies                             | 60  |
|     | 2.2.3   | High air gap transformer investigations and analyses                       | 63  |
|     | 2.2.4   | Magnetic modeling of pot core planar transformers                          | 65  |
|     | 2.2.5   | Electrostatic modeling of pot core transformers                            | 67  |
| 2.3 | Opti    | mization design for high galvanic insulation signal transmission function  | 70  |
|     | 2.3.1   | Signal transmission function topology                                      | 70  |
|     | 2.3.2   | Signal transmission function optimization descriptions                     | 71  |
|     | 2.3.3   | Signal transmission optimization results: Pareto fronts' results           | 75  |
|     | 2.3.4   | Conclusion: signal transmission function for IGBT gate drivers             | 80  |
| 2.4 | Optir   | nization design for a high galvanic insulation power transmission function | .80 |
|     | 2.4.1   | Basic overview of high insulation voltage power topologies                 | 82  |

| 2.4.2 DC-DC f        | ull-bridge series-series (FBSS) resonant converter      | 83  |
|----------------------|---------------------------------------------------------|-----|
| 2.4.3 Power tra      | nsmission function optimization descriptions            | 88  |
| 2.4.4 Power tran     | nsmission optimization results: Pareto fronts' results  |     |
| 2.4.5 Conclusio      | n: power transmission function for IGBT gate drivers    |     |
| 2.5 Voltage measure  | ement for SM                                            |     |
| 2.5.1 Voltage m      | easurement for voltage balancing: different techniques  |     |
| 2.5.2 Insulated      | transmission function for voltage measurement           |     |
| 2.6 Conclusion       | ~                                                       |     |
| Reference            |                                                         | 101 |
|                      |                                                         |     |
| Chapter 3: Concept   | ion and realization of an optimized sub-module (SM)     | 104 |
| 3.1 Introduction     |                                                         | 105 |
| 3.2 Power transmiss  | sion function validations                               | 106 |
| 3.2 1 Ower transmiss | semission function set up                               | 106 |
| 3.2.1 Fower dat      | on results for a power transmission function            | 109 |
| 3.2.2 Compariso      | n: power transmission function validations              | 114 |
| 3.3 Signal transmiss | sion function validations                               |     |
| 3 3 1 Signal tran    | semission function set up                               |     |
| 3 3 2 Comparis       | on results for a signal transmission function           | 119 |
| 3 3 3 Conclusio      | n signal transmission function validations              | 121 |
| 3.4 A single channe  | I IGBT gate driver validation                           | 122 |
| 3.4.1 Experime       | ntal testing board descriptions                         |     |
| 3.4.2 A single c     | channel IGBT gate driver validation for $ep_1 = 0.5 mm$ |     |
| 3.4.3 A single c     | whannel IGBT gate driver validation for $ep_1 = 1mm$    |     |
| 3.5 3D aspects towa  | rds 3D-MMC                                              | 131 |
| 3.6 Conclusion       |                                                         |     |
| Reference            |                                                         | 133 |
|                      |                                                         |     |
| General conclusion a | and perspectives                                        | 134 |
| Appendix             |                                                         | 137 |
| a                    |                                                         |     |
| Summary in French    | 1                                                       | 151 |
| Publications         |                                                         | 162 |

## **General Introduction**

According to EIA (Energy Information Administration) in 2011, the 40% of the energy consumption worldwide are the electricity generation and its demand is expected to increase. As an evidence, an annual energy outlook 2015 with projections to 2040 of EIA shows that the total electricity generation increases by 24% from 2013 to 2040. This growth in demand is partly because of increase in number of digital devices, and hence, power electronic converters which must regulate power at almost any arbitrary voltage, current and frequency. The power electronic converters can be found through the electrical system as they enable efficient conversion for generation, storage and end-user applications. The applications of power electronic devices are for example: electric vehicles, electric aircrafts, electric ships or naval systems, motor drives, etc. Thus, increase the number of digital devices will also increase the demand of power electronic converters. Therefore, the effective design techniques (the design optimization) are required to achieve higher performance indices for power electronic converters, which include size, weight, efficiency, cost and reliability.

In this research, the author focuses on both a design optimization for a Medium-Voltage Modular Multilevel Converter (MV-MMC) use as a DC/AC or AC/DC converter and gate drivers systems for IGBT modules which are used in this kind of application. For example, the MMC converters are used in Medium-Voltage Direct Current (MVDC) electrical ship power systems. For such application, according to the IEEE document [IEE10], the DC bus voltage can be up to 35kV. Hence, gate drivers' systems for IGBT modules for MVDC-MMC applications are major concerns in terms of architectures and insulation voltage capabilities. Thus, this dissertation provides solutions to answer these problems. The study also includes the studies of a dielectric material which is used as insulation material. The results of experimental tests of a proposed dielectric material for different layers thicknesses to sustain different insulation voltage levels are also provided to clearly validate this study. Actually, a MMC converter composes of a number of converter cells connected in series. One cell (converter's sub-module) is classically composed of two IGBT modules. Based on the cell topology, a challenged gate driver's architecture for power semiconductor modules is proposed and compared to the classical one in terms of high and low galvanic insulation voltage levels' requirements, converter's cell size, etc.

This thesis dissertation is organized into three main chapters:

Chapter 1 presents the global optimization of Modular Multilevel Converter (MMCs) and the gate drivers' architectures for IGBT modules for a sub-module (SM) of this converter. First, the multilevel converter topologies (Neutral-point-clamped (NPC), Cascaded H-bridge (CHB) and Flying-capacitor (FC) structures) are presented and compared to the MMC one for a MV application. As a result, a MMC structure is selected. Then, a generic virtual prototyping tool to optimize MMC converters is illustrated. The MMC modeling (control law, loss modeling, thermal modeling, etc.) are performed with MATLAB<sup>TM</sup>/Simulink. Number of optimization variables and parameters are defined depending on the building components in the MMC converter. The objectives are to maximize the converter efficiency and to minimize the converter volume. This biobjective problem is solved by the help of a genetic algorithm (GA) coded in MATLAB<sup>TM</sup> software. To validate a generic virtual prototyping tool, some converter's specifications are proposed. Then, at the end of this chapter, gate drivers' architectures for IGBT modules for Medium-Voltage Modular Multilevel Converters (MV-MMCs) are presented. Furthermore, the requirements for a high galvanic insulation voltage level are also mentioned.

Chapter 2 presents a design methodology to optimize gate drivers for IGBT modules for high insulation voltage capabilities. At first, high galvanic insulation voltage technologies of an insulated pot core planar transformer are described. Moreover, the studies about the dielectric material to sustain the static insulation voltage are also provided. To clearly validate this material selection, several experimental tests of the proposed dielectric material were realized and compared to a printed-circuit-board (PCB) FR4 for exactly the same dimension. As a result, 1mm thickness of a selected dielectric material can achieve at least 40kV for a testing period of 2 hours.

In a second step, the optimization design for high galvanic insulation signal transmission function is presented. Descriptions of a proposed circuit and optimization variables, parameters, constraints are shown. An impulse signal circuit with a series resonance between a capacitor (C1) and a primary side of a transformer and a parallel resonant at the secondary side is proposed. This circuit is supplied by a DC voltage  $V_{DC}$  = 15V. To generate the impulse signal, a fast N-MOSFET is placed in series at the primary side of the transformer. The optimization variables, parameters and constraints are composed by the electrical devices and transformer's geometry in the proposed circuit. After that, the optimization objectives (maximizing the output voltage Vout, signal and minimizing the input current i<sub>mos</sub>) are defined as a bi-objective optimization problem. With the help of a virtual prototyping tool based on the combination of a finite element software FEMM<sup>TM</sup> (to optimize the geometry of a pot core transformer) and a transient electrical software LTSpice<sup>TM</sup> (to simulate and to optimize the electrical circuit) in a genetic algorithm coded in MATLAB<sup>TM</sup>, the bi-objective optimization problem is ended under Pareto fronts' results. As a result, numerous optimal Pareto fronts are obtained as a function of a pot core ferrite diameter ( $D_F = \{7mm, 9mm \text{ and } 14mm\}$ ) and an insulation layer ( $e_1 = \{0.5 \text{ mm to } 3 \text{ mm}\}$ ). The post analyses of these results are performed till the suitable solution (for  $ep_1 = 0.5mm$  and  $D_F = 9mm$  which achieves at least 20kV of insulation voltage level) for practical work is chosen.

The same optimization philosophy is also applied for a power transmission function's topology. The proposed topology for an insulated power transmission function for gate

drivers for IGBT module is a DC-DC full-bridge series-series (FBSS) resonant converter. The main optimization objective is to maximize the converter efficiency ( $\eta_{con.}$ ). Then, with the help of a virtual prototyping tool, numerous optimal Pareto fronts' results are plotted as a function of the pot core diameter ( $D_F = \{14mm, 18mm, and 22m\}$ ) and the insulation layer (ep<sub>1</sub> = {0.5mm to 3mm}). Finally, an optimal solution for ep<sub>1</sub> = 0.5mm and  $D_F = 14mm$  is selected for an experimental work. Then, at the end of this chapter, an intelligent IGBT gate driver to measure a sub-module voltage is also briefly presented.

Chapter 3 presents the conception and realization of an optimized sub-module (SM). The separated validations of a signal transmission and a power transmission function are first illustrated in the beginning of this chapter. After that, a single channel IGBT gate driver validation is presented. And at the end of this chapter, 3D aspects towards 3D-MMC are illustrated. Finally, the general conclusions and some perspectives for future works are provided and the end of this thesis dissertation.

# Chapter 1:

# **Global Optimization of MMCs and Gate Drivers Architectures**

| 1.1. | Introdu | tion to multilevel converters                      |                      |  |  |  |
|------|---------|----------------------------------------------------|----------------------|--|--|--|
|      | 1.1.1.  | Neutral-Point-Clamped (NPC) multilevel converters  | s9                   |  |  |  |
|      | 1.1.2.  | . Flying capacitor (FC) multilevel converters      | 14                   |  |  |  |
|      | 1.1.3.  | Cascaded H-Bridge (CHB) multilevel converters      | 19                   |  |  |  |
|      | 1.1.4.  | Modular Multilevel Converters (MMCs)               | 23                   |  |  |  |
|      | 1.1.5.  | Conclusion and objectives                          |                      |  |  |  |
| 1.2. | A gene  | eric virtual prototyping tool for MMCs converters  |                      |  |  |  |
|      | 1.2.1.  | MMC modeling                                       |                      |  |  |  |
|      |         | 1.2.1.1. Basic of MMC                              |                      |  |  |  |
|      |         | 1.2.1.2. MMC control: Pulse-width modulation (P    | WM) and control loop |  |  |  |
|      |         |                                                    |                      |  |  |  |
|      |         | 1.2.1.3. MMC loss modeling                         | 35                   |  |  |  |
|      |         | 1.2.1.4. Thermal and heat-sink modeling            |                      |  |  |  |
|      | 1.2.2.  | Pre-dimensioning design for MMCs                   |                      |  |  |  |
|      |         | 1.2.2.1. Optimization design description           |                      |  |  |  |
|      |         | 1.2.2.2. Optimization tool and process             |                      |  |  |  |
|      | 1.2.3.  | Optimization results                               |                      |  |  |  |
|      |         | 1.2.3.1. Pareto fronts' results                    | 43                   |  |  |  |
|      |         | 1.2.3.2. Optimization solutions discussions        |                      |  |  |  |
|      | 1.2.4.  | . Conclusion: Global optimization of MMCs          | 46                   |  |  |  |
| 1.3. | Introdu | action to gate drivers for IGBT modules in MMC-MV  | DC (Medium-Voltage   |  |  |  |
|      | Direct  | Current) applications                              |                      |  |  |  |
|      | 1.3.1.  | Requirements and challenges for IGBT gate drivers  | in MMC-MVDC          |  |  |  |
|      |         | applications                                       |                      |  |  |  |
|      | 1.3.2.  | General synopsis of IGBT gate drivers for a sub-mo | dule of MMC-MVDC     |  |  |  |
|      |         | (SB-MMC) applications                              | 47                   |  |  |  |
| 1.4. | Conclu  | ision                                              |                      |  |  |  |

This Chapter presents the pre-dimensioning design for Modular Multilevel Converters (MMCs) for Medium Voltage (ex. Medium Voltage Direct Current (MVDC)) applications by the help of a virtual prototyping tool. Fig. 1.1 illustrates the potential roles of multilevel converters in MVDC applications. These converters can be used to transfer the power to the MVDC buses from ac- and dc-sources. They can also be used to feed the (ac- and dc-) loads from main MVDC buses. For example, the article [Spi13] presents the utilization of the MMC as an inverter to drive a propulsion motor in MVDC electric ship application. The optimization consideration of this kind of converters/inverters over their internal control structure to optimize the oscillating components of circulating current is presented in the reference [Nik15]. The objective of this paper is to reduce the noise which perturbs the converter operation. Moreover, the reference [Arm16] proposes the optimization design of MMC converters for HVDC application. The optimization problem is solved by the help of optimization-based sub-module selections. The authors also present the converter losses related to the modulation and power cell selections. As a result, the converter total losses are reduced by 60% if the suitable modulation method and the cells are used. In this dissertation, to respond to various applications, the optimization over their performances (efficiency, volumes, cost, etc.) is proposed with the help of a virtual prototyping tool. Furthermore, the challenges of power semiconductors' gate drivers of power converter cell are also introduced.



Fig. 1.1: Example of Medium Voltage Direct Current (MVDC) bus applications.

Before going deeply into the pre-dimensioning design for MMC converters, several multilevel converter topologies are studied and compared. Therefore, Section 1.1 introduces these multilevel converter topologies: such as neutral-point-clamped (NPCs) converters, flying-capacitor (FCs) converters, cascaded H-bridge (CHBs) converters, and modular multilevel converters (MMCs). The operations and controls of each structure are

provided based on their numerous pertinent publications. Then, the brief comparisons between them for MV applications are exposed until the MMC is selected.

Then, Section 1.2 details a generic virtual prototyping tool to optimize modular multilevel converters (MMCs). Firstly, a generic modeling of MMC is proposed to be adapted to various applications. After that, the optimization characteristics such as: variables, parameters, objectives, constraints, and procedure are defined. Then, with the help of an optimization tool (genetic algorithm (GA) coded in MATLAB<sup>TM</sup>), the optimization problems are solved.

In Section 1.3, the challenge over gate drivers for MMC sub-modules are introduced. For safety and long production life reason, the insulation voltage level must be considered and developed. Then, to achieve the most efficient solution, gate drivers' topologies are presented and discussed.

### 1.1. Introduction to multilevel converters

As illustrated in Fig. 1.1, the multilevel converters or inverters are connected to the medium-voltage direct current (MVDC: where the DC bus voltage is up to 30kV) network. Today, it is hard to connect a single power semiconductor switch directly to a medium-voltage grid. For these reasons, beside the well-known two-level voltage source converter (2L-VSC: Fig. 1.2), a family of multilevel converters/inverters has emerged as the solution to work with higher voltage levels. Multilevel converters include an array of power semiconductors and capacitor voltage sources to generate stepped voltage waveforms.



Fig. 1.2: Conventional two-level voltage source converter (2L-VSC) with three switches in series connection controlled with the same gating signal.

Four different topologies are proposed for multilevel converters/inverters: diodeclamped (neutral-point-clamped (NPC)) [Nab81], capacitor-clamped (flying-capacitors (FCs)) [Mey92] [Mey07], cascaded multi-cell with separate DC sources (cascaded Hbridge (CHB)) [Bak75], and modular multilevel converters (MMC) [Mar02] [Mar03] are available for medium- and high- voltage applications. The most attractive features of these topologies are as follow:

- 1) They can generate output voltages with extremely low distortion and lower dv/dt.
- 2) They can operate with a lower switching frequency. Thus, high converter efficiency is achieved.

In this section, these four multilevel topologies are studied and compared. For each structure, the converter modelings (modulation and control techniques, applications, derived structures etc.) are proposed.

### 1.1.1. Neutral-point-clamped (NPC) multilevel converter

Neutral-point-clamped (NPC) multilevel inverters, illustrated in Fig. 1.3, prevailed in the 1980s by [Nab81]. For understanding the operation of this kind of converter, a three-level NPC (3L-NPC) and a five-level NPC (3L-NPC) configuration are considered.

*Topology descriptions*: A 3L-NPC converter is shown in Fig. 1.3a. The key components that distinguish this circuit from a conventional two-level converter are two clamping diodes:  $D_1$  and  $D'_1$ . Since all semiconductors operate at a commutation voltage of half of the DC-link voltage, the topology offers a simple solution to extend voltage and power ranges of the existing 2L-VSC technology, which are severely limited by the blocking voltage of power semiconductors with active turn-on and turn-off capabilities. Hence, the converter is of particular interest for medium-voltage (MV) applications (ex. 3L-NPC for MV drive in article [Chr07]:  $V_{DC} = 12V$ ,  $V_{out} = 7.2kV$ , S = 8.7MVA). The DC-bus voltage of this circuit is split into three levels by two series-connected bulk capacitors,  $C_1$  and  $C_2$ . The middle-point of the two capacitors *n* can be defined as the neutral point. The output voltage  $v_{an}$  has three states:  $V_{dc}/2$ , 0, and  $-V_{dc}/2$ . For the voltage level  $V_{dc}/2$ , switches  $S_1$  and  $S_2$  need to be turned on; for  $-V_{dc}/2$ , switches  $S'_1$  and  $S'_2$  need to be turned on; and the 0 level,  $S_2$  and  $S'_1$  need to be turned on. Table 1.1 summaries the conduction states to be generated.

| $S_1$ | $S_2$ | <b>S'</b> 1 | <b>S</b> ' <sub>2</sub> | Output voltage <i>v</i> <sub>an</sub> |
|-------|-------|-------------|-------------------------|---------------------------------------|
| 1     | 1     | 0           | 0                       | $+V_{dc}/2$                           |
| 0     | 1     | 1           | 0                       | 0                                     |
| 0     | 0     | 1           | 1                       | -V <sub>dc</sub> /2                   |

Table 1.1: Three-level switching states of 3L-NPC



(a) Three-level configuration (3L-NPC), and

(b) Five-level configuration (5L-NPC).

Fig. 1.3b shows a 5L-NPC converter in which the DC-bus consists of four bulk capacitors:  $C_1$ ,  $C_2$ ,  $C_3$ , and  $C_4$ . As seen in this figure, the voltage across each capacitor is  $V_{dc}/4$ , and each device voltage stress will be limited to one capacitor voltage level  $V_{dc}/4$  through clamping diodes. The five states of the output voltage  $v_{an}$  are:  $V_{dc}/2$ ,  $V_{dc}/4$ , 0, - $V_{dc}/4$ , and  $-V_{dc}/2$ . The switching states combinations of power semiconductor devices in this circuit to produce five-level of output voltage  $v_{an}$  are summarized as follows and in Table 1.2 (Note: the state "1" and "0" indicate the corresponding switch is "ON" and "OFF", respectively.):

- 1) For voltage level  $v_{an} = V_{dc}/2$ , all upper switches  $S_1$ - $S_4$  need to be turned on.
- 2) For voltage level  $v_{an} = Vdc/4$ , three upper switches S<sub>2</sub>-S<sub>4</sub> need to be turned on and one lower switch S'<sub>1</sub> turned on.
- 3) For voltage level  $v_{an} = 0$ , turn on two upper switches S<sub>3</sub>-S<sub>4</sub> and two lower switches S'<sub>1</sub>-S'<sub>2</sub>.
- 4) For voltage level  $v_{an} = -V_{dc}/4$ , turn on one upper switch S<sub>4</sub> and three lower switches S'<sub>1</sub>-S'<sub>3</sub>.
- 5) For voltage level  $v_{an} = -V_{dc}/2$ , turn on all the lower switches S'<sub>1</sub>-S'<sub>4</sub>.

| $\mathbf{S}_1$ | $\mathbf{S}_2$ | $S_3$ | $S_4$ | $S'_1$ | <b>S</b> ' <sub>2</sub> | S'3 | S'4 | Output                         |
|----------------|----------------|-------|-------|--------|-------------------------|-----|-----|--------------------------------|
|                |                |       |       |        |                         |     |     | voltage <i>v</i> <sub>an</sub> |
| 1              | 1              | 1     | 1     | 0      | 0                       | 0   | 0   | $+V_{dc}/2$                    |
| 0              | 1              | 1     | 1     | 1      | 0                       | 0   | 0   | $+V_{dc}/4$                    |
| 0              | 0              | 1     | 1     | 1      | 1                       | 0   | 0   | 0                              |
| 0              | 0              | 0     | 1     | 1      | 1                       | 1   | 0   | -V <sub>dc</sub> /4            |
| 0              | 0              | 0     | 0     | 1      | 1                       | 1   | 1   | -V <sub>dc</sub> /2            |

Table 1.2: Five-level switching states of 5L-NPC

*Control (modulation) methods*: there are different modulations schemes to generate the desired converter output voltage. The commonly applied modulation methods in this kind of multilevel converter are: the carrier-based pulse-width modulation (CB-PWM), the space-vector modulation (SVM), and selective harmonic elimination (SHE). The article [Jos02] details all the control and modulation strategies for this kind of converters. As an example, the article [Jos07] used phase-disposition sine-triangle modulation (PD-PWM) as modulation method for a 3L-NPC converter. In this example, to generate switching pulses, two triangle waveforms with the same switching frequency and phase with different amplitudes (one with 0 to 1 amplitude, but another one with -1 to 0 amplitude) are needed as presented in Fig. 1.4. As a result, three levels of output voltage  $v_{an}$  (V<sub>dc</sub>/2, 0, -V<sub>dc</sub>/2) can be achieved.



Fig. 1.4: Example of phase-disposition (level-shift) modulation for 3L-NPC converter

Moreover, to ensure the inverter operation, the DC-bus capacitor voltages need to be balanced and the output quantities  $(i_x, v_x, `x=\{A,B,C\}`)$  must be controlled. Several control solutions are proposed based on its main applications. As an example, in Fig. 1.5a and Fig. 1.5b, a reference [Han15] proposes two control methods (Direct Power Control (DPC) and Voltage Oriented Control (VOC)) of a 3L-NPC grid connected converter.



(a)



(b)

- Fig. 1.5: Example of the proposed control design for 3L-NPC converter:
- (a) Direct power control (DPC) methods proposed by [Han15]
- (b) Voltage oriented control (VOC) methods proposed by [Han15]

According to the articles [Jos02] and [Han15], the objective of DPC is to control the active and reactive power directly. As seen in Fig. 1.5a, it mainly consists of an instantaneous active power and reactive power calculation, the hysteresis controller and switching states table (modulation technique). The hysteresis controller block is used to control the active (P) and reactive (Q) power with the hysteresis bands ( $H_p$  for active power and  $H_q$  for reactive power). This block produces two output  $d_p$  and  $d_q$  with only two states (states "0" and "1") to adjust the controlled variables. States "0" and "1" means the desired effect on controlled variable needs to be decreased and increased, respectively. Switching table with space-vector modulation (SVM) is used to generate the gate signal after receiving the  $d_p$  and  $d_q$  informations from hysteresis block. Design of hysteresis controller and switching table with space-vector modulation (SVM) are detailed in references [Nog98] [Han15].

Voltage oriented control (VOC) is commonly used for grid connected converters. As shown in Fig. 1.5b; the control structure consists of a phase-locked loop (PLL) block, a proportional integral (PI) decoupled controller for the grid current, and sinusoidal modulation method (SPWM). A decoupled controller is used to control the output currents and voltage of the inverter by comparison to their reference values. Then, the output voltage waveform of this controlled block goes into SPWM to produce the controlled gate signals of the inverter. The design of PI controller and other designs (filters, DC voltage balancing controls, etc.) are presented in the article [Han15].

*Recent researches*: Table 1.3 lists several recent researches of NPC multilevel converter topology: different control methods, applications, and also the derived structures.

|   | Controls                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Applications                                                                                                                                                                                                                                                  | Derived                                                 |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | - ppneutions                                                                                                                                                                                                                                                  | structures                                              |
| - | [Cho14] presents a simplified PWM<br>strategy for 3L-NPC with unbalanced<br>DC link. The authors propose the SV-<br>PWM method and provide the<br>analytical expression of the<br>unbalanced DC-bus capacitor voltages.<br>Then, for balancing the DC bus<br>voltages, they propose a PI controller<br>to control a neutral-point current.<br>[Chi13] proposes triangular carrier<br>PWM modulation to control the gate<br>pulse signal for the Flexible AC<br>Transmission Systems (FACTS)<br>applications (FACTS) applications.<br>The input voltage information of CB-<br>PWM block can be a sinusoidal<br>waveform with second harmonics<br>injections, sixth harmonics injections,<br>and square sixth harmonics injections. | <ul> <li>Medium voltage drive<br/>[Cho15] [Cho16],</li> <li>Renewable energy<br/>generation [Tey14],</li> <li>Electric vehicle<br/>traction [Cho14],</li> <li>flexible AC<br/>transmission systems<br/>(FACTS) applications<br/>[Chi13],</li> <li></li> </ul> | - Active neutral-<br>point-clamped<br>(ANPC)<br>[Pul11] |
|   | is also described.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                               |                                                         |
| - | [Cho16] presents a DC-bus voltage<br>balancing algorithm for 3L-NPC<br>inverter to drive motor with reduced<br>common-mode voltage. The authors<br>detail the SV-PWM control (switching                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                               |                                                         |

Table 1.3: List of publications about NPC inverter applications, capacitor voltage balancing algorithms, etc.

| _ |                                         |
|---|-----------------------------------------|
|   | vector control combination), analytical |
|   | expression of load (permanent magnet    |
|   | synchronous machine (PMSM)),            |
|   | proposed control strategy and voltage   |
|   | balancing block integration etc.        |
| - | DC-link voltage balancing methods:      |
|   | keeps all the capacitor voltage stay    |
|   | near $V_{dc}/N$ , where N is number of  |
|   | power devices.                          |
|   | • External hardware based               |
|   | technique [Sch01]                       |
|   | • PWM control based                     |
|   | techniques [Cho14] [Cho15]              |
|   | [Cho16]                                 |

### 1.1.2. Flying capacitor (FCs) multilevel inverter

*Topology descriptions*: Flying capacitors (FCs) multilevel converter as voltagesource converters (VSC) was introduced in 1991 by Prof. Meynard T.A. and Prof. Foch H. [Mey92] [Mey98]. This thesis dissertation presents the concept of three- and five-level flying capacitors topologies (as illustrated in Fig. 1.6) and their proposed control methods. The circuit has been called the flying capacitor converter with independent capacitors clamping the device voltage to one capacitor voltage level.



(b)

(a) Fig. 1.6: Flying capacitors multilevel converter topologies:

- (a) Three-level (3L-FCs),
- (b) Five-level (5L-FCs),

A three-level flying capacitors (3L-FCs) converter's circuit is illustrated in Fig. 1.6a. Three-level output voltages across phase *a* and *n* are:  $v_{an} = [V_{dc}/2, 0, -V_{dc}/2]$ . For voltage level  $V_{dc}/2$ , switches S<sub>1</sub> and S<sub>2</sub> need to be turned on; for  $-V_{dc}/2$ , switches S'<sub>1</sub> and S'<sub>2</sub> need to be turned on; and for 0 level, either pair (S<sub>1</sub>, S'<sub>1</sub>) or (S<sub>2</sub>, S'<sub>2</sub>) needs to be turned on. These switching states are resumed in Table 1.4.

|                |       |                         | υ   |                                |
|----------------|-------|-------------------------|-----|--------------------------------|
| $\mathbf{S}_1$ | $S_2$ | <b>S</b> ' <sub>1</sub> | S'2 | Output voltage v <sub>an</sub> |
| 1              | 1     | 0                       | 0   | $+V_{dc}/2$                    |
| 1              | 0     | 1                       | 0   | 0                              |
| 0              | 1     | 0                       | 1   |                                |
| 0              | 0     | 1                       | 1   | -V <sub>dc</sub> /2            |

Table 1.4: Three-level switching states of 3L-FCs

Fig. 1.6b illustrates the fundamental building block of a phase-leg five-level flying capacitors (5L-FCs) converter. The voltage synthesis in a 5L-FCs has more flexibility than a 5L-NPC converters. According to [Mey92], the nominal voltage across clamping capacitors; C<sub>1</sub>, C<sub>2</sub>, and C<sub>3</sub> are  $v_{C1} = 1/4V_{dc}$ ,  $v_{C2} = 2/4V_{dc}$ , and  $v_{C3} = 3/4V_{dc}$ ; respectively. Hence the five states of the output phase voltage with respect to the neutral point *n*,  $v_{an}$  are:  $+V_{dc}/2$ ,  $+V_{dc}/4$ , 0,  $-V_{dc}/4$ , and  $-V_{dc}/2$ . This voltage  $v_{an}$  can be synthesized by the following switch combinations:

- 1) For voltage level  $v_{an} = V_{dc}/2$ , all the upper switches  $S_1$ - $S_4$  are turned on.
- 2) For voltage level  $v_{an} = V_{dc}/4$ , there are four combinations between these eight switches:
  - a)  $S_1$ ,  $S_2$ ,  $S_3$ , and  $S'_1$  are turned on:  $v_{an} = V_{dc}/2$  (from upper  $C_4$ )  $V_{dc}/4$  (from  $C_1$ ) (see: Fig. 1.7).
  - b)  $S_1$ ,  $S_2$ ,  $S_4$ , and  $S'_2$  are turned on:  $v_{an} = V_{dc}/2$  (from upper C<sub>4</sub>)  $-V_{dc}/2$  (from C<sub>2</sub>) +  $V_{dc}/4$  (from C<sub>1</sub>).
  - c)  $S_2$ ,  $S_3$ ,  $S_4$ , and  $S'_4$  are turned on:  $v_{an} = 3V_{dc}/4$  (from  $C_3$ )  $V_{dc}/2$  (from lower  $C_4$ ).
  - d)  $S_1$ ,  $S_3$ ,  $S_4$ , and  $S'_3$  are turned on:  $v_{an} = V_{dc}/2$  (from upper  $C_4$ )  $3V_{dc}/4$  (from  $C_3$ ) +  $V_{dc}/2$  (from  $C_2$ ).
- For voltage level v<sub>an</sub> = 0, there are six combinations between these eight switches:
  - a)  $S_1$ ,  $S_2$ ,  $S'_1$ , and  $S'_2$  are turned on:  $v_{an} = V_{dc}/2$  (from upper  $C_4$ )  $V_{dc}/2$  (from  $C_2$ ).
  - b)  $S_3$ ,  $S_4$ ,  $S'_3$ , and  $S'_4$  are turned on:  $v_{an} = V_{dc}/2$  (form  $C_2$ )  $V_{dc}/2$  (from lower  $C_4$ ).
  - c)  $S_1$ ,  $S_3$ ,  $S'_1$ , and  $S'_3$  are turned on:  $v_{an} = V_{dc}/2$  (from upper  $C_4$ )  $3V_{dc}/4$  (from  $C_2$ )  $V_{dc}/4$  (from  $C_1$ ).
  - d)  $S_1$ ,  $S_4$ ,  $S'_1$ , and  $S'_4$  are turned on:  $v_{an} = V_{dc}/2$  (from upper  $C_4$ )  $3V_{dc}/4$  (from  $C_3$ ) +  $V_{dc}/4$  (from  $C_1$ ).

- e)  $S_2$ ,  $S_4$ ,  $S'_2$ , and  $S'_4$  are turned on:  $v_{an} = 3V_{dc}/4$  (from  $C_3$ )  $V_{dc}/2$  (from  $C_2$ ) +  $V_{dc}/4$  (from  $C_1$ )  $V_{dc}/2$  (from lower  $C_4$ ).
- f)  $S_2$ ,  $S_3$ ,  $S'_1$ , and  $S'_4$  are turned on:  $v_{an} = 3V_{dc}/4$  (from  $C_3$ )  $V_{dc}/4$  (from  $C_1$ )  $V_{dc}/2$  (from lower  $C_4$ ).
- 4) For voltage level  $v_{an} = -V_{dc}/4$ , there are four combinations from these eight switches:
  - a)  $S_1$ ,  $S'_1$ ,  $S'_2$ , and  $S'_3$  are turned on:  $v_{an} = V_{dc}/2$  (from upper  $C_4$ )  $3V_{dc}/4$  (from  $C_3$ ).
  - b)  $S_2$ ,  $S'_1$ ,  $S'_2$ , and  $S'_4$  are turned on:  $v_{an} = -V_{dc}/2$  (from lower  $C_4$ ) +  $3V_{dc}/4$  (from  $C_3$ ) Vdc/2 (from  $C_2$ )
  - c)  $S_3$ ,  $S'_1$ ,  $S'_3$ , and  $S'_4$  are turned on:  $v_{an} = V_{dc}/2$  (from  $C_2$ )  $V_{dc}/2$  (from lower  $C_4$ )  $V_{dc}/4$  (from  $C_1$ )
  - d)  $S_4$ ,  $S'_2$ ,  $S'_3$ , and  $S'_4$  are turned on:  $v_{an} = V_{dc}/4$  (from  $C_2$ )  $V_{dc}/2$  (from lower  $C_4$ ).
- 5) For voltage level  $v_{an} = -V_{dc}/2$ , all the lower switches S'<sub>1</sub>-S'<sub>4</sub> are turned on.

Moreover, Table 1.5 lists the switch combinations used to synthesize the output voltage  $v_{an}$ . This table indicates also the states of the flying capacitors corresponding to the switch combination chosen. Charging of a capacitor is indicated by "+", discharging by "-", and "NC" shows neither charging nor discharging.



Fig. 1.7: One example of an operation mode  $v_{an} = V_{dc}/4$  with  $S_1$ - $S_3$  are turned on for higher switches parts and  $S'_1$  is turned on for the lower switches parts

| $S_1$ | $S_2$ | <b>S</b> <sub>3</sub> | $S_4$ | <b>S'</b> <sub>1</sub> | <b>S'</b> <sub>2</sub> | S'3 | S'4 | C <sub>1</sub> | C <sub>2</sub> | C <sub>3</sub> | Van                 |
|-------|-------|-----------------------|-------|------------------------|------------------------|-----|-----|----------------|----------------|----------------|---------------------|
| 1     | 1     | 1                     | 1     | 0                      | 0                      | 0   | 0   | NC             | NC             | NC             | $+V_{dc}/2$         |
| 1     | 1     | 1                     | 0     | 1                      | 0                      | 0   | 0   | +              | NC             | NC             |                     |
| 1     | 1     | 0                     | 1     | 0                      | 1                      | 0   | 0   | -              | +              | NC             |                     |
| 1     | 0     | 1                     | 1     | 0                      | 0                      | 1   | 0   | NC             | -              | +              | $+V_{dc}/4$         |
| 0     | 1     | 1                     | 1     | 0                      | 0                      | 0   | 1   | NC             | NC             | -              |                     |
| 0     | 0     | 1                     | 1     | 0                      | 0                      | 1   | 1   | NC             | -              | NC             |                     |
| 0     | 1     | 0                     | 1     | 0                      | 1                      | 0   | 1   | -              | +              | -              |                     |
| 0     | 1     | 1                     | 0     | 1                      | 0                      | 0   | 1   | +              | NC             | -              | 0                   |
| 1     | 0     | 0                     | 1     | 0                      | 1                      | 1   | 0   | -              | NC             | +              |                     |
| 1     | 0     | 1                     | 0     | 1                      | 0                      | 1   | 0   | +              | -              | +              |                     |
| 1     | 1     | 0                     | 0     | 1                      | 1                      | 0   | 0   | NC             | +              | NC             |                     |
| 1     | 0     | 0                     | 0     | 1                      | 1                      | 1   | 0   | NC             | NC             | +              |                     |
| 0     | 1     | 0                     | 0     | 1                      | 1                      | 0   | 1   | NC             | +              | -              |                     |
| 0     | 0     | 1                     | 0     | 1                      | 0                      | 1   | 1   | +              | -              | NC             | $-V_{dc}/4$         |
| 0     | 0     | 0                     | 1     | 0                      | 1                      | 1   | 1   | -              | NC             | NC             |                     |
| 0     | 0     | 0                     | 0     | 1                      | 1                      | 1   | 1   | NC             | NC             | NC             | -V <sub>dc</sub> /2 |

Table 1.5: Switching scheme for one-phase of a 5L-FCs

*Control (modulation) methods*: According to [Mey92], [Mey98], [Jos07], the preferred modulation strategy is the phase-shifted pulse-width modulation (PS-PWM). PS-PWM provides the natural capacitor voltage balance, but the quality line-to-line voltage is not the best. It is a passive method and no measurements are needed, but the balancing process is not satisfactory, since dynamic is low for the FC voltages and the control imposes some constraints to the control signals [Fra10]. On the other hand, phase-disposition modulation (PD-PWM) produces better line-to-line voltage quality than PS-PWM, but the natural capacitor voltage balance cannot be achieved. However, the closed-loop voltage balancing algorithm method can be applied to balance these capacitor voltages.

The voltage balancing method is used to ensure the clamping capacitor voltages to follow their references. Voltages across capacitors are expressed as:  $V_{Ck} = k.V_{dc}/N$ ; where k corresponds to indices of clamping capacitors (k = I, ..., N-I), and N is number of power semiconductors per arm of one-phase. As an example, the article [Ame15] implements a single-carrier PD-PWM for FCs multilevel converters. These carrier triangle waveforms are in the same switching frequency  $f_{sw}$ , but different amplitudes which can be calculated as a function of the number of power semiconductors in FCs circuit. This reference provides also the explanations of the cell selection considerations from PD-PWM modulation method. This cell selections algorithm is an essential tool for voltage balancing control method, where we need to know which capacitors need to be charged and to be discharged (detail in [Ame15] and Table 1.5).

Beside the capacitor voltages balancing control, the flying capacitors (FCs) multilevel converters require to control the output current. To achieve this; several

controls efforts such as: direct predictive control strategy [Fra10], Petri Nets control design method [Sal15], hysteresis-based control method [Mos13] are proposed. As an example here, Fig. 1.8 presents a direct predictive control method proposed by [Fra10]. The capacitor voltages and phase current are measured and compared to their references. Then, the output of each controller (voltages/current) and the sign of phase current are the input for profile table selection block. This sequence table is a main tool for capacitor voltage balancing achievements. After that, the controlled signals can be generated to power semiconductors with respect to the specific application requirements.



Fig. 1.8: Direct control of one-phase of flying capacitors (FCs) multilevel converter proposed by [Fra10]

*Recent researches*: Table 1.6 lists several recent researches about FCs multilevel converter topology: different control methods, applications, and also the derived structures.

| Table 1.6: List of publications about FCs inverters applications, of | capacitor | voltage |
|----------------------------------------------------------------------|-----------|---------|
| balancing algorithms, etc.                                           |           |         |

| Controls                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Applications                                                                                                                                                                                                                                                           | Derived structures                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>[Fan10] presents a direct<br/>control strategy for a 4-<br/>L FC inverter. The<br/>authors propose<br/>proportional (P)<br/>controller for capacitor<br/>voltage balancing and<br/>proportional integral<br/>(PI) controller for output<br/>current regulation.<br/>Moreover, PS-PWM<br/>modulation is used to<br/>generate the<br/>IGBTs/MOSFETs pulse<br/>signals.</li> <li>[Ame15] uses PS-PWM<br/>and PD-PWM for<br/>generating pulse signals.</li> </ul> | <ul> <li>Uninterruptable power<br/>supply (UPS) applications<br/>[Sto11],</li> <li>AC transmission systems<br/>[Shu04], distributed<br/>generation applications<br/>[Min14],</li> <li>Double star induction<br/>machine applications<br/>[Oud10],</li> <li></li> </ul> | <ul> <li>A new 5L half-bridge<br/>based on a hybrid<br/>ANPC/FC DC-source<br/>inverter [Joa15]</li> <li>7L-FC based ANPC<br/>inverter [Kon12],</li> <li>FC-boost converter with<br/>synchronous rectification<br/>[Gui16]</li> </ul> |

|   | respectively. The closed- |  |
|---|---------------------------|--|
|   | loop voltage balancing is |  |
|   | also presented.           |  |
| - | [Sal15] presents control  |  |
|   | design strategy for FC    |  |
|   | multilevel converter      |  |
|   | based on Petri Nets (PN)  |  |
|   | (Petri Nets incorporate   |  |
|   | additional analysis tools |  |
|   | for an efficient solution |  |
|   | of the control problem    |  |
|   | and does not require to   |  |
|   | enumerate explicitly the  |  |
|   | state space).             |  |
| - | [Sat15] study on          |  |
|   | minimum required          |  |
|   | capacitor in FC inverter  |  |
|   | topology.                 |  |
| - |                           |  |

#### 1.1.3. Cascaded H-bridge (CHB) multilevel converters

The cascaded H-bridge (CHB) multilevel converter appeared first in 1975 [Bak75]. It matured during the 1990s and gained more attention after 1996 [Lai96], [Ham97]. Due to its modular structure and power-quality operational characteristics, this topology has been used in Medium-Voltage (MV) high power-drives (maximum rates of 13.8kV, 1400A, and 31MVA) applications.

*Topology descriptions*: The CHB is composed by the series connection of H-bridge (HB) power cells as shown in Fig. 1.9b. Each cell uses an independent dc-link voltage to generate a modulated voltage at the output terminals. This dc-source voltage is supplied by an isolated dc-to-dc converter. Each HB cell (cf. Fig. 1.9a) is able to produce three output voltage ( $V_{ab}$ ) levels:  $+V_{dc}$ , 0, and  $-V_{dc}$  by the combination of power switches. For voltage level  $+V_{dc}$ , switches  $S_{11}$  and  $S_{41}$  need to be turned on; for  $-V_{dc}$ , switches  $S_{21}$  and  $S_{31}$  need to be turned on; and for level 0, either pair of ( $S_{11}$ ,  $S_{31}$ ) or ( $S_{21}$ ,  $S_{41}$ ) need to be turned on. This structure is capable of reaching medium output voltage levels using only standard low-voltage mature technology components. The maximum number of voltage levels of the phase voltage  $L_{ph}$  is given by:

$$L_{ph} = 2N_{HB} + 1$$
(1.1)

Where,  $N_{HB}$  is the number of H-bridge power cells. As an example, a five-level CHB inverter is presented in Fig. 1.9c. The five states of a phase voltage  $v_{an}$  are: +2Vdc, Vdc, 0, -Vdc, and -2Vdc. The switching states combinations of power semiconductor devices in this circuit to produce five-level of output voltage  $v_{an}$  are presented in Table 1.7.









(c) *Fig. 1.9: Cascaded H-bridge (CHB) multilevel converter description:* 

- (a) A power cell produces three-level of output voltage:  $+V_{dc}$ , 0,  $-V_{dc}$
- (b) (2NHB+1)-level of one phase output voltage  $v_{an}$
- (c) Five-level CHB converter (5L-CHB).

|                 | Cell 1          |                  |                 | Cell 2          |                  | Output voltage    |
|-----------------|-----------------|------------------|-----------------|-----------------|------------------|-------------------|
|                 |                 |                  |                 |                 |                  | V <sub>an</sub>   |
| S <sub>11</sub> | S <sub>12</sub> | v <sub>a1</sub>  | S <sub>12</sub> | S <sub>22</sub> | V <sub>a2</sub>  |                   |
| 1               | 0               | V <sub>dc</sub>  | 1               | 0               | V <sub>dc</sub>  | $+2V_{dc}$        |
| 1               | 0               | V <sub>dc</sub>  | 0               | 0               | 0                |                   |
| 1               | 0               | V <sub>dc</sub>  | 1               | 1               | 0                | $+V_{dc}$         |
| 0               | 0               | 0                | 1               | 0               | V <sub>dc</sub>  |                   |
| 1               | 1               | 0                | 1               | 0               | V <sub>dc</sub>  |                   |
| 0               | 0               | 0                | 0               | 0               | 0                |                   |
| 0               | 0               | 0                | 1               | 1               | 0                |                   |
| 1               | 1               | 0                | 0               | 0               | 0                | 0                 |
| 1               | 1               | 0                | 1               | 1               | 0                |                   |
| 1               | 0               | V <sub>dc</sub>  | 0               | 1               | -V <sub>dc</sub> |                   |
| 0               | 1               | -V <sub>dc</sub> | 1               | 0               | V <sub>dc</sub>  |                   |
| 0               | 1               | -V <sub>dc</sub> | 1               | 1               | 0                |                   |
| 0               | 1               | -V <sub>dc</sub> | 0               | 0               | 0                | -V <sub>dc</sub>  |
| 0               | 0               | 0                | 0               | 1               | -V <sub>dc</sub> |                   |
| 1               | 1               | 0                | 0               | 1               | -V <sub>dc</sub> |                   |
| 0               | 1               | -V <sub>dc</sub> | 0               | 1               | -V <sub>dc</sub> | -2V <sub>dc</sub> |

Table 1.7: Switching states for five-level CHB converter (5L-CHB)

*Control (modulation) methods*: Phase-shifted PWM (PS-PWM) is the natural PWM method for CHB, mainly due to the modularity of this topology. According to Fig. 1.9a; each power cell, made of four switches, requires two triangle waveforms with  $180^{\circ}$  different phase and the same reference voltage signal. As presented in [Jos07], the lowest output voltage distortion is achieved with  $180^{\circ}/N_{HB}$  phase shifts between the carriers, for N<sub>HB</sub> power cells. The operating principle is shown for two-cell five-level CHB (5L-CHB) in Fig. 1.10. Where 90° phase shifts between two carrier cells are implemented to achieve five states of one phase output voltage (v<sub>an</sub>:  $+2V_{dc}$ , V<sub>dc</sub>, 0,  $-V_{dc}$ , and  $-2V_{dc}$ ) with low harmonic distortion. Another main advantage of PS-PWM is a power distribution among power cells in the CHB converter. Where, the PD-PWM technique produces uneven distribution of power among cells (reference [Mar10] explains this phenomena). The selective harmonic elimination (SHE) and space-vector (SV) modulation methods have been proposed to control CHB converter for low-switching-frequency application [Jos07].

To fully control CHB multilevel converters, the output phase current and dc capacitor voltage balancing must be controlled. As an example, a reference [Hyu14] proposes few proportional-integral (PI) controllers to control the output current and dc-link voltage (cf. Fig. 1.11). The measurements of output current and dc-link voltage information are needed to be compared to their reference values. Moreover, as seen in this figure, the authors also propose a power imbalance block to control the power distribution among cells and power balance between phases of CHB converter. The idea is to ensure the average power for each phase to stay in the constraint limit values (details

in [Hyu14]). Then, PS-PWM modulation method is used to generate gate signals with the advantages of power distribution among power cells.



Fig. 1.10: Two-cell five-level CHB (5L-CHB) PS-PWM waveform generation



Fig. 1.11: Control diagram of the CHB converter proposed by [Hyu14]

*Recent researches*: Table 1.8 lists several recent researches about CHB multilevel converter topology: different control methods, applications, and also the derived structures.

 Table 1.8: List of publications about CHB inverters applications, capacitor voltage balancing algorithms, etc.

|   | Controls                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Applications                                                                                                                                                                         |  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| - | [Hyu16] proposes PD-PWM to control the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | - [Jos07] presents the                                                                                                                                                               |  |
|   | seven-level CHB (7L-CHB) inverter. The                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CHB for industrial                                                                                                                                                                   |  |
|   | authors also study the switching faults of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | medium-voltage drives.                                                                                                                                                               |  |
|   | semiconductors in a power cell. Then, they                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | - [Mar10] presents the                                                                                                                                                               |  |
|   | propose fault-detection methods and the fault                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | various applications of                                                                                                                                                              |  |
|   | diagnosis. The proposed methods are supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CHB: to drive high-                                                                                                                                                                  |  |
|   | by the simulation and experimental results.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | voltage high-power                                                                                                                                                                   |  |
| - | [Yif16] studies about the power balance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | pumps and fans for                                                                                                                                                                   |  |
|   | optimization of CHB multilevel converters for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | numerous power plants                                                                                                                                                                |  |
|   | large-scale photovoltaic (PV) integration. The                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (oil and gas plant,                                                                                                                                                                  |  |
|   | authors propose a zero sequence injection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | cooling system, etc.),                                                                                                                                                               |  |
|   | method to optimize the converter power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | STATic COMpensator                                                                                                                                                                   |  |
|   | balance, extending the converter operation with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (STATCOM), traction                                                                                                                                                                  |  |
|   | severe power imbalance between phases and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | system, and liquefied                                                                                                                                                                |  |
|   | among power cells in one phase. To support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | natural gas (LNG)                                                                                                                                                                    |  |
|   | this proposed method, the simulation results of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | plants.                                                                                                                                                                              |  |
|   | a 10MW PV power plant and experimental                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                      |  |
|   | results from a scale-down prototype 9kW are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                      |  |
|   | providea.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                      |  |
| - | [Yif16] studies about the power balance<br>optimization of CHB multilevel converters for<br>large-scale photovoltaic (PV) integration. The<br>authors propose a zero sequence injection<br>method to optimize the converter power<br>balance, extending the converter operation with<br>severe power imbalance between phases and<br>among power cells in one phase. To support<br>this proposed method, the simulation results of<br>a 10MW PV power plant and experimental<br>results from a scale-down prototype 9kW are<br>provided. | pumps and fans f<br>numerous power plan<br>(oil and gas plan<br>cooling system, etc<br>STATic COMpensat<br>(STATCOM), tractic<br>system, and liqueffe<br>natural gas (LNO<br>plants. |  |

### 1.1.4. Modular Multilevel Converters (MMCs)

The modular multilevel converter (MMC) was first introduced in 2002 by Prof. Rainer Marquardt *et al.* [Mar02], [Mar03]. Due to the high modularity, high scalability, and high power quality; this converter has been proposed first for high voltage direct current (HVDC) applications (an example of HVDC rate: 50MVA, up to 138kV of nominal output voltage, 60kV of dc-link voltage).

*Topology descriptions*: Fig. 1.12 illustrates the MMC converter. Each phase (MMC leg) is composed by two MMC arms, and each arm is made of power cells (sub-module: SM) in series. This figure also shows the arm inductance  $L_j$  which must be connected in series with each group of cells in order to limit the current due to instantaneous voltage differences of the arms. Hence, this converter is suitable for high-and very high-voltage high-power applications by using only the available power semiconductors on the trade. Then, based on some recent research articles [Hag09] [Roh10] [Kol12], this converter is also interesting for medium-voltage (MV) applications such as: MV drives, traction system, etc.



Fig. 1.12: Three-phase modular multilevel converter (3p-MMC)

Unlike the power cell topology of the CHB converter, the power cell topologies of the MMC converter are flexible as illustrated in Fig. 1.13. They are summarized as follow:

- 1) Half-bridge (HB) sub-module: This power cell topology is illustrated in Fig. 1.13a. It is made of an inverter leg (two power semiconductors) and one capacitor. The HB cell can generate only two-state of output voltage ( $V_{SM}$ : 0 and a positive voltage  $V_c$ ).
- 2) Full-bridge (FB) sub-module: Fig. 1.13b illustrates full-bridge (FB) cell which requires two inverter legs (four semiconductors) and a capacitor. This cell can generate positive, zero, and negative output voltages. The implementation of this sub-module's topology provides additional degree of freedom to control the capacitor voltages.
- *3)* Unidirectional sub-module: This cell, shown in Fig. 1.13c, has been proposed to reduce the number of semiconductors per cell, but the switching states are restricted and depend on the current direction [Sou13].
- 4) *Multilevel inverter as MMC's sub-module*: Considering multilevel inverters as sub-modules of MMC converter are proposed by [Sol13A] [Sol13B]. For

instance, in those references, 3L-NPC (Fig. 1.13e), 3L-FC (Fig. 1.13d), and two-level (2L) with numerous switches in series (Fig. 1.13f) are used as MMC's multilevel sub-module concepts. The main objective of using these structures as sub-modules is to achieve a better usage of the trade components such as semiconductors. Thus, it means that with the available power semiconductors, a novel MMC can be achieved to respond to new converter specifications (very high-voltage application). The controls structure, validation results (simulation and experimental), and comparison with other sub-modules are clearly presented in [Sol13A] [Sol13B].

5) *More challenging sub-modules*: two more sub-module topologies are illustrated in Fig. 1.13g and Fig. 1.13h, are cells with resonant inverter for inductive transfer and current source cell [Per15]. Sub-modules with resonant inverters for inductive transfer are proposed to help MMC control structure, specifically the capacitor voltage balancing control. Whereas, current source power cells are proposed to achieve a higher voltage level and power rating than the traditional voltage source power cells.

*Brief comparisons of SM topologies for MV applications*: Two main critical points for SM topology selection are control complexities and available components on the trade.

- Control complexities: Keeping in mind that the MMC structure requires to control the circulating current in each phase loop (averaging control) and balancing the capacitor voltages of SMs (capacitor voltage balancing algorithm). As just presented previously, the half-bridge sub-module (HB-SM) has less power semiconductor components compared to other proposed topologies in literature. Hence, its control structure is very simple and easy to be implemented.
- 2) Available components on trade: The specification of MV dc voltages is in the range of few-kilovolts to few ten-kilovolts. For instance, as presented in [Roh10], the  $V_{dc,bus} = 10kV$  requires twelve HB-SMs per arm ( $V_{SM} = 833V$ ). FZ600R17KE3 IGBT module ( $V_{CES} = 1.7kV$  ( $V_{CE,ref} = 900V$ ) and  $I_{C,nom} = 600A$ ) from Infineon/EUPEC company are used. Moreover, currently, 3.3-, 4.5-, and 6.5-kV IGBTs (modules or press packs) and 4.5- and 5.5-kV IGCTs are available on the market [Jos07].

Thus, for MV applications of MMC converters, half-bridge (HB-SM) is a suitable choice. With this SM's topology, (N+1)-level of output phase voltage is achieved where N is the number of SMs per converter's arm.





(a)

 $v_c$ 

C SM

C.





(c)

V<sub>SM</sub>

(d)









(h)

- (g) Fig. 1.13: Various sub-module topologies for MMC converter:
- Half-bridge (HB) power cell, (a)
- Full-bridge (FB) power cell, *(b)*
- Unidirectional cell, (c)
- (d) Three-level FC (3L-FC) power cell,
- Three-level NPC (3L-NPC) power cell, (e)
- *(f)* Two-level (2L) power cell with numerous power semiconductors in series,
- (g) Power cell with resonant inverters for inductive power transfer, and
- (h) Current source power cell.

V<sub>SM</sub>

Control (modulation) methods: To ensure the operation of MMC in various applications: modulation methods, averaging control of capacitor voltage, and capacitor voltage balancing control are three mains required tools for internal control of MMC. PS-PWM, PD-PWM, SHE-PWM (Selective Harmonic Eliminated PWM), SV-PWM are applicable modulation methods to generate gate signals of semiconductors in MMC topology. To achieve a natural capacitor voltage balancing, PS-PWM is proposed but its low power quality and high harmonic distortion are inconvenient compared to others (PD-PWM, SHE-PWM, SV-PWM). With high number of sub-modules to produce high voltage level requirements, the complication of high number of different voltage vectors is a critical point for SV-PWM control method. For-low-switching applications, SHE modulation should be used. The main advantage of this method is that the converter switches few times per cycle, reducing the switching losses to a minimum [Jos07]. To obtain an excellent output voltage and excellent power quality of MMC, PD-PWM modulation method is proposed in [Sae10] (see Fig. 1.14a: six HB sub-modules to produce seven-level output phase voltage). But actually, MMC with PD-PWM requires inevitably a capacitor voltage balancing block.



*Fig. 1.14: Summarizes of internal control of MMC converter:* 

(a) Example of PD-PWM modulation to produce 7L output phase voltage,

(b) MMC control building blocks.

Adding to PWM modulation, averaging control of capacitor voltage and capacitor voltage balancing control are needed to ensure the MMC operation. An averaging control forces the capacitor voltage of each phase to follow its command (reference value). And the capacitor voltage balancing control balances the sub-module voltages by performing proper selection of which capacitors need to be charged or discharged. In the next section, these two controls are explained in detail. Hence, as summarized here, Fig. 1.14b shows the control building block for MMC converter.

*Recent researches*: Table 1.9 lists several recent researches about MMC converter topology: different control methods, applications, and also the derived structures.

|   | Controls and topologies                                                                        | Applications            | Derived structures  |
|---|------------------------------------------------------------------------------------------------|-------------------------|---------------------|
| - | [Chu11] proposes a novel                                                                       | - The original proposed | - [Mar15] presents  |
|   | topology and control strategy of                                                               | application for MMC     | the advanced        |
|   | MMC converter by mixing half-                                                                  | is high-voltage direct- | topologies of MMC   |
|   | bridge (HB-SMs) and a full-                                                                    | current (HVDC)          | converters, under   |
|   | bridge (FB-SM) in each arm                                                                     | [Mar02] [Mar03].        | the names as        |
|   | (positive and negative arms). The                                                              | - [Hag09], [Kol12], and | follow: middle-cell |
|   | main objective of this novel                                                                   | [Ant15] present the     | MMC, alternate      |
|   | topology is to obtain high output                                                              | MMC converter for       | arm MMC, hybrid     |
|   | voltage levels compared to the                                                                 | drive applications      | MMC, hexagonal      |
|   | traditional one. In this paper, the                                                            | (motor drive,)          | MMC, and matrix     |
|   | control strategies are: averaging                                                              | - [Spi13] presents the  | MMC.                |
|   | control (circulating current                                                                   | MMC converters for      |                     |
|   | control), capacitor voltage                                                                    | propulsion system of    |                     |
|   | balancing control, and PD-PWM                                                                  | electric ship           |                     |
|   | to generate signals to HB-SMs                                                                  | applications.           |                     |
|   | and FB-SM. This idea is validated                                                              |                         |                     |
|   | by the simulation results for MV                                                               |                         |                     |
|   | application ( $V_{dc} = 2.25 kV$ ).                                                            |                         |                     |
| - | [Gao15] proposes the parallel                                                                  |                         |                     |
|   | connection of the MMC                                                                          |                         |                     |
|   | converters. The objective of the                                                               |                         |                     |
|   | proposed article is to enhance the                                                             |                         |                     |
|   | operational reliability, to help the                                                           |                         |                     |
|   | selection of semiconductors                                                                    |                         |                     |
|   | rating and its fault-tolerant                                                                  |                         |                     |
|   | operations. Classical control                                                                  |                         |                     |
|   | strategies are applied (averaging                                                              |                         |                     |
|   | control, balancing control, PWM                                                                |                         |                     |
|   | method), but must take care about                                                              |                         |                     |
|   | the operation of MIMCI to                                                                      |                         |                     |
|   | MINIC2. This paper also provides                                                               |                         |                     |
|   | the analysis of narmonics                                                                      |                         |                     |
|   | spectrum and total narmonic                                                                    |                         |                     |
|   | uisioriion (THD) of line voltage.                                                              |                         |                     |
| - | spectrum and total harmonic<br>distortion (THD) of line voltage.<br>[Ken15] [Gow15] present an |                         |                     |

 Table 1.9: List of publications about MMC converter: applications, capacitor voltage balancing algorithms, etc.

|   | insulated bidirectional dc/dc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|   | structure based on MMC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|   | converters, which takes the role                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|   | of tape changer. A reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|   | [Gow15] details more about dc/dc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|   | converter based on MMCs for a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|   | high-voltage high-power dc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|   | transfer applications with dc fault                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|   | insulation capability based on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|   | insulated transformer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| _ | [Dan15] presents a fast sorting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|   | method for balancing canacitor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|   | voltages in MMC converters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|   | This article details an innovative                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|   | sub module selection method for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|   | the sub-module consisters'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|   | une sub-module capacitors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|   | solution of the second |  |
|   | of MMC. To achieve fast sorting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|   | in sub-module selection process,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|   | the authors use "the Tortoise and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|   | the Hare" sorting method (detail                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|   | in [Dan15]). This proposed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|   | method is validated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|   | experimentally on a three-phase                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|   | 10kVA converter specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| - | [Ber13] presents an energy-based                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|   | controller for HVDC-MMC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|   | applications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| - |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |

*Comparison with other multilevel structures*: According to references [Mar03], [Roh10], [Lad12], and [Con14], the advantages and disadvantages of MMC are presented as follows:

- 1) Advantages of MMC are:
  - a) Operation's continuities: MMC sub-modules are in series. If few submodules stop working, the overall MMC can continue to work.
  - b) Modular structure: MMC can scale to different power- and voltage-levels.
  - c) Standard machines [Mar15] or grid-connection converters: it is potentially a filterless configuration with high voltage-level and low total distortion harmonic (THD). Moreover, it can use a standard transformer or transformerless for grid connection applications.
  - d) High efficiency
- 2) Disadvantages of MMC converters are:
  - a) Higher number of power semiconductor devices.
  - b) High energy stored in capacitors.

To support these analyses, articles [Lad12] and [Con14] compare the losses of MMC converter to FCs converter for all operation modes (inverter operating mode, rectifier operating mode, and reactive power compensation mode). These two articles show that MMC total losses are lower than FCs converter. Reference [Lad12] does not present only the comparison of power losses but also the comparison of the stored energy in capacitors. As a result, the total stored energy of distributed capacitors of MMC converter is higher than the FCs one. These results are validated by the simulation works. Moreover, in [Con14], the thermal analysis of one SM is also provided to verify each component losses in one SM.

#### 1.1.5. Conclusion and objectives

Thus, in this dissertation, the MMC converter with HB-SM is the selected topology for MV applications. At first, a pre-dimensioning of this converter for MV applications is presented in the next section. The first objective is to propose an optimization method based on an optimization tool to design MMC in Medium Voltage applications (up to 50kV). So the aim of this section is to propose a generic optimization tool that can optimize the MMC structure for different converter applications. Recently, few articles about the optimization of MMC are proposed [Sok15A] [Sum16] [Arm16]. In this manuscript, the optimization design of MMC depends on the internal control which ensures the operation of MMC (voltage balancing algorithm, circulation current control). So, in the next section, we propose the overall modeling of the MMC (with Half-Bridge Sub-Module) that leads to the optimization process.

#### 1.2. A generic virtual prototyping tool for MMCs converters

This section presents a generic virtual prototyping tool to optimize MMC converters. The objective is to optimize the components of this multilevel converter for medium-voltage applications. Furthermore, the geometry of the arm inductor is proposed and optimized. A generic model of MMCs and an optimization tool implemented in MATLAB<sup>TM</sup>/Simulink software are presented. Maximize the converter efficiency ( $\eta_{mmc}$ ) and minimize the converter volume (vol<sub>mmc</sub>) define a bi-objective optimization problem. The optimization results are proposed under Pareto fronts' forms:  $\eta_{mmc}$  against vol<sub>mmc</sub>. Our proposed method is validated by simulation works for two different converter specifications: converter 1 (S<sub>con1</sub> = 13.85kVA, V<sub>II1,rms</sub> = 400V, V<sub>dc1</sub> = 687V) and converter 2 (S<sub>con2</sub> = 398kVA, V<sub>II2,rms</sub> = 2.3kV, V<sub>dc2</sub> = 3.9kV).

#### 1.2.1. MMC modeling

#### 1.2.1.1. Basic of MMC

Fig. 1.15a shows the topology of a three-phase MMC with N half-bridge submodules (HB-SMs). The DC side is modeled by two DC voltage sources  $\frac{V_{dc}}{2}$ . The threephase AC side (at the terminal a, b, and c) is modeled by a series connection of R and L. As presented previously, each SM is composed of two IGBT switches (T<sub>1</sub>; T<sub>2</sub>), two antiparallel diodes (D<sub>1</sub>; D<sub>2</sub>), and a capacitor (C<sub>SM</sub>). As shown in Fig. 1.15b, the SM output voltage V<sub>SM</sub> has two values (i.e., V<sub>SM</sub> = V<sub>C</sub> when T<sub>1</sub> is switched on and T<sub>2</sub> is switched off, and V<sub>SM</sub>=0 when T<sub>1</sub> is switched off and T<sub>2</sub> is switched on). That means that each SM has two states in normal operation: switched-on (V<sub>SM</sub>=V<sub>C</sub>) or switched-off (V<sub>SM</sub>=0).

As shown in Fig. 1.15a,  $V_{dc}$  and  $i_{dc}$  are the total DC bus voltage and DC current, respectively.  $v_j$  and  $i_j$  (j = a,b,c) are the converter output phase voltages and the line currents. The SMs in each arm are controlled to generate the required AC phase voltage. According to [Sae10] [Hag11], for ensuring the internal operation of MMC, their circulating current  $i_{cir,j}$  must be controlled and the capacitor voltages of each SM must be balanced.



Fig. 1.15: MMC topology descriptions:
(a) Three-phase DC/AC MMC inverter with half-bridge sub-module
(b) Sub-Module or cell operation states
According to [Sho12] [Tuq11], the upper  $(i_{uj})$  and lower  $(i_{lj})$  arm currents of each phase can be expressed as a function of the circulating currents  $(i_{cirj})$  and load current  $(i_j)$ .

$$i_{uj} = i_{cir,j} + \frac{i_j}{2}$$
 (1.2)

$$i_{lj} = i_{cir,j} - \frac{i_j}{2}$$
 (1.3)

According to [Tuq11] and (1.2)-(1.3), the MMC can be characterized by the following equations:

$$i_{cir,j} = \frac{i_{uj} + i_{lj}}{2}$$
 (1.4)

$$i_j = i_{uj} - i_{lj} \tag{1.5}$$

$$v_{cir,j} = \frac{1}{2} \left[ V_{dc} - \left( v_{uj} + v_{lj} \right) \right] = L_j \frac{di_{cir,j}}{dt} + R_j i_{cir,j}$$
(1.6)

where  $v_{cirj}$ ,  $v_{uj}$ ,  $v_{lj}$  are regarded as the inner unbalance voltage, upper arm voltage and lower arm voltage of phase j.

## 1.2.1.2. MMC control: Pulse-width modulation (PWM) and control loop

The completed controls of MMC must control the DC and AC sides [Per15], the energy transfer of the structure [Ber13], and the internal control (circulating current control and voltage balancing control). The internal control is the essential control part needed to ensure the operation of the converter for all the applications.

The internal control of MMC can be divided into averaging control and capacitor voltage balancing control. In [Hag09], a block diagram for averaging control is shown on Fig. 1.16. This control forces the phase averaging voltage  $v_{cj}$  to follow the reference  $v^*_{cj}$ , but it does not guarantee the balance of the capacitor voltages. Where  $v_{ci}$  is given by:

$$v_{cj} = \frac{1}{2N} \sum_{i=1}^{2N} v_{cji} ; \quad j = (a, b, c)$$
(1.7)

According to (1.6), the circulating current  $(i_{cir,j})$  can be directly controlled by regulating the voltage  $v_{cir,j}$ . The averaging control compares  $v_{cj}$  to the reference  $v^*_{cj}$ , generating the circulating current  $i^*_{cir,j}$  via the primary controller  $(C_v(s))$ . Then, the measured DC-loop current can follow this generated reference to tune the  $v_{cir,j}$  through the second controller  $C_i(s)$ . For example, when  $v^*_{cj} > v_{cj}$ ,  $i^*_{cir,j}$  increases, the function of the inner current loop on Fig. 1. 16 forces the actual circulating current  $i_{cir,j}$  to follow its command  $i^*_{cir,j}$ . As a result, the feedback control of  $i_{cir,j}$  enables  $v_{cj}$  to follow its command  $v^*_{cj}$  without being affected by the current load  $i_j$ .



Fig. 1.16: Averaging control proposed by [Hag09]

To generate the gate signal for each SM, several control schemes are proposed. The most implemented is a sinusoidal pulse-width modulation (PWM) technique. As presented in [Deb15], various PWM control techniques such as phase disposition (PD-PWM), phase opposition disposition (POD-PWM), alternate phase opposition disposition (APOD-PWM), phase-shifted carrier (PSC-PWM), and saw-tooth, are studied and compared. This modulation block receives the reference voltage v\*<sub>uj</sub> (see Fig. 1.17b). As shown in Fig. 1.17b, the number of SMs that need to be switched on for upper arm and lower arm are calculated at this stage. However, the specific SMs to be turned on are not determined yet. The maximum phase voltage ( $V_{LN,max}$ ) are expressed as a function of the modulation index *m* ( $0 \le m \le 1$ ). Thus, the modulation index *m* can be calculated and inserted into the PWM modulation block.



Fig. 1.17: Capacitor voltage balancing control methods:

(a) Individual capacitor voltage balancing (ICVB) proposed by Hagiwara M. [Hag11]

(b) Central capacitor voltage balancing (CCVB) proposed by Saeedifard [Sae10]

The Capacitor Voltage Balancing (CVB) control is needed for proper selection of SMs that should be turned-on. Two most implementations of CVB are:

- Individual capacitor voltage balancing (ICVB) (proposed by: Hagiwara M., et al. [Hag09] [Hag11]: Fig. 1.17a shows a block diagram of ICVB control method (also called "local capacitor voltage balancing control method"). The authors propose controller C(s) to force the individual DC capacitor voltage to follow its command v\*<sub>csm</sub>. As presented in this figure, the balancing control is based either upper- or lower-arm current, thus the polarity of output voltage reference v\*<sub>ibj</sub> should be changed according to the arm current (see details in [Hag09] [Hag11]). According to [Sho12] and [Hag11], the ICVB with PS-PWM control method requires another control block (called "arm balancing control") for the MMC stability.
- 2) Central capacitor voltage balancing (CCVB) (proposed by: Saeedifard and Iravani [Sae10]): As presented in Fig. 1.17b, CCVB is implemented just after the modulation block (which decides how many SMs should be turned on). The input of the CCVB algorithm are: the number of turnedon sub-modules ( $N_{uj}$  and  $N_{ij}$ ), the polarities of current arms ( $i_{uj}$  and  $i_{ij}$ ), and the sorting of capacitor voltages ( $V_{c1j}$ , ...,  $V_{cnj}$ ). Then, the specific SMs to be turned-on or turned-off are determined. Moreover, as presented in [Deb15] [Hag11] [Sae10], the CCVB with PD-PWM does not need additional control block. So, the CCVB with PD-PWM is selected as the converter control method in this dissertation.

Thus, the completed internal control method (averaging control and capacitor voltage balancing control method) is illustrated in Fig. 1.18.



Fig. 1.18: Completed internal control of MMC converter

According to Equation (1.6), the controller gains for the circulating current depend on a series resistance  $R_a$ , inductance  $L_a$ , and the PWM gain (as shown in Fig. 1.19a). The controller gain for the voltage block can be calculated directly from the capacitor in SM (see Fig. 1.19b). These gains basically depend on  $L_a$ ,  $R_a$ , and  $C_{SM}$ .



(b)

Fig. 1.19: Controller design:(a) PI control block for circulating current controller(b) Capacitor voltage control block

### 1.2.1.3. MMC losses modeling

Maximize the converter efficiency  $(\eta_{con})$  is set as one of our optimization objective. To achieve this, the converter losses modeling must be computed. This modeling is presented in this sub-section. The approximate semiconductor losses are calculated by using the simulated current waveforms and the semiconductor specifications from the manufacturers. The IGBT and diode on-state voltages and the switching energy losses of the semiconductor devices are approximated by [Roh10]:

$$g_{(i)} = \mathbf{u} + \mathbf{v} \left(\frac{i}{[A]}\right)^{w} \tag{1.9}$$

where i is the simulated device current  $i_C(t)$  or  $i_F(t)$ . g can be a collector-emitter voltage ( $v_{CE}$ ) or an energy on/off ( $E_{on,T}$  and  $E_{off,T}$ ) of IGBTs. g can also be a recovery voltage ( $v_F$ ) or a recovery energy ( $E_{rec,D}$ ) of anti-parallel diode (see Fig. 1.20a-b). u, v and w are the fitting parameters for voltage and energy of the semiconductor devices. These parameters are calculated by using the characteristic curves of  $v_{CE}$ ,  $E_{on,T}$ ,  $E_{off,T}$ ,  $E_{rec,D}$  as a function of the collector current  $i_C$  according to manufacturer's datasheets.

In [Gra08] [Zho14], the MOSFETs and diodes on-state voltage and the energy switching losses of the devices are approximated by:

$$v_{DS}(\mathbf{t}) = R_{on}.i_D(\mathbf{t}) \tag{1.10}$$

$$v_F(t) = R_{FO} + R_{don} \cdot i_F(t)$$
 (1.11)

$$E_{on,M} \approx V_{DS}(t_{sw}). i_D(t_{sw}). \frac{t_{fall}}{2}$$
(1.12)

$$E_{off,M} \approx V_{DS}(t_{sw}). i_D(t_{sw}). \frac{t_{rise}}{2}$$
(1.13)

$$E_{rec,D} \approx V_F(t_{sw}). Q_{rr} \tag{1.14}$$

where  $t_{fall},\ t_{rise},\ Q_{rr}$  are fall times, rise times and reverse recovery charge, respectively.



(b) MOSFET and anti-parallel diode.

In [Roh10], from Equations (1.9)-(1.14), conduction and switching losses are calculated within one fundamental output time period  $2\pi/\omega$  with the simulated currents  $i_n(t)$  and the use of characteristic curves and values in manufacturer's datasheets:

$$P_{con,n} = \frac{\omega}{2\pi} \int_{t_s}^{t_s + \frac{\omega}{2\pi}} i_n(\tau) v_n(i_n(\tau)) d\tau$$
(1.15)

$$P_{sw,n} = \frac{\omega}{2\pi} \sum_{sw,n=1}^{N_{sw,n}} \left[ \frac{v_{n,off}(t_x)}{v_{n,ref}} E_n(i_n(t_{sw,n})) \right]$$
(1.16)

where *n* can be IGBT part, MOSFET part and diode part.  $P_{sw,n}$ ,  $E_{sw,n}$  are the power switching losses and the energy switching losses of device *n*.  $E_{sw,n}$  is calculated at each

switching time  $t_{sw,n}$ .  $N_{sw,n}$  are the numbers of all switching events of device n.  $v_{n,off}$  and  $i_n$  are the simulated voltage and current of the device *n*. The total losses of each part are calculated by Equation (1.17).

$$P_{t,n} = P_{con,n} + P_{sw,n} \tag{1.17}$$

As described in [Kol12] [Mar02], as shown in Equation (1.18), the minimum value required for the capacitor of one cell can be expressed as a function of the maximum pulsation energy ( $\Delta W_{max}$ ), the number of SMs (N), the capacitor voltage ripple ( $\varepsilon_v$ ) and the nominal capacitor voltage ( $V_{c,nom}$ ). The minimum inductor value with PD-PWM Equation (1.19) is expressed as a function of the arm current ripple ( $\varepsilon_i$ ), the switching frequency ( $f_{sw}$ ), the maximum capacitor voltage ( $v_{c,max}$ ) and the number of SMs (N):

$$C_{SM,min} = \frac{\Delta W_{max}}{N.\,\varepsilon_{\nu}.\,\nu_{c,avg}} \tag{1.18}$$

$$L_{j,min} = \frac{0.5}{N.\,\varepsilon_i.\,f_{sw}}.\,\,v_{c,max} \tag{1.19}$$

In [Mir14], capacitor losses are usually calculated considering an equivalent series resistance (ESR) and the capacitor current  $i_{CSM}$  (see Fig. 1.15a):

$$ESR = \frac{\tan(\delta)}{C_{SM}\omega} \tag{1.20}$$

$$P_{C,SM} = ESR. i_{C_{SM,eff.}}^2$$
(1.21)

where  $\omega$  is a frequency in radians and tan( $\delta$ ) is a loss angle which is nearly constant for each type of dielectric materials.

In this thesis manuscript, the authors propose the geometry of the arm inductor as shown in Fig. 1.21. Then the inductor losses (core loss Steinmetz Equation (1.22) [Ven02]) and winding losses Equation (1.24) are computed as a function of its geometry variables, arm currents ( $i_{uj}$ ,  $i_{lj}$ ), and also materials (details are given in [Lef12]). Thus, the total inductor losses is the sum of core losses and winding losses as shown in Equation (1.25).

$$P_{iron,vol}\left[\frac{W}{cm^3}\right] = k. f_s^{\alpha}. B_M^{\beta}$$
(1.22)

$$vol_{core}[m^3] = 4S\left(\sqrt{S} + \sqrt{A} - \frac{e}{4}\right)$$
(1.23)

$$P_{copper} = r_{winding} \cdot i_{uj,eff}^2 , \quad j = (a, b, c)$$
(1.24)

$$P_{t,ind} = P_{iron,vol} \times vol_{core} + P_{copper}$$
(1.25)



Fig. 1.21: Geometry of inductor.

where k,  $\alpha$ , and  $\beta$  are coefficients that depend on core material, operating frequency and core shape [Sul11]. S, A, and e are square cross section of ferrite core, winding square area, and air gap of inductor design respectively.

These geometric variables will be defined as optimization variables and are described in Section 1.2.2. The overall losses of MMC is given by Equation (1.26):

$$P_{t,MMC} = 6 \times (N(P_{t,n1} + P_{t,n2} + P_{C,SM}) + P_{t,ind})$$
(1.26)

where, 
$$P_{t,n1} = P_{t,T1} + P_{t,D1}$$
 or  $P_{t,n1} = P_{t,M1} + P_{t,D1}$  (1.27)

$$P_{t,n2} = P_{t,T2} + P_{t,D2}$$
 or  $P_{t,n2} = P_{t,M2} + P_{t,D2}$  (1.28)

#### 1.2.1.4. Thermal and heat-sink modeling

The equivalent thermal circuit diagram presented in [Roh10] is used to calculate the junction temperature of semiconductor devices in SM-MMC (sub-module MMC). Furthermore, for the same objective, [Qin11] proposed the power loss calculation with junction temperature feedback. In this dissertation, the thermal diagram is used to calculate the thermal resistance  $R_{thhs}$ . Thanks to the datasheet of the heat-sink and its analytical model (1.29), its length  $L_{hs}$  and its volume can be calculated as shown in Fig. 1.22 [Lef12]. Where  $a_{hs}$ ,  $b_{hs}$ ,  $c_{hs}$  are fitting parameters of the heat-sink from manufacturer's datasheets (details in [Lef12] [Sok15A]).

$$R_{thhs}(L_{hs}) = a_{hs} + b_{hs} e^{-c_{hs}L_{hs}}$$
(1.29)



Fig. 1.22: Thermal and heat-sink modeling.

## 1.2.2. Pre-dimensioning design for MMCs

In this sub-section, we present the optimization problem such as: objectives, variables and parameters, constraints, optimization tool and its process. Then some converter specifications are proposed in order to validate our generic design to optimize MMC converters.

### 1.2.2.1. Optimization design description

*Optimization objective*: Maximizing the converter efficiency ( $\eta_{MMC}$ ) and minimizing the overall volume (Vol<sub>MMC</sub>) is defined as a bi-objective optimization problem:

$$P_{out} = \left| \sqrt{3} \times V_{LL,rms} \times I_{p,rms} \times \cos(\varphi) \right|$$
(1.30)

$$\eta_{MMC} = \frac{P_{out}}{P_{in}} = \frac{P_{out}}{P_{out} + P_{t,MMC}}$$
(1.31)

$$Vol_{MMC} = Vol_{t,hs} + Vol_{t,capa} + Vol_{t,ind}$$
(1.32)

where  $Vol_{t,hs}$ ,  $Vol_{t,capa}$ ,  $Vol_{t,ind}$  are the total volume of heat-sinks, capacitors, and inductors. The volume calculation of heat-sink and capacitor are based on manufacturer's datasheets. The calculation of the inductor volume is computed by its geometry as proposed in Fig. 1.21.

| Converter 1         |               | Converter 2         |             |  |
|---------------------|---------------|---------------------|-------------|--|
| V <sub>LL,rms</sub> | 400V          | V <sub>LL,rms</sub> | 2.3kV       |  |
| I <sub>p,rms</sub>  | 20A           | I <sub>p,rms</sub>  | 100A        |  |
| $V_{dc}$            | 687V          | $V_{dc}$            | 3.9kV       |  |
| $S_{out}/Cos(\phi)$ | 13.85kVA/0.95 | $S_{out}/Cos(\phi)$ | 398kVA/0.95 |  |
| m                   | 0.95          | m                   | 0.95        |  |

Table 1.10: Design converter specifications

To validate the generic prototyping tool, two converter specifications are proposed in Table 1.10. Then, the simulation results are presented in Section 1.2.3.

*Optimization variables*: the number of SMs ( $N_{SM}$ ) is defined as an optimization variable. In Section 1.2.1.3, the minimum required value for capacitor and arm inductor are calculated individually. However, in some converter applications, these minimum values are not the accurate selection criteria. The paper [Zyg13] shows the relationship between these two variables. That is why  $C_{SM}$  and  $L_j$  should be considered as optimization variables. Numerous heat-sinks ( $N_{hs}$ ) from manufacturers are also introduced in the optimization process and regarded as one of optimization's variables. The carrier frequency ( $f_c$ ) is also considered as an optimization variable for the compromise between converter efficiency and THD of the output voltage. Finally, some geometry inductor variables such as air gap (e), wire cross section (s), core square cross section (S), winding square area (A), and wire turn numbers ( $n_l$ ) are defined as optimization variables. Thus, the eleven optimization variables are defined in the vector X and are presented in the following list:

 $X = (N_{SM}, T_{semi}, C_{SM}, L_{j}, N_{hs}, f_{c}, e, A, S, s n_{l})^{t}$ 

- $N_{SM} \in \{2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15\};$
- *T<sub>semi</sub>*: table of semiconductor devices;
- $C_{SM} \in [0.1 \text{mF}, 10 \text{mF}];$
- $L_j \in [0.1 \text{mH}, 10 \text{mH}];$
- $N_{hs} \in \{1, \dots, 15\}$  list of 15 types of heat-sink ;
- $f_c \in \{1 \text{ kHz}, \dots, 10 \text{ kHz}\};$
- $e \in [0, 5mm];$
- $A \in [10^{-4} \text{m}^2, 100 \times 10^{-4} \text{m}^2];$
- $S \in [10^{-6} \text{m}^2, 36 \times 10^{-4} \text{m}^2];$
- $s \in [10^{-7} \text{m}^2, 16 \times 10^{-6} \text{m}^2];$
- $n_l \in [1, 200].$

*Optimization constraints*: in this optimization design, some optimization constraints over electrical, thermal, geometric and operating conditions are considered as follow and summarized in Table 1.11.

| Quantity             | Constraints                          |  |  |
|----------------------|--------------------------------------|--|--|
| Cell capacitor       | $C_{SM,min} \leq C_{SM}$             |  |  |
| Arm inductor         | $L_{j,min} \leq L_j$                 |  |  |
| THD of phase voltage | THD≤14%                              |  |  |
| Semiconductor        | $V_{SM} \leq V_{semi,ref}$           |  |  |
| Junction temperature | $T_j \leq T_{j,max}$                 |  |  |
| Current density      | $J \leq 10 A/mm^2$                   |  |  |
| Inductor geometric   | n <sub>l</sub> .s <k<sub>w.A</k<sub> |  |  |
| Heat-sink length     | L <sub>semi</sub> <l<sub>hs</l<sub>  |  |  |

Table 1.11: Optimization design constraints

- *Electrical*: the cell capacitor and arm inductor selection must be greater than its minimum values as described in the previous section (with  $\varepsilon_v =$ 10% and  $\varepsilon_i =$  10%). Moreover, the reference voltage of semiconductor (V<sub>semi,ref</sub>) must be higher than SM voltage (V<sub>SM</sub>). In [Fal14], the total harmonic distortion (THD) of the phase voltage is studied. In this manuscript, the THD is set as one of the constraints.
- *Thermal*: the junction temperature T<sub>j</sub> of the system must not exceed a maximum junction temperature that is imposed by the device manufacturers (T<sub>j,max</sub>).
- *Current density*: the current density (J) in the copper wire must be lower than 10A/mm<sup>2</sup>, to avoid excessive temperature rise in the inductor wire.
- *Inductance*: the geometric variables are independent. Equation (1.33) presents the geometric constraint for the inductor. This constrain must ensure that the area of the wire section multiplied by the number of windings must be lower than the winding area window A (considering a filling factor k<sub>w</sub>). The 3F3 power material is used as the magnetic material.

$$n_l.\,\mathrm{s} < k_w.\,\mathrm{A} \tag{1.33}$$

• *Length*: the heat-sink length (L<sub>hs</sub>) must be longer than the maximum semiconductor length (L<sub>semi</sub>).

#### **1.2.2.2.** Optimization tool and process

*Optimization tool*: Several optimization methods are discussed in [Mir14]. The MMC modeling is implemented with MATLAB/Simulink. Some variables being continuous and some being discrete, a mixed integer programming problem is considered. According to [Mir14], the stochastic Genetic Algorithm (GA) method is a suitable choice to solve this optimization problem and especially in power electronics [Sok15B] [Sok15A]. A NGPM-NSGA-II program in MATLAB, proposed in [Lin11], is used to solve this bi-objective problem. Finally, the Pareto fronts are proposed and discussed in the next section.

*Optimization process*: Fig. 1.23 shows an optimization flowchart for this predimensioning design. The IGBTs, MOSFETs, heat-sinks, and capacitors databases are classified and summarized in Appendix A.



Fig. 1.23: Optimization flowchart

## 1.2.3. Optimization results

In this section, the optimization results for two converter specifications are presented and analyzed in detail. The selection of the optimal solution is reached by the help of a posterior analysis.



Fig. 1.24: Pareto fronts' results:

(a) Design converter 1, S=13.85kVA,  $V_{dc}=687V$ 

(b) Design converter 2, S=398kVA,  $V_{dc} = 3.9kV$ .

#### **1.2.3.1.** Pareto fronts' results

The GA parameters are: 50 generations and 20 individuals (24 hours of computational time with DELL Intel Core 2). For a generic optimization tool, two Pareto fronts for two different converter applications are illustrated. For each Pareto front, the number of points in the Pareto front depends on the number of individuals and generations. Thus, the designer cannot set, a priori, the number of points on the Pareto front. Fig. 1.24a and Fig. 1.24b represent the Pareto fronts of converter 1 and converter 2, respectively:

- Converter 1 (S<sub>1</sub> = 13.85kVA, V<sub>dc1</sub> = 687V, V<sub>ll1,rms</sub> = 400V): Pareto front provides 9 optimal solutions from the last generation. The converter efficiency and its volume vary from 97.1% to 97.165% and from 11 to 12 liters.
- Converter 2 ( $S_2 = 398$ kVA,  $V_{dc2} = 3.9$ kV,  $V_{ll2,rms} = 2.4$ kV): Pareto front provides 17 optimal solutions. The converter efficiency and the converter volume are in the range from 97.14% to 97.78% and from 160 to 218 liters, respectively.

#### **1.2.3.2.** Optimization solution discussions

The converter efficiency is mainly limited by the THD constraint. This constraint leads to have a higher number of SMs or to increase the switching frequency which leads to increase the converter losses. Nevertheless, the advantages of this constraint are the reduction of the cost and the size of the output filter stage. For example, 4 SMs per arm for converter 2, its efficiency is higher than 99% but its THD of phase voltage is higher than 35%. So the converter needs a large output filter stage. Whereas, all optimal solutions, the converter efficiency is between 97.14% and 97.78% but its THD is below 14% which is a compromise of the output filter design.

To further analyze optimization solutions, the optimization results of converter 2 are deeply described. As mentioned in the previous section, THD constraint is a major factor for converter efficiency evolution. The four variables ( $N_{SM}$ ,  $C_{SM}$ ,  $L_{arm}$ ,  $F_{cr}$ ) from eleven variables of the vector X are the main candidates to ensure the THD level to stay below a limit. As shown in Fig. 1.25a,  $N_{SM}$  is equal to nine or ten. Actually, this variable could be higher than ten that surely would give a very low THD but would increase the converter power losses. Unfortunately, that would lead to decrease the converter efficiency that we want to maximize. According to 17 optimal solutions in the Pareto front, the evolution of  $C_{SM}$  results is between 6mF to 7.6mF (Fig. 1.25b). In Fig. 1.25c, we can notice that  $L_{arm}$  varies from 2.5mH to 4.6mH. Fig. 1.25d shows that the variable  $F_{cr}$  does not vary so as to minimize switching losses of active components. And Fig. 1.25e-i are the evolution results of the inductor geometric variables (e, S, A, s, n<sub>l</sub>). These solutions must verify the optimization constraints (see Table 1.11).



Fig. 1.25: Results of each optimization variable which corresponds to the 17 solutions for the converter 2 (Fig. 1.24b: Pareto fronts results of converter 2).



(a)

0.05 Times (s)

0.05 Times (s)

(c)

0

Ō

460<sub>1</sub>

€ 460 440 > 420









0.1

0.1







- (a) Current waveforms:  $i_{load}$ ,  $i_{up}$ , and  $i_{low}$
- (b) 10- levels line-to-neutral voltage for nine SMs per arm
- (c) Capacitor voltage balancing for upper and lower arm in one phase
- (d) Current definition of one SM
- (e) Current waveforms for each component in one SM
- (f) Corresponding losses of each component in one SM.

The selection of an optimal point from the Pareto front is, normally, based on the choice of designers or sometime is based on the external special constraints [Sok15B]. Here, we chose the efficiency to be the priority criterion. So, some electrical waveforms of this optimal point ( $\eta_{MMC} = 97.78\%$  and  $Vol_{MMC} = 218$  liters from converter 2:  $S_2 = 398$ kVA,  $V_{dc2} = 3.9$ kV,  $V_{II2,rms} = 2.4$ kV) are presented. Fig. 1.26a-c show the output current and branch current waveforms, ten levels line-neutral voltages ( $V_{LN,max} = mV_{dc}/N = 1.85$ kV), and waveforms of capacitor voltages ( $V_{CSM} = V_{dc}/N = 433$ V), respectively. Furthermore, Fig. 1.26d presents the definition of current path through each component in one SM. Their corresponding waveforms are illustrated in Fig. 1.26e that lead to assume that the power losses in the lower IGBT are the highest amongst other. In contract to this, its anti-parallel diode power losses are the lowest one. These analyses are validated with the power losses diagram of each component in one SM in Fig. 1.26f.

As shown in Table 1.12, the majority of MMC losses are semiconductor losses. Moreover, nearly 90% of losses are conduction losses. These results match to the results of converters losses calculations in [Roh10] [Zho14].

| Optimal                        | Losses                   | Volumes                                |
|--------------------------------|--------------------------|----------------------------------------|
| $\eta_{MMC} = 97.78\%$         | $P_{sw} = 750W; (9.9\%)$ | Capacitor 0.1063m <sup>3</sup> ; (49%) |
| $Vol_{MMC} = 0.218 \text{m}^3$ | $P_{con} = 7kW; (89\%)$  | Heat-sink 0.106 m <sup>3</sup> ; (49%) |
|                                | $P_{CSM} = 10W; (0.1\%)$ | Inductor 0.003 m <sup>3</sup> ; (2%)   |
|                                | $P_{t,ind} = 65W; (1\%)$ |                                        |
|                                | $P_{t,MMC} = 7.825 kW$   |                                        |

Table 1.12: MMC loss and volume distributions of converter

#### 1.2.4. Conclusion

We propose a generic virtual prototyping tool to optimize the MMCs. In order to achieve this goal, two main important parts are needed: a generic model of MMC and an optimization tool. Maximize the converter efficiency and minimize its volume define a bi-objective optimization problem. The optimization variables and constraints in the system are discussed. The optimization tool allows analyzing the Pareto fronts. To validate a generic virtual prototyping tool, two different converters specifications are optimized: 13.85kVA and 398kVA. Optimization solutions are illustrated in Pareto fronts.

After the global MMC structure is pre-determined, we look inside one sub-module about its fundamental auxiliary functions (IGBTs gate driver functions). They are introduced shortly in the following section and detailed in the next chapter.

A high galvanic insulation voltage gate driver system (signals transmission, power transmission, protections and defaults information transmission) of IGBT or MOSFET in one SM will be proposed and optimized for MMC in medium voltage applications (where the DC voltage is up to 50kV).

## 1.3. Introduction to gate drivers for IGBT modules in MMC-MVDC (Mediumvoltage direct current) applications

In this section, we present the main requirements of gate drivers for IGBT in MMC-MVDC applications. Moreover, the discussions about the IGBT gate drivers topologies are provided.

## **1.3.1.** Requirements and challenges for IGBT gate drivers in MMC-MVDC applications

As presented in Fig. 1.27, the galvanic insulation level is equal to the DC bus voltage. In case of  $V_{dc}$  up to 50kV, there are multiple challenges for gate drivers designs such as: insulation technologies (optical, capacitive coupling, planar transformer, coreless transformer, ceramic etc.), gate driver topologies, etc. Moreover, the optimization aspect consideration is also a major concern. The function of a gate driver is not just to transmit the orders but also to provide the power supply, protect the IGBT module, and return the status of the switch (see Fig. 1.27). Thus, the IGBT gate drivers for high insulation voltage capabilities designs are detailed in Chapter 2.



Fig. 1.27: Synopsis of IGBT gate drivers: proposed IGBT gate drivers for one SM with determined galvanic insulation voltage level ( $V_{dc}$ )

# 1.3.2. General synopsis of IGBT gate drivers for a sub-module (SM) of MMC-MVDC applications

Fig. 1.28a and Fig. 1.28b show two synopsizes of IGBT gate drivers for one SM of MMC. Basically, in one SM (see Fig. 1.13a), there are two insulated groups of signals to transfer by the help of IGBTs' gate drivers. To design these gate drivers' systems, we can

perform with a classical solution (see Fig. 1.28a) and a challenge solution (see Fig. 1.28b). We have two different insulation voltage levels: one is a high galvanic insulation  $(V_{dc})$  and another one is a low insulation voltage level  $(V_{SM})$ .

For example, a MV-MMC converter specification:  $V_{dc} = 15kV$ , and  $N_{SM} = 10$  per arm. So,  $V_{SM} = V_{dc}/N_{SM} = 15kV/10 = 1.5kV$ . Thus,  $V_{dc} = 15kV$  and  $V_{SM} = 1.5kV$  are a high- and low-insulation voltage requirements, respectively. In Fig. 1.28b; all the information such as PWM, power supply, defaults are transmitted from primary side to the secondary side through high insulation barrier ( $V_{dc}$ ) for the lower IGBT. Then, at secondary side, the information is forwarded from the lower IGBT to the higher IGBT through a lower barrier insulation voltage level ( $V_{SM}$ ). This technique provides us several advantages compared to the classical method as in Fig. 1.28a: reduction of the size of the overall gate drivers, reduction of electromagnetic immunities (EMI) problems (reduced common-mode circulating current in SM structure [Ngu16]).



Fig. 1.28: Synopsis of IGBT gate drivers:

- (a) Classical solution for high insulation voltage IGBT gate driver in one SM
- (b) Challenging solution for high insulation voltage IGBT gate driver in one SM

#### 1.4. Conclusion

This chapter presents a global optimization of MMCs for MV applications with the help of a generic virtual prototyping tool (generic modeling of MMC converters and optimization tool). Generic converter modeling and optimization tools are implemented in MATLAB<sup>TM</sup>/Simulink. Maximizing the converter efficiency and minimizing its volume are set as a bi-objective problem to be solved with respect to numerous constraints.

To validate our proposed MMC optimization designs, two different converter specifications (converter 1:  $S_1 = 13.85$ kVA,  $V_{dc} = 687$ V,  $V_{ll,rms} = 400$ V. Converter 2:  $S_2 = 398$ kVA,  $V_{dc} = 3.9$ kV,  $V_{llrms} = 2.3$ kV) are considered. The optimization results under Pareto fronts for each proposed converter were shown. Then, the detailed analyses of these results were also mentioned.

After pre-dimensioning MMC converters, we look inside a power cell (Sub-Module) design for MV-applications of this multilevel converter. So, at the end of this chapter, we provide the challenge design of power semiconductor gate drivers and also limitation of galvanic insulation for safety reason. As a result, high galvanic insulation capability of power device gate drivers design is required for MV-MMC applications. Two feasible gate driver topologies are discussed by taking into account high- and low-insulation considerations. Actually, the gate driver system should be optimized and will be presented in the next chapter.

#### REFERENCES

- [Ame15] Amer M.Y.M. Ghias, Josep Pou, Gabriel J. Capella, Vassilios G. Agelidis, Ricardo P. Aguilera, and Thierry Meynard, "Single-carrier phase-disposition PWM implementation for multilevel flying capacitor converters," *IEEE Trans. On Power Electronic. (Letters)*, vol. 30, n. 10, pp. 5376-5380, Oct. 2015
- [Ant15] Antonios Antonopoulos, Lennart Angquist, Lennart Harefors, Hans-Peter Nee, "Optimal selection of the average capacitor voltage for vriable-spedd drives with modular multilevel converters," *IEEE Trans. On Power Electronics*, vol. 30, no. 1, pp.227-234, January 2015.
- [Arm16] Arman Hassanpoor, Amin Roostaei, Staffan Norrga, Markus Lindgren, "Optimizationbased cell selection method for grid-connected modular multilevel converters," *IEEE Trans. On Power Electronics*, vol. 31, no. 4, pp.2780-2790, Apr. 2016
- [Bak75] Baker R.H., Bannister L.H., "Electric power converters," U.S. Patent 3867643, Feb. 1975.
- [Ber13] G. Bergna, E. Berne, P. Egrot, P. Lefranc, A. Arzandé, J-C. Vannier, M. Molinas, "An Energy-based controller for HVDC Modular Multilevel Converter in decoupled double synchronous reference frame for voltage oscillation reduction", *IEEE Trans. on Ind. Electronic.*, vol. 60, n. 6, pp. 2360-2371, June 2013.
- [Chi13] Chivite-Zabalza, J.; Izurza-Moreno, P.; Madariaga, D.; Calvo, G.; Rodríguez, M.A., "Voltage Balancing control in 3-Level Neutral-Point Clamped Inverters Using Triangular Carrier PWM Modulation for FACTS Applications," *IEEE Trans. on Power Electronic.*, vol. 28, no. 10, pp.4473-4484, Oct. 2013.
- [Cho14] Choudhury, A.; Pillay, P.; Williamson, S.S., "Comparative Analysis Between Two-Level and Three-Level DC/AC Electric Vehicle Traction Inverters Using a Novel DC-Link Voltage Balancing Algorithm," *IEEE Journal of Emerg. And Sel. Top. in Power Electronic.*, vol.2, no.3, pp.529-540, Sept. 2014.
- [Cho15] Choudhury, A.; Pillay, P.; Williamson, S.S., "A Hybrid PWM-Based DC-Link Voltage Balancing Algorithm for a Three-Level NPC DC/AC Traction Inverter Drive," *EEE Journal of Emerg. And Sel. Top. in Power Electronic.*, vol.3, no.3, pp.805-816, Sept. 2015.
- [Cho16] Choudhury, A.; Pillay, P.; Williamson, S.S., "Modified DC-Bus Voltage Balancing Algorithm for a Three-Level Neutral-Point-Clamped PMSM Inverter Drive With Reduced Common-Mode Voltage," *IEEE Trans. on Ind. Appli.*, vol.52, no.1, pp.278-292, Jan.-Feb. 2016.
- [Chr07] Christian Dietrich, Swen Gediga, Marc Hiller, Rainer Sommer, Hans Tischmacher, "A new 7.2kV medium-voltage 3-level-NPC inverter using 6.5kV-IGBTs," *EPE*'07, pp. 1-9, 2007, Aalborg, Denmark.
- [Chu11] Chun Gao, Jianguo Jiang, Xingwu Yang, Liang Xie, Kai Cao, "A novel topology and control strategy of modular multilevel converter (MMC)," *ICECE*, pp. 967-971, 16-18 Sept. 2011, Yichang, China.

- [Con10] Cong, M. Wu., Avenas, Y., Miscevic, M., Wang, M.X., "Thermal analysis of a submodule for modular multilevel converters," *APEC'14*, pp. 2675-2681, 2014, Fort Worth, TX, USA.
- [Dan15] Daniel Siemaszko, "Fast sorting method for balancing capacitor voltages in modular multilevel converters," *IEEE Trans. on Power Electronics*, vol. 30, no. 1, pp.463-470, January 2015.
- [Deb15] Debnath S., Qin J., bahrani B., Saeedifard M., Barbosa P., "Operation, Control, and Application of the Modular Multilevel Converter: A review," *IEEE Trans. on Power Electronics*, vol. 30, no. 1, pp.37-53, January 2015
- [Fal14] Falahi G., Wensong Y. Huang A.Q., "THD minimization of MMC with unequal DC values," ECCE, pp. 2153-2158, 14-18 Step. 2014, Pittsburgh, PA., USA.
- [Gao15] Gao F., Niu D., Tian H., Jia C., Li N., Zhao Y., "Control of parallel-connected modular multilevel converters," *IEEE Trans. on Power Electronic.*, vol. 30, n. 1, pp. 372-386, Jan. 2015
- [Gow15] Gowaid I.A., Adam G.P., Massoud A.M., Ahmed S., Holliday D., Williams B.W., "Quasi Two-level Operation of Modular Multilevel Converter for Use in a High-Power DC Transformer with DC fault Isolation Capability," *IEEE Trans. on Power Electronics*, vol. 30, no. 1, pp.108-123, January 2015.
- [Gra08] Graovac D., Purschel M., Kiep A., "Mosfet Power Losses Calculation Using the Datasheet Parameters," Application Note v1.1, Feb. 2008.
- [Hag09] Hagiwara M., Akagi H., "Control and Experiment of Pulse-width-Modulated Modular Multilevel Converters," *IEEE Trans. on Power Electronics*, vol. 24, no. 7, pp.1737-1746, July 2009.
- [Hag11] Hagiwara M., Maeda R., Akagi H., "Control and Analysis of the Modular Multilevel Converter Cascade Converter Based on Double-Star Chopper-Cells (MMC-DSCC)," *IEEE Trans. on Power Electronics*, vol. 26, no. 6, pp.1649-1658, June 2011.
- [Ham97] Hammond P., "A new approach to enhance power quality for medium voltage ac drives," *IEEE Trans. on Ind. Appli.*, vol. 33, pp. 202-208, Jan./Feb. 1997
- [Han15] Hang Yin; Dieckerhoff, S., "Experimental comparison of DPC and VOC control of a three-level NPC grid connected converter," PEDG, pp.1-7, 22-25 June 2015.
- [Hyu16] Hyun-woo Sim, June-seok Lee, Kyo-beum Lee, "Detecting open-switch faults," IEEE Ind. Appl. Mag., Mar./Apr. 2016
- [Jos02] Jose Rodriguez, Jih-Sheng Lai, Fang Zheng Peng, "Multilevel inverters: A survey of topologies, controls, and applications," *IEEE Trans. on Ind. Electronic.*, vol.49, no. 4, pp. 724-738, August 2002.
- [Jos07] Jose Rodriguez, Steffen Bernet, Bin Wu, Jorge O. Pontt, Samir Kouro, "Multilevel voltage-source-converter topologies for industrial medium-voltage application," *IEEE Trans. on Ind. Electronic.*, vol. 54, no. 6, pp. 2930-2945, Dec. 2007.
- [Ken15] Kenzelmann S., Rufer A., Dujic D., Canales F., De Novaes Y.R. "Isolated DC/DC structure based on Modular Multilevel Converter," *IEEE Trans. on Power Electronic.*, vol. 30, no. 1, pp.89-98, Jan. 2015.

- [Kon12] Konstantinou, G.; Pulikanti, S.R.; Ciobotaru, M.; Agelidis, V.G.; Muttaqi, K., "The seven-level flying capacitor based ANPC converter for grid intergration of utility-scale PV systems," *PEDG*, pp.592-597, 25-28 June 2012.
- [Kol12] Kolb, J.; Kammerer, F.; Braun, M., "Dimensioning and design of a Modular Multilevel Converter for drive applications," *EPE/PEMC*, pp.LS1a-1.1-1-LS1a-1.1-8, 4-6 Sept. 2012.
- [Lad12] Ladoux, P.; Marino, P.; Raimondo, G.; Serbia, N., "Comparison of high voltage modular AC/DC converters," SPEEDAM, pp.843-848, 20-22 June 2012.
- [Lai96] J. S. Lai, Peng F.Z., "Multilevel converters- A new breed of power converters," *IEEE Trans. on Ind. Appl.*, vol. 32, n. 3 pp. 509-517, May/Jun. 1996
- [Lef12] Lefranc P., Jannot X., Dessante P., "Virtual prototyping and pre-sizing methodology for buck DC-DC converters using genetic algorithms," *IET Power Electronic*, vol. 5, iss 1, pp.41-52, Jan. 2012
- [Lin11] Lin Song, "NGPM-A NSGA-II Program in Matlab," Aerospace Structural Dynamics Research Laboratory, College of Astronautics, Northwestern Polytechnical University, version 1.4, China, 2011.
- [Mar02] R. Marquardt, "Current Rectification Circuit for Voltage Source Inverters with Separate Energy Stores Replaces Phase Blocks with Energy Storing Capacitors," German Patent (DE10103031A1), 25 July 2002.
- [Mar03] Marquardt R., Lesnicar A., "An innovative modular multilevel converter topology suitable for a wide power range," *IEEE PowerTech Conf.*, 23-26 June 2003, Bologna, Italy.
- [Mar10] Mariusz Malinowski, K. Gopakumar, Jose Rodriguez, Marcelo A. Pérez, "A survey on cascaded multilevel inverters," *IEEE Trans. on Ind. App.*, vol. 57, n. 7, pp. 2197-2206, Jul. 2010.
- [Mar15] Martin CONG WU, "Etude prospective de la topologie MMC et du packaging 3D pour la realization d'un variateur de vitesse en moyenne tension," *Thesis Dissertation*, G2elab, Université de Grenoble, 2015.
- [Mey92] Meynard T.A., Foch H., "Multilevel choppers for high voltage applications," *Eur. Power Electronic. Drives J.*, vol. 2, n. 1, Mar. 1992
- [Mey98] Meynard T.A., Foch H., "Electronic device for electrical energy conversion between a voltage source and a current source by means of controllable switching cells," U.S. Patent 5 737 201, Apr. 7, 1998 (priority to 1991)
- [Mic15] Michail Vasiladiotis, Alfred Rufer, "Analysis and control of modular multilevel converters with integrated battery energy storage," *IEEE Trans. on Power Electronic.*, vol. 30, no. 1, pp. 163-175, Jan. 2015
- [Min14] MingGuo Jin; Parastar, A.; Jul-Ki Seok, "High efficiency multilevel flying-capacitor DC/DC converter for distributed generation applications," ECCE, pp.4269-4275, 14-18 Sept. 2014.

- [Mir14] Mirijafari M., Balog R.S, "Survey of Modelling Techniques Used in Optimization of Power Electronic Components," *IET Power Electronic*, vol. 7, iss 5, pp.1192-1203, October 2014.
- [Nab81] Nabae, A.; Takahashi, I.; Akagi, H., "A New Neutral-Point-Clamped PWM Inverter," IEEE Trans. on Ind. Appl., vol.IA-17, no.5, pp.518-523, Sept. 1981.
- [Ngu16] Nguyen Van-sang, Lyubomir Kerachev, Pierre Lefranc, Jean-Christophe Crebier, "Characterization and analysis of an innovative gate driver and power supplies architecture for HF power devices in harsh environment," 9<sup>th</sup> Inter. Conf. on Integrated Power Electronic. Sys. (CIPS), March 2016, Nuremberg, Germany.
- [Nik15] Nikola Stankovic, Gilbert Bergna, Amir Arzande, Erik Berne, Philippe Egrot, Jean-Claude Vannier, "An optimization-based control strategy for modular multilevel converters: design and implementation," *PEDS*, 9-12 June 2015, Sydney, Australia.
- [Nog98] Noguchi T., Tomiki H., Kondo S., Takahashi I., "Direct power control of PWM converter without power-source voltage sensors," *IEEE Trans. on Ind. Electronic.*, vol. 34, n. 3, pp. 473-479, 1998.
- [Oud10] Oudjebour, Z.; Berkouk, E.M.; Mahmoudi, M.O., "Modelling, control and feedback control of the multilevel flying capacitors rectifier. Application to double star induction machine," *EnergyCon*, pp.507-512, 18-22 Dec. 2010.
- [Per15] Perez M.A, Bernet S., Rodriguez J., Kouro S., Lizana R., "Circuit Topologies, Modeling, Control Schemes, and Applications of Modular Multilevel Converters," *IEEE Trans. on Power Electronic.*, vol. 30, n. 1, pp. 4-17, Jan. 2015.
- [Pul11] Pulikanti, S.R.; Dahidah, Mohamed S.A; Agelidis, V.G., "Voltage Balancing Control of Three-Level Active NPC Converter Using SHE-PWM," *IEEE Trans. on Power Del.*, vol. 26, n. 1, pp.258-267, Jan. 2011.
- [Roh10] Rohner, S.; Bernet, S.; Hiller, M.; Sommer, R., "Modulation, Losses, and Semiconductor Requirements of Modular Multilevel Converters," *IEEE Trans. on Ind. Electronic.*, vol.57, no.8, pp.2633-2642, Aug. 2010.
- [Sae10] Saeedifard M., Iravani R. "Dynamic Performance of a Modular Multilevel Back-to-Back HVDC System," *IEEE Trans. on Power Del.*, vol. 25, n. 4, pp.2903-2912, October 2010
- [Sal15] Salinas-Salinas, F.; Gonzalez, M.; Escalante, M.; de Leon-Morales, J., "Control Design Strategy for Flying Capacitor Multilevel Converters based on Petri Nets," *IEEE Trans.* on Ind. Electronic., vol. 63, n. 3, pp.1728-1736, 2015.
- [Sch01] Schmitt, B.P.; Sommer, R., "Retrofit of fixed speed induction motors with medium voltage drive converters using NPC three-level inverter high-voltage IGBT based topology," *ISIE*, vol.2, pp.746-751, 2001.
- [Sho12] Shojaei A., Joos G., "An Improved Modulation Scheme for Harmonic Distortion in Modular Multilevel Converter," *Power and Energy Society General Meeting*, 2012 *IEEE* pp.1,7, 22-26 July 2012.
- [Shu04] Shukla, A.; Ghosh, A.; Josh, A., "Flying capacitor multilevel inverter and its applications in series compensation of transmission lines," in *Power Engineering Society General Meeting*, 2004 IEEE, vol. 2, pp.1453-1458, June 2004.

- [Sol13A] Solas E., Abad G., Barrena J.A., Aurtenetxea S., Carcar A., Zajac L., "Modular Multilevel Converter with different Submodule Concepts – Part I: Capacitor Voltage Balancing Method," *IEEE Trans. on Ind. Electronic.*, vol. 60, n. 10, pp. 4525-4535, October 2013.
- [Sol13B] Solas E., Abad G., Barrena J.A., Aurtenetxea S., Carcar A., Zajac L., "Modular Multilevel Converter with different Submodule Concepts – Part II: Experimental Validation and Comparison for HVDC application," *IEEE Trans. on Ind. Electronic.*, vol. 60, n. 10, pp. 4536-4545, October 2013.
- [Sou13] Souna G. de, Heldwein M., "Three-phase unidirectional modular multilevel converter," in Proc. 15<sup>th</sup> Eur. Conf. Power Electron. Appl., 2013
- [Sok15A] Sokchea Am, Pierre Lefranc, David Frey, "A generic virtual prototyping tool for multilevel modular converters (MMCs)," in *Proc. IEEE 41th IECON'15*, pp.1489-1494, 9-12 Nov. 2015, Yokohama, Japan.
- [Sok15B] Sokchea Am, Pierre Lefranc, David Frey, "Design methodology for optimizing a high insulation voltage IGBT gate drivers signal transmission function," *IET Power Electronic*, vol. 8, iss. 6, pp. 1035-1042, Jun. 2015.
- [Spi13] Spichartz, M.; Staudt, V.; Steimel, A., "Modular Multilevel Converter for propulsion system of electric ships," *ESTS*, pp.237-242, 22-24 April 2013.
- [Sto11] Stolze, P.; du Toit, D.; Tomlinson, M.; Kennel, R.; Mouton, T., "Model predictive control of a flying capacitor converter with output LC filter for UPS applications," *AFRICON*, pp.1-6, 13-15 Sept. 2011.
- [Sul11] Sullivan C.R., Harris J.H., "Testing core loss for rectangular waveforms," *Phase II final report*, 21 Sept. 2011
- [Sum16] Suman Debnath, Maryam Saeedifard, "Simulation-based gradient-descent optimization of modular multilevel converter controller parameters," *IEEE Trans. on Ind. Electronic.*, vol. 63, n. 1, pp.102-112, Jan. 2016.
- [Tey14] Teymour, H.R.; Sutanto, D.; Muttaqi, K.M.; Ciufo, P., "Solar PV and Battery Storage Integration using a New Configuration of a Three-Level NPC Inverter With Advanced Control Strategy," *IEEE Trans. on Ener. Conver.*, vol.29, n.2, pp.354-365, June 2014.
- [Tuq11] Tu Q., Xu Z., Xu L., "Reduced Switching-Frequency Modulation and Circulating Current Suppression for Modular Multilevel Converters," *IEEE Trans. on Power Del.*, vol. 26, n. 3, pp.2009-2017, July 2011.
- [Yif16] Yifan Yu, Georgios Konstantinou, Branislav Hredzak, Vassilios G. Agelidis, "Power balance optimization of cascaded H-bridge multilevel converters for large-scale photovoltaic integration," *IEEE Trans. on Power Electronic.*, vol. 31, n. 2, Feb. 2016.
- [Zho14] Zhong Y., Finney S., Holliday D., "An Investigation of High Efficiency DC-AC Converter for LVDC Distribution Networks," *PEMD*, pp.1-6, 8-10 April 2014, Manchester, UK.
- [Zyg13] Zygmanowski A., Grzesik B., Nalepa R., "Capacitor and Inductance Selection of the Modular Multilevel Converter," EPE, pp.1-10, 2-6 Sept. 2013, Lille, France.

# Chapter 2:

# Design methodology to optimize gate drivers for IGBT modules for high insulation voltage capabilities

| Introductio | n                                                                                                                                                                                                                                                                                                                                                                                                             | 57                              |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| High galva  | nic insulation voltage techniques and technologies                                                                                                                                                                                                                                                                                                                                                            | 58                              |
| 2.2.1 Com   | parison of galvanic insulation technologies                                                                                                                                                                                                                                                                                                                                                                   | 58                              |
| 2.2.2 High  | insulation capabilities materials studies                                                                                                                                                                                                                                                                                                                                                                     | 60                              |
| 2.2.2.1     | Choice of the galvanic insulation barrier for insulation system in                                                                                                                                                                                                                                                                                                                                            |                                 |
|             | compact transformers                                                                                                                                                                                                                                                                                                                                                                                          | 60                              |
| 2.2.2.2     | Insulator breakdown voltage validations                                                                                                                                                                                                                                                                                                                                                                       | 61                              |
| 2.2.3 High  | air gap transformer investigations and analyses                                                                                                                                                                                                                                                                                                                                                               | 63                              |
| 2.2.4 Mag   | netic modeling of pot core planar transformers                                                                                                                                                                                                                                                                                                                                                                | 65                              |
| 2.2.5 Elec  | trostatic modeling of pot core transformers                                                                                                                                                                                                                                                                                                                                                                   | 67                              |
| Optimizati  | on design for high galvanic insulation signal transmission function .                                                                                                                                                                                                                                                                                                                                         | 70                              |
| 2.3.1 Sign  | al transmission function topology                                                                                                                                                                                                                                                                                                                                                                             | 70                              |
| 2.3.2 Signa | al transmission function optimization descriptions                                                                                                                                                                                                                                                                                                                                                            | 71                              |
| 2.3.2.1     | Signal transmission optimization variables and parameters                                                                                                                                                                                                                                                                                                                                                     | 71                              |
| 2.3.2.2     | Signal transmission optimization objectives                                                                                                                                                                                                                                                                                                                                                                   | 74                              |
| 2.3.2.3     | Signal transmission optimization constraints                                                                                                                                                                                                                                                                                                                                                                  | 74                              |
| 2.3.2.4     | Signal transmission computation procedure and optimization algor                                                                                                                                                                                                                                                                                                                                              | ithm                            |
|             |                                                                                                                                                                                                                                                                                                                                                                                                               | 74                              |
| 2.3.3 Signa | al transmission optimization results: Pareto fronts' results                                                                                                                                                                                                                                                                                                                                                  | 75                              |
| 2.3.4 Conc  | elusion: signal transmission function for IGBT gate drivers                                                                                                                                                                                                                                                                                                                                                   | 80                              |
| Optimizatio | on design for a high galvanic insulation power transmission function                                                                                                                                                                                                                                                                                                                                          | ۱                               |
|             |                                                                                                                                                                                                                                                                                                                                                                                                               | 80                              |
| 2.4.1 Basic | e overview of high insulation voltage power topologies                                                                                                                                                                                                                                                                                                                                                        | 82                              |
| 2.4.2 DC-   | DC full-bridge series-series (FBSS) resonant converter                                                                                                                                                                                                                                                                                                                                                        | 84                              |
| 2.4.2.1     | Series-series (SS) resonant tank modeling                                                                                                                                                                                                                                                                                                                                                                     | 84                              |
| 2.4.2.2     | Voltage transfer ratio G <sub>v</sub>                                                                                                                                                                                                                                                                                                                                                                         | 85                              |
| 2.4.2.3     | Zero voltage switching (ZVS) consideration                                                                                                                                                                                                                                                                                                                                                                    | 86                              |
| 2.4.2.4     | Converter losses analysis                                                                                                                                                                                                                                                                                                                                                                                     | 87                              |
| 2.4.3 Powe  | er transmission function optimization descriptions                                                                                                                                                                                                                                                                                                                                                            | 88                              |
| 2.4.3.1     | Power transmission optimization variables and parameters                                                                                                                                                                                                                                                                                                                                                      | 88                              |
| 2.4.3.2     | Power transmission optimization objectives                                                                                                                                                                                                                                                                                                                                                                    | 90                              |
| 2.4.3.3     | Power transmission optimization constraints                                                                                                                                                                                                                                                                                                                                                                   | 90                              |
| 2.4.3.4     | Power transmission computation procedure and optimization algor                                                                                                                                                                                                                                                                                                                                               | ithm                            |
|             | Introductio<br>High galva<br>2.2.1 Comp<br>2.2.2 High<br>2.2.2.1<br>2.2.2 High<br>2.2.2 2<br>2.2.3 High<br>2.2.4 Mag<br>2.2.5 Elec<br>Optimizatio<br>2.3.1 Sign<br>2.3.2 Signa<br>2.3.2 Signa<br>2.3.2.1<br>2.3.2.2<br>2.3.2.3<br>2.3.2.4<br>2.3.3 Signa<br>2.3.4 Conc<br>Optimizatio<br>2.4.1 Basic<br>2.4.2 DC-1<br>2.4.2.1<br>2.4.2.2<br>2.4.2.3<br>2.4.2.4<br>2.4.3 Powe<br>2.4.3.1<br>2.4.3.2<br>2.4.3.4 | <ul> <li>Introduction</li></ul> |

|     |       |                                                                 | 91 |
|-----|-------|-----------------------------------------------------------------|----|
|     | 2.4.4 | Power transmission optimization results: Pareto fronts' results | 92 |
|     | 2.4.5 | Conclusion: power transmission function for IGBT gate drivers   | 96 |
| 2.5 | Volta | ge measurement for SM                                           | 96 |
|     | 2.5.1 | Voltage measurement for voltage balancing: different techniques | 96 |
|     | 2.5.2 | Insulated transmission function for voltage measurement         | 99 |
| 2.6 | Conc  | lusion                                                          | 99 |
|     |       |                                                                 |    |

### 2.1. Introduction

In this chapter, we present the design methodology to optimize gate drivers for IGBT modules for high insulation voltage capabilities. As depicted in Fig. 2.1, the synopsis and functions of a single and a dual channel for Insulated Gate Bipolar Transistor (IGBT) gate driver are: (i) signals transmission, (ii) defaults transmission, (iii) power transmission and (iv) protections [Sok14], [Sok15B], [Sok16C]. The protections and defaults transmission functions are clearly demonstrated in the manuscript thesis [Lef05]. This thesis dissertation details the optimization design of signal transmission function and a power transmission function for IGBT gate drivers for high galvanic insulation voltage for Medium Voltage (MV) converter applications (where the DC voltage is up to 50kV).



Fig. 2.1.: Synopsis of:

(a) a single channel IGBT gate driver,

(b) a dual channel IGBT gate driver.

This chapter is organized into five sections as summarized here:

Section 2.1 is about high galvanic insulation voltage techniques and technologies. In this section, some insulation technologies (such as planar transformer, piezoelectric, optical insulation, etc) are briefly compared for high insulation voltage up to 50kV applications. Then, based on numerous publications, a planar transformer is chosen. The air gap length and its dielectric material are the main factors to determine the insulation voltage level. Moreover, this section studies also the geometries of transformers and dielectric materials which provide the best performances for signal transmission function and high efficiency of a DC-DC converter for power supply function. Then, the validation of the insulation material is provided by experimental works. Furthermore, simulation and experimental results are illustrated to support our transformer selection.

Section 2.2 details the optimization design for a high galvanic insulation signal transmission function. First, the signal transmission topology is described. After that, the study is about the optimization of the selected circuit. The objectives of the study are to optimize the geometrical aspects of the planar transformer and its associated components in the circuit by the help of an optimization tool (genetic algorithm (GA)). The same optimization philosophy is also applied for the power supply topology in Section 2.3.

Section 2.4 presents the concept of the intelligent gate driver systems which can measure the voltage states of a sub-module of a modular multi-level converter (SB-MMC). The advantages of this proposed smart gate drivers are to help the internal control methods (such as voltage balancing algorithm). As presented in Chapter 1, the capacitor voltage balancing control requires the online capacitor voltages (with the help of voltage sensors) from sub-modules. Thus, in this chapter, a novel capacitor voltage balancing algorithm with capacitor voltage states (with the help of gate drivers) is proposed.

And Section 2.5 concludes this chapter and also provides the inherent perspectives for the future works.

#### 2.2. High galvanic insulation voltage techniques and technologies

In this section, we present the comparison of galvanic insulation technologies. Finally, the high insulation voltage system is based on a planar transformer. Different transformers are compared until the suitable one is selected. The studies of several insulation materials are provided. Moreover, experimental validations are also mentioned in order to clarify the insulator choice.

#### 2.2.1. Comparison of galvanic insulation technologies

As previously mentioned, for the applications of IGBT modules in Medium Voltage (MV) converters or multilevel converters, gate drivers require high galvanic insulation capabilities for the safety and long product life reasons. The galvanic insulation capability can be performed through technologies such as: magnetic field of ferrite core

planar transformers [Sok15B] [Sok16A] [Sok16B] [Lef13], magnetic field of coreless transformer [Tang01] [Tang99], optical insulation system [Rou11] [Fuj13], and piezoelectric coupling [Vas06]. According to [Wan11], the optical insulation devices such as optocoupler have a limited range of operating temperature, generally less than 100 °C. In addition to this, as discussed in [Hei98] [Fuj13] [Vaf12], the optically power supply is today impractical (for few Watts) because of a power efficiency limited to around 5%. Other insulation technologies such as piezoelectric coupling cannot respond to the high insulation voltage demands. Therefore, our choice is to use and optimize a planar transformer with ferrite cores.





(a) a coreless transformer,

(b) a ferrite core transformer: "2D" on the left side and "3D" on the right side.

Actually, there are two types of planar transformers: a coreless transformer (*cf.* Fig. 2.2a) and a compact ferrite core transformer (*cf.* Fig. 2.2b: "2D" on the left side and 3D on the right side). For the high insulation voltage IGBT gate driver implementations, the magnetic coupling factor (k) and inductor values of the transformer are important parameters to be analyzed. The transformer with highest coupling coefficient (k) and inductors provide the best performance for signal transmission and less energy consumption, and obtain the highest efficiency for power supply function of IGBT gate drivers systems. According to [Dij12], with the same transformer dimension, coreless planar transformer and ferrite core planar transformer are investigated and compared in term of coupling coefficient (k) and inductor values. As a result, the compact ferrite core printed-circuit-board (PCB) planar transformer achieves higher coupling (k) and higher inductors than the coreless one. Moreover, according to [Ouy12], planar transformer has become very popular in high-frequency power converters because of their advantages that

they achieve in terms of low profile, excellent thermal characteristic, modularity and manufacturing simplicity. Thus, the high insulation technology with high air gap compact ferrite planar transformer is proposed.

#### 2.2.2. High insulation capabilities materials studies

As an example, a compact planar transformer with windings on PCB is presented in Fig. 2.2b. In this figure, the primary and secondary sides are separated by an air gap (which is used to determine the galvanic insulation voltage level). In the final applications, the air gap will be replaced by high voltage insulation materials to sustain high galvanic insulation voltage level capabilities. Thus, at first, few insulators are studied for this application. Moreover, some comparisons and validations are provided to ensure our high insulation design system.

# 2.2.2.1. Choice of the galvanic insulation barrier for insulation system in compact transformers

The galvanic insulator barrier suffers from two main issues under high electric fields. The first one is dielectric breakdown related to the bulk properties of the insulating materials (defects, electrical and mechanical properties, interfaces and electrode nature...) while the second is due to the external partial discharge occurrence related to the environment and electric field distribution around the electrodes which can lead to the sample degradation and its failure.

Firstly, the most used dielectric materials for galvanic insulation are categorized into ceramics and polymeric films [Bar09]. Ceramic dielectrics have relatively low dielectric strength (< 50 kV/mm) due to the presence of grain boundaries, porosity, and other defects. Polymer dielectrics, especially unfilled films, have higher dielectric strength (> 300kV/mm), lower dielectric loss (< 0.01) and dielectric permittivity (< 4). According to the application needs (i.e. high dielectric strength and low dielectric constant at room temperature operation), it appears that polymers are more adequate than ceramics since they can withstand the target voltage with thinner films, and hence they allow the increase of the transformer efficiency. Among the different polymer materials, dielectric epoxy films are generally used in such applications. However, their main drawback is the high water adsorption capability. The influence of water adsorption on epoxy composite has been widely reported. It has been evidenced that the moisture increases the dielectric permittivity and the loss tangent and reduces the breakdown voltage [Fuk97], [Nag02]. Similarly, fillers generally decrease the breakdown voltage of polymer. A hydrophobic and unfilled polymer, such as polysterimide, is necessary to increase the breakdown voltage of the insulation barrier. Polysterimide has also a high dielectric strength (50-100 kV/mm), a low dielectric constant (3.5) and films of few millimeters are simple to be built. The breakdown field and the reliability of polysterimide under AC voltage will be experimentally investigated in the following validation. The influence of moisture and filler will be also revised.

Secondly, the field distribution and the environment where the sample is placed can significantly change the partial discharges apparitions and activities and hence affect the reliability of the dielectric material. The reduction of field strength enhances significantly the system lifetime. For a constant applied voltage, the field strength can be essentially reduced by changing the nature of the packaging system (around the electrodes and the dielectric) as well as the geometry of insulator and the electrodes. As electrical discharges occur in air for a local field of 3 kV/mm (at room temperature and at atmospheric pressure), it is important to avoid the exposure of the system to ambient air. It should be provided to package the pore planar transformer within an insulator having higher dielectric strength than the air (such as gel or liquid insulator). It should be noted that higher is the permittivity of the packaging insulator, the lower is the local field.

### 2.2.2.2. Insulator breakdown voltage validations

In order to verify the influence of the moisture, fillers and sample diameter on the dielectric strength of the selected polymers experimental measurements are carried out. Breakdown measurements are done at a frequency of 50 Hz with an applied voltage up to 40 kV. In order to minimize the influence of surface discharges on the breakdown voltage, measurements are done in a sphere plane electrode system immerged in vegetal oil, as described in Fig. 2.3. The sphere and the plane electrode diameters are 2.5 cm and 2 cm, respectively. Breakdown is detected by the large current spike occurring when the sample is short-circuited by the breakdown arc.

The breakdown measurements versus sample type, diameter and water content are presented in Table 2.1. The results demonstrate that the breakdown voltage is more influenced by the water content than the filler. One of the features of such results is that the dielectric strength of polysterimide (hydrophobic and unfilled polymer) is higher than 40kV. It can be used as insulator barrier for the planar transformer.

| Poly. name    | Specifications             | Sample dia. | Breakdown voltage           |
|---------------|----------------------------|-------------|-----------------------------|
| Epoxy         | Unfilled – 0.8% of         | 40 mm       | 28 kV                       |
|               | water content              |             |                             |
|               | Glass filled epoxy         | 25 mm       | Surface discharges followed |
|               | $(PCB - FR4) - \sim 0.2\%$ |             | by breakdown at 37 kV       |
|               | of water content           |             |                             |
| Polysterimide | Unfilled and               | 25 mm       | Surface discharges followed |
|               | hydrophobic polymer        |             | by breakdown at 40 kV       |
|               |                            |             | (after 5 min)               |
|               |                            | 40 mm       | > 40 kV                     |
|               |                            |             | No breakdown at 30 kV       |
|               |                            |             | (for at least 2 hours)      |

Table 2.1: The experimental results for validation the insulator (sample thickness: 1 mm)



Fig. 2.3.: Validation of the insulator breakdown voltages:

- (a) Sample insulator for testing experimental works: glass filled epoxy, polysterimide,
- (b) Schematic of the experimental set-up for breakdown measurement,
- (c) Experimental instruments for breakdown voltage measurement works of insulators.

#### 2.2.3. High air gap transformer investigations and analyses

After the validations of some insulator types, polysterimide is selected as insulation material for the final application. This polysterimide insulator can achieve higher insulation voltage and longer operation life than the classical epoxy for the same insulation layer and diameter. Thus, in this section, we will investigate some geometries of planar transformer with polysterimide insulator. The main constraint of the comparison is to achieve high efficiency for power transmission function and to provide better performance for the signal transmission function.

As presented previously, the higher magnetic coupling k of transformer provide the better performance and high efficiency of IGBT gate drivers systems. Thus, at this stage, the winding shapes and ferrite core shapes of transformer are studied and analyzed for this kind of application.

*Winding shapes*: according to [Bos13], several coil geometries are studied and compared in term of transformer coupling factor (k) for power transfer application. As a result, the circular coil (see Fig. 2.2a) shape achieves higher coupling coefficient which provides higher efficiency than other coils for the same configuration. Thus, the circular windings on PCB are selected.

*Magnetic cores*: as illustrated in [Leg07] [Sme10], the comparison between a pot core transformer and other magnetic cores are illustrated. As a conclusion, the pot core transformer gives the best performance indexes in terms of flux density, high magnetic coupling, minimal core losses and winding losses.

From these reasons, we select pot core planar transformers with circular coils on PCB for this gate driver application. To justify our choice on the transformer selection, some transformer geometries are selected and compared experimentally. As shown in Fig. 2.4, pot core (PC18/11), toroidal core and UU core are investigated as transformer core geometries. The parameter  $ep_1$  (air gap) varies from 1mm to 3mm for each transformer core. The experimental results with Agilent 4294A precision impedance analyzer are presented in Table 2.2. As a result, the ferrite pot core has the best magnetic coupling factor compared to the two other geometries.



insulation Layel « ер<sub>1</sub> »

(c)

- (b) *Fig. 2.4.: Transformer cores:*
- (a) 2D pot core with PCB windings,
- (b) Toroidal core and windings,
- (c) UU core and windings.

| Transformer Core | Insu. layer (ep <sub>1</sub> ) | L <sub>p</sub> [μH] | L <sub>s</sub> [µH] | Μ [μΗ] | k     |
|------------------|--------------------------------|---------------------|---------------------|--------|-------|
|                  |                                |                     |                     |        |       |
| <i>"UU"</i>      |                                | 31                  | 30                  | 10.25  | 0.336 |
| "Toroidal"       | 1mm                            | 5.14                | 5.2                 | 2.13   | 0.411 |
| <i>"PC18/11"</i> |                                | 19.11               | 18.1                | 12.34  | 0.664 |
| "UU"             |                                | 29.8                | 30                  | 9.17   | 0.312 |
| "Toroidal"       | 1.5mm                          | 4.98                | 4.9                 | 1.94   | 0.392 |
| <i>"PC18/11"</i> |                                | 16.53               | 15.4                | 8.97   | 0.562 |
| <i>"UU"</i>      |                                | 28.7                | 28                  | 8.77   | 0.309 |
| "Toroidal"       | 2mm                            | 4.6                 | 4.7                 | 1.39   | 0.298 |
| <i>"PC18/11"</i> |                                | 15.2                | 13.9                | 7.18   | 0.495 |
| <i>"UU"</i>      |                                | 27.8                | 27                  | 6.53   | 0.238 |
| "Toroidal"       | 2.5mm                          | 4.47                | 4.7                 | 1.39   | 0.276 |
| <i>"PC18/11"</i> |                                | 14.25               | 13.28               | 5.66   | 0.411 |
| "UU"             |                                | 27.3                | 26.8                | 6.12   | 0.226 |
| "Toroidal"       | 3mm                            | 4.29                | 4.4                 | 1.07   | 0.246 |
| <i>"PC18/11"</i> |                                | 13.72               | 12.88               | 4.76   | 0.358 |

TABLE 2.2: The experimental results of the selected three ferrite cores

In the next sub-section, the magnetic and electrostatic modelings of the selected transformer are presented. This modeling step is a very important part to optimize geometrical aspects of the transformer. In the optimization procedure of each gate driver function of IGBT module, this process is used to calculate the inductances, resistances, mutual inductance, and parasitic capacitors by the help of geometrical optimization variables and parameters.

#### 2.2.4. Magnetic modeling of pot core planar transformers

A magnetic modeling of a pot core planar transformer is performed by the help of a finite element software such as: FLUX<sup>TM</sup>, COMSOL<sup>TM</sup>, FEMM<sup>TM</sup>, etc. Generally, the finite element method (FEM) cuts a structure (pot core planar transformer) into numerous elements (pieces of the structure). Then these elements are reconnected by "nodes". In this dissertation, the axis-symmetrical analyses of pot core planar transformers with circular winding shapes are performed with the FEMM<sup>TM</sup> simulation software. First of all, we create a pot core transformer geometry. Then, each region is defined and its material properties (ferrite, copper, dielectric, etc.: permeability, current density, etc.) are also mentioned. After that, the meshing step is introduced with respect to surface of each region. By injecting a current into a structure, the magnetic energy stored  $(W_m)$  in each transformer side and its heat losses (Phl) are obtained. Hence the inductance values (Lp, L<sub>s</sub>) of pot core transformer for both sides can be calculated by two times the magnetic energy divided by the square value of the injected current. The resistance value of each transformer side can be computed by heat losses divided by the square value of the injected current. After the inductance values are known, the mutual inductance (M) can be solved as presented in Equation (2.3). Then, the Equation (2.4) expresses the transformer magnetic coupling coefficient (k).

$$L_{Pr \ or \ Se} = \frac{2 \times W_{mP \ or \ mS}}{I_{P \ or \ S}^2} \tag{2.1}$$

$$R_{Pr \ or \ Se} = \frac{P_{hlP \ or \ hlS}}{I_{P \ or \ S}^2} \tag{2.2}$$

$$W_m - \frac{(L_P \times I_P^2 + L_S \times I_S^2)}{I_P \times I_S}$$
(2.3)

$$k = \frac{M}{\sqrt{L_P \cdot L_S}}$$
(2.4)





(b)

Fig. 2.5.: Pot core transformer modeling considerations:

- *(a)* An example of magnetic modeling of a proposed pot core transformer from Table 2.3 with FEMM<sup>TM</sup>
- (b) An equivalent circuit of the transformer.

As an example, Fig. 2.5a presents the FEMM<sup>TM</sup> screenshot of a pot core transformer (2D axis-symmetrical). In this example, ep<sub>1</sub> is equal to 3mm and other geometrical variables/parameters are summarized in Table 2.3. As presented in this figure, we have 78464 elements which are connected by 39416 nodes. On the left side, we present three different regions: galvanic insulation layer, ferrite, and PCB (printed-circuit-board) multi-layer. Then, a brief comparison between the simulation and experimental results are presented at the lower part of Table 2.3. These comparison results surely validate our magnetically modeling of the pot core transformer. For IGBT gate driver optimization design, the magnetic modeling of transformer is one of the essential parts in the optimization process. Details about these designs (optimization variables/parameters) are illustrated in Sections 2.3 and 2.4.

| Parameter                                  | Value                     | Description                                |                         |              |  |
|--------------------------------------------|---------------------------|--------------------------------------------|-------------------------|--------------|--|
| ep <sub>1</sub>                            | 3 mm                      | galvanic insulation layer                  |                         |              |  |
| ep <sub>2</sub>                            | 35 µm                     | cop                                        | per layer               |              |  |
| ep <sub>3</sub>                            | 1.6 mm                    | PC                                         | 18/11 ferrite thickness |              |  |
| ep <sub>3-1</sub>                          | 1.425 mm                  | PC                                         | 18/11 ferrite thickness |              |  |
| ep <sub>3-2</sub>                          | 2.175 mm                  | PC                                         | 18/11 ferrite thickness |              |  |
| ep <sub>4</sub>                            | 0.65 mm                   | rese                                       | erve length of PCB from | last coils   |  |
| ep <sub>5</sub>                            | 0.5 mm                    | insu                                       | lation layer            |              |  |
| ep <sub>6</sub>                            | 0.5 mm                    | PCI                                        | B for multi-layer       |              |  |
| ep <sub>7</sub>                            | 0.745 mm                  | 45 mm insulation layer between multi-layer |                         |              |  |
| ep <sub>8</sub>                            | 1.55 mm                   | 5 mm radius internal air of PC18/11        |                         |              |  |
| <b>x</b> <sub>1</sub>                      | 0.3 mm                    | mm distance between the coppers            |                         |              |  |
| x <sub>2</sub>                             | 0.63 mm                   | 0.63 mm copper's width                     |                         |              |  |
| <b>n</b> <sub>1</sub>                      | 3 turns                   | s number of turns                          |                         |              |  |
| n <sub>layer</sub>                         | 4 layers                  | rs number of multi-layers                  |                         |              |  |
| Comparison results of pot core transformer |                           |                                            |                         |              |  |
| Parameters                                 | Simulated with            |                                            | Measured with           | Error        |  |
| (cf.: Fig. 2.5b)                           | <b>FEMM</b> <sup>TM</sup> |                                            | Agilent 4294A           | relative (%) |  |
| L <sub>pr</sub>                            | 13.65 μH                  |                                            | 13.72 μH                | 0.5          |  |
| L <sub>se</sub>                            | 13.30 µH                  |                                            | 12.88 µH                | 3.15         |  |
| М                                          | 4.95 μH 4.76 μH 3.83      |                                            |                         | 3.83         |  |
| k                                          | 0.367 0.358 2.45          |                                            |                         |              |  |
| C <sub>ps</sub>                            | 4.02 pF                   | 4.50 pF 10.67                              |                         |              |  |

Table 2.3: Example of transformer design and its simulation results

#### 2.2.5. Electrostatic modeling of pot core transformer

A reference [Ngu16] presents problematic propagation paths for electromagnetic interference (EMI) of power semiconductor's gate driver circuit. The major problem comes from the parasitic elements (inductances and capacitances) in a gate driver
topology. To reduce this problem, minimizing the parasitic capacitor value is one of the main solutions. Thus, the equivalent parasitic capacitor value of planar transformer is estimated and studied.



(a)



(b)

- Fig. 2.6.: Pot core planar transformer modeling considerations:
- (a) An example of electrostatic modeling of a proposed pot core transformer from Table 2.3,
- (b) Equivalent circuit of parasitic capacitance of the pot core transformer.

A reference [Fre03] presents an electrostatic modeling of power component structures with finite element software. Hence, in this thesis dissertation, an electrostatic simulation with FEMM<sup>TM</sup> software is used to calculate the parasitic capacitor value of a pot core planar transformer. In this step, we impose the electrical potentials to two segments (see Fig. 2.6a). Then, the electrostatic energy (W<sub>c</sub>) stored between these two segments is computed. Thus, one parasitic capacitor value can be calculated by the following equation [Wen13]:

$$C_x = \frac{2 \times W_C}{V_x^2} \quad ; x = \{C_{F1,F2}, C_{C1,C2}, C_{CF1,CF2}\}$$
(2.5)

Fig. 2.6b presents a parasitic capacitance network. Then, the equivalent capacitor circuit is presented in the middle of this figure. To simplify the complexities of a capacitor network, at first, the equivalent parasitic capacitor considers only parasitic capacitors of the first layer. After each parasitic capacitor value is computed. The equivalent parasitic capacitor ( $C_{ps}$ ) between a primary side and secondary side is obtained. Then, the simulation result of this equivalent capacitor is compared to the experimental one for the same transformer dimension (as shown in Table 2.3). As presented at the lower part of Table 2.3, the validation of the equivalent capacitor  $C_{ps}$  as considered in Fig 2.6b is presented with the relative error of around 10% between the simulation and experimental results. According to this result, we notice that the parasitic capacitors of the first layer of a pot core planar transformer are the dominant parasitic capacitor so the equivalent parasitic capacitor  $C_{ps}$ .

After the demonstrations of insulation material properties and transformer core geometries, in the next section, we present the optimization design for signal and power transmission functions. As cited earlier, the synopsis of a dual and a single IGBT gate driver system with high insulation barrier are summarized in Fig. 2.7. Section 2.3 details the optimization design for signal transmission function. Then, Section 2.4 illustrates the optimization design for the power transmission function.



*Fig. 2.7.: Synopsis of IGBT gate drivers system:* 

(a) A dual channel IGBT gate drivers,

(b) A single channel IGBT gate driver.

### 2.3. Optimization design for a high galvanic insulation signal transmission function

First, the signal transmission circuit is described. Then, the optimization of a compact ferrite transformer and its associated components in the circuit is proposed thanks to a virtual prototyping tool. At this stage, two different types of transformers are optimized and compared for several aspects. Finally, the optimization results are illustrated and discussed at the end of this section.

# 2.3.1. Signal transmission function topology

The synopsis of the signal transmission function for IGBT gate driver and the basic structure of the signal impulse transmission circuit by using magnetic insulation are illustrated in Fig. 2.8. The galvanic insulation level depends on the barrier thickness and its material. The primary side of the transformer is a series resonant topology (between primary side of transformer and a capacitor  $C_1$ ) and an N-MOSFET. Then, a resistor  $R_1$  is placed in parallel with a series capacitor  $C_1$ . At secondary side of the transformer,  $L_s$  and  $C_2$  are in a parallel resonant topology.



Fig. 2.8.: Synopsis and schematic of the impulse and signal transmission function based on a magnetic transformer.

This N-MOSFET is used to generate an impulse voltage (0V and  $V_{in} = 15V$ ) and a series capacitor  $C_1$  to avoid a steady-state current in the primary side of the transformer. When the forward current passes through the primary side of the transformer, the capacitor  $C_1$  is charged. Once the capacitor  $C_1$  is fully charged (more than the supply

voltage), the capacitor discharges through the parallel resistance  $R_1$  to make ready the circuit for the next cycle of operation.

Then, we define three electrical variables:  $C_1$ ,  $C_2$  and the resistive load  $R_{out}$ . In the simulation and experimental works, the primary parallel resistance  $R_1$  is fixed at  $10k\Omega$  and is not taken into account as an optimization variable. The other electrical variables are related to the geometrical variables of the proposed transformer structures. These geometrical variables are detailed in the next sub-section.

Maximizing the maximum value of the output voltage ( $V_{out,max}$ : see Fig. 2.8) and minimizing the maximum value of the primary side current ( $i_{mos,max}$ : see Fig. 2.8) are set as a bi-objective problem. The value of  $V_{out,max}$  must be maximized so as to be in the range of (4V-6V) required for "the secondary side logical circuit". And the current at the primary side is minimized for the objective to minimize the power consumption within the proposed electrical circuit. A bi-objective problem of the overall system leads to Pareto fronts. Several Pareto fronts' results are obtained assuming different insulation layers thickness (which define our galvanic insulation voltage level). The chosen transformer solution is justified by the galvanic insulation level of the system. Then, the experimental works and results are presented in Chapter 3. After that, those results are compared with the simulation ones to validate our proposed design methodology.

## 2.3.2. Signal transmission function optimization descriptions

The insulation barrier is a critical function and must verify many constraints: static insulation voltage, parasitic capacitances values between the primary and secondary sides, delay/propagation time, dv/dt and di/dt immunities, noise immunities etc. Thus, the geometry of the transformer and some electrical components must be optimized to achieve sufficient output impulse voltage information and low power consumption within the system. At this stage, in order to support our ferrite pot core choice, we present two transformer geometries: double-layer with I core planar transformer (Fig. 2.9a) and multi-layer pot core planar transformer (Fig. 2.9b). Both are optimized and compared in detail.

# 2.3.2.1. Signal transmission optimization variables and parameters

As presented in Fig. 2.9a and Fig. 2.9b, a double-layer planar transformer (DBL) and a multi-layer pot core planar transformer (MLPC) are illustrated, respectively. Based on the different geometrical transformer constructions, optimization variables and parameters are presented.



<sup>(</sup>a) 2D description of the double-layer (DBL) planar transformer,

*Optimization variables*: depend on the electrical circuit in Fig. 2.8,  $C_1$ ,  $C_2$  and  $R_{out}$  are defined as three electrical variables. Double-layer planar transformer and multi-layer pot core transformer variables are different due to the technical constraints. The turn number, copper width and distance between two copper windings are different between the primary and the secondary sides of a double-layer planar transformer. Thus, there are six geometrical variables for double-layer planar transformer: {n<sub>1</sub>, n<sub>2</sub>, x<sub>1</sub>, x<sub>2</sub>, x<sub>3</sub>, x<sub>4</sub>} (detail in Table 2.4).

Whereas, a multi-layer pot core planar transformer technology, the turn numbers and distance between two copper windings should be considered the same because of the small winding space of a pot core ferrite technology. Thus, we define two variables:  $\{n_1, x_1\}$  for multi-layer pot core transformer. The copper width  $x_2$  cannot be considered freely as an optimization variable due to the winding space constraint of the proposed ferrite core. Thus,  $x_2$  must be considered as an internal variable. This variable can be computed after  $n_1$  and  $x_1$  are set (see Equation (2.7) and Table 2.5). And the number of layers  $n_{layer}$ should be regarded as an integer optimization variable type. Finally, double-layer planar transformer and multi-layer pot core transformer variables are summarized in Table 2.4.

*Optimization parameters*: the constant parameters' definitions and their values are defined in Table 2.5.

<sup>(</sup>b) 2D description of the multi-layer pot core (MLPC) planar transformer.

| Double-layer planar transformer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Multi-layer pot core planar                                                                                                                                                                                                            |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| (6 variables)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | transformer (3 variables)                                                                                                                                                                                                              |  |
| <ul> <li>n<sub>1</sub>: turn number on the primary side;</li> <li>n<sub>2</sub>: turn number on the secondary side;</li> <li>x<sub>1</sub>: distance between two copper windings on the primary side;</li> <li>x<sub>2</sub>: copper width on the secondary side;</li> <li>x<sub>3</sub>: distance between two copper windings on the secondary side;</li> <li>x<sub>4</sub>: copper width on the secondary side.<br/>X<sub>DB</sub> = {n<sub>1</sub>, n<sub>2</sub>, x<sub>1</sub>, x<sub>2</sub>, x<sub>3</sub>, x<sub>4</sub>}</li> </ul> | <ul> <li>n<sub>1</sub>: turn number on the primary/secondary sides;</li> <li>x<sub>1</sub>: distance between two copper windings on the primary/secondary sides; and</li> <li>n<sub>layer</sub> = {2, 3} : number of layers.</li></ul> |  |
| Electrical                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | variables                                                                                                                                                                                                                              |  |
| <ul> <li>C<sub>1</sub>: series capacitor on the primary side;</li> <li>C<sub>2</sub>: parallel capacitor on the secondary side and</li> <li>R<sub>out</sub>: parallel resistor on the secondary side.</li> </ul>                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                        |  |
| $\overline{X_{XDB}} = \{n_1, n_2, x_1, x_2, x_3, x_4, C_1, C_2, R_{out}\};  \overline{X_{XPC}} = \{n_1, x_1, n_{layer}, C_1, C_2, R_{out}\};$                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                        |  |

Table 2.4: Optimization variables' definitions

|   |                                      | - |                                         |
|---|--------------------------------------|---|-----------------------------------------|
|   | Double-layer planar transformer      | Ì | Multi-layer pot core planar transformer |
|   | (cf. Fig. 2.9a)                      |   | (cf. Fig. 2.9b)                         |
| • | $ep_1 = \{1.6mm, 2mm, 2.5mm,$        | ٠ | $ep_1 = \{0.5mm, 1mm, 1.6mm, 2mm\}$ :   |
|   | 3mm}: galvanic insulation barrier    |   | galvanic insulation barrier thickness;  |
|   | thickness;                           | • | $ep_2 = \{70\mu m, 105\mu m\}$ : copper |
| • | $ep_2 = 35\mu m$ : copper thickness; |   | thickness;                              |

coil;

| Table 2.5: | Optim | ization | parameters' | definitions |
|------------|-------|---------|-------------|-------------|
|------------|-------|---------|-------------|-------------|

| • | $ep_2 = 35 \mu m$ | : copper thickness; |
|---|-------------------|---------------------|
| • | $ep_3 = 0.3mm$    | : ferrite core      |
|   | thickness;        |                     |

•  $ep_4 = 1mm$  : extra length of the ferrite relative to the edge of the last coil;

•  $ep_5 = 35\mu m$  : insulation between coil and ferrite; and

•  $ep_6 = 1.6mm$  : PCB thickness for primary and secondary windings;

•  $D_F = \{7mm, 9mm \text{ and } 14mm\}$ : maximum ferrite diameters.

•  $ep_7 = 18 \mu m$ : insulation thickness between layers of multi-layer; •  $\{ep_3, ep_{3,1}, ep_{3,2}, ep_{8}, ep_{9}, ep_{10}\}$ : pot core dimensions ( $D_F = \{7mm, 9mm, 14mm\}$ );

•  $ep_4 = 0.2mm$  : extra length of the ferrite relative to the edge of the last

•  $ep_6 = 0.4mm$  : PCB thickness for

multi-layer assembling;

•  $ep_5 = ep_{10} + ep_7 - n_{layer}(ep_6 +$  $ep_7 + 2 \times ep_2$ ) (2.6) : insulation between coil and ferrite

## 2.3.2.2. Signal transmission optimization objectives

Generally, the optimization objectives of the optimization process depend on the requirements of the final application. For this design, the first objective is to obtain the maximum value of output voltage  $V_{out,max}$  and the secondary objective to be minimized is the primary side or MOSFET current  $i_{mos,max}$ .  $V_{out,max}$  must be maximized to increase the electromagnetic immunity of the system, whereas  $i_{mos,max}$  must be minimized to decrease the average power consumption of the system. The Pareto front of  $V_{out,max}$  against  $i_{mos,max}$  is the main plot to be analyzed to choose the most suitable configuration.

### 2.3.2.3. Signal transmission optimization constraints

According to industrial issues, the variables must be considered under constraints. Table 2.6 presents the optimization constraints for each transformer.

| Double-layer planar transformer                                                                                                                                                                                                                                                      | Multi-layer planar transformer                                                                                                                                                                                                                                                                    |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| (Cj. 1 <sup>r</sup> ig. 2.90)                                                                                                                                                                                                                                                        | (CJ. T Ig. 2. 70)                                                                                                                                                                                                                                                                                 |  |  |  |
| <ul> <li>Variables</li> <li>✓ n<sub>1</sub>, n<sub>2</sub> ∈ {2, 3, 4, 5, 6};</li> <li>✓ x<sub>1</sub>, x<sub>2</sub>, x<sub>3</sub>, x<sub>4</sub> ∈ [0.2mm, 1mm];</li> <li>✓ C<sub>1</sub>, C<sub>2</sub> ∈ [0.1nF, 1nF]; and</li> <li>✓ R<sub>out</sub> ∈ [1kΩ, 30kΩ].</li> </ul> | <ul> <li>Variables         <ul> <li>n<sub>1</sub> ∈ {2, 3};</li> <li>x<sub>1</sub> ∈ [0.2mm, 0.4mm];</li> <li>n<sub>layer</sub> ∈ {2, 3};</li> <li>C<sub>1</sub>, C<sub>2</sub> ∈ [0.1nF, 1nF]; and</li> <li>R<sub>out</sub> ∈ [1kΩ, 30kΩ].</li> </ul> </li> <li>Technical constraints</li> </ul> |  |  |  |
|                                                                                                                                                                                                                                                                                      | ✓ $B_{max} < B_{sat}$ : maximum<br>induction;<br>✓ $ep_5 < 0.3mm$ ,<br>✓ $C_{ps} < 10 \text{ pF}.$                                                                                                                                                                                                |  |  |  |

Table 2.6: Optimization constraints

# 2.3.2.4. Signal transmission computation procedure and optimization algorithm

The pre-sizing tool is described in Fig. 2.10. It combines a finite element software FEMM<sup>TM</sup> and LTSpice<sup>TM</sup> software with the help of a genetic algorithm (GA) coded in a MATLAB<sup>TM</sup> script. As presented in this figure, FEMM<sup>TM</sup> software calculates ( $L_p$ ,  $L_s$ ,  $R_p$ ,  $L_s$ , M, k) with the help of geometrical variables ( $\overline{X_{DB}}$  or  $\overline{X_{PC}}$ ). Then, LTSpice<sup>TM</sup> software runs an electrical transient simulation with the help of ( $L_p$ ,  $L_s$ ,  $R_p$ ,  $R_s$ , M, k) numerical values and electrical variables ( $C_1$ ,  $C_2$  and  $R_{out}$ ) of the system.



Fig. 2.10.: Genetic algorithm (GA) flowchart for overall system optimization based on  $FEMM^{TM}$  and  $LTSpice^{TM}$  softwares.

#### 2.3.3. Signal transmission optimization results: Pareto fronts' results

The parameters of the genetic algorithm (GA) are 10 individuals and 50 generations and it requires 2 hours of computation times (with an Intel Core 2Duo CPU, DELL). Fig. 2.11a-c illustrate all the Pareto fronts' curves for different insulation barrier thickness (ep1 = {0.5mm, 1mm, 1.6mm, 2mm}), different ferrite maximum diameters (7mm, 9mm and 14mm) and different type of transformer designs (double-layer transformer and multilayer pot core transformer). For each Pareto front, the number of points depends on the number of individuals and generations. Therefore the designer cannot set, a priori, the number of points on the Pareto front. He can add individuals and generations to potentially increase the number of points but the total computing time increases too. Nevertheless, it remains a choice to be solved by the designer. Then, the optimization process leads to Pareto fronts that must be analyzed regarding additional constraints. In the objective of choosing a practical solution, additional constraints must be defined and depend on the electronic devices in the secondary side that need a power supply of 5 V: authors have chosen a Schmitt trigger to transform the analogical impulse voltage ( $V_{out}$ ) into logical information (to be treated by a T flip-flop). Thus, as shown in Fig. 2.11d, the chosen solutions must be in the range of 4–6 V for V<sub>out max</sub>.



Fig. 2.11.: Signal transmission optimization results:

- (a) Optimization results under Pareto fronts for  $D_F = 7mm$ ,
- (b) Optimization results under Pareto front for  $D_F = 9mm$ ,
- (c) Optimization results under Pareto front for  $D_F = 14mm$ , and
- (d) Schematic of IGBT gate drivers with secondary electronic devices.

According to the power consumption consideration, the input current  $i_{mos,max}$  must be minimized for the objective of power consumption. As presented in Fig. 2.11, for all ferrite diameters, optimization results of high insulation capabilities signal transmission function IGBT gate driver with multi-layer pot core transformer consume less energy compared to double-layer planar transformer technology. Moreover, the propagation delay between the drain-source  $V_{ds}$  of N-MOSFET and gate-emitter  $V_{ge}$  of IGBT must be considered. Based on the experimental results in Chapter 3, the propagation delay of double-layer planar transformer and multi-layer pot core planar transformer are in the same range. Thus, based on these analyses, a multi-layer pot core planar transformer is a suitable candidate for this application.



Fig. 2.12.: Pareto fronts' results for multi-layer pot core transformer technology:

- (a) Pareto fronts' results for  $D_F = 7mm$ ,
- (b) Pareto fronts' results for  $D_F = 9mm$ ,
- (c) Pareto fronts' results for  $D_F = 14mm$ , and
- (d) Pareto fronts' results for our design target.

In Fig. 2.12, we propose optimization results for multi-layer pot core planar transformers. Fig. 2.12a-c presents the Pareto fronts' results of ferrite diameters 7mm, 9mm and 14mm, respectively. According to the insulation material validation in Section 2.2.2, in order to achieve an insulation voltage of 30kV ( $V_{DC,MMC} = 30kV$ ), a 0.5mm of polysterimide seems to be a suitable choice. Thus, our further analysis for practical design is focused on 0.5mm of insulation barrier. As presented in Fig. 2.12d, two interesting Pareto fronts from two different ferrite diameters are plotted in the same graph. We notice

that for the same output voltage range from 5.4V to 5.8V, the optimal solutions based on a 9mm diameter pot core provide the best performances with low power consumption compared to the 7mm ones. Thus, the optimal solutions  $\{(a_2), (b_2), (c_2) \text{ and } (d_2)\}$  from the 9mm of pot core diameter are the dominants solutions. Nevertheless, the solution  $(a_1)$ would be interesting to be compared to solution  $(a_2)$ .

Among these four solutions, the power consumption is nearly the same based on the values of  $i_{mos,max}$ . Thus, as the secondary power electronic devices require a supply voltage of around 5V, the solution (d<sub>2</sub>) is the best choice by reserving the little voltage drop over the system. The optimization results of the selected solution (d<sub>2</sub>) are presented in Table 2.7. As shown in Fig. 2.13a-f, capacitor C<sub>1</sub> is equal to 108pF and C<sub>2</sub> to 316pF. The parallel resistance  $R_{out} = 30k\Omega$  is needed. The characteristic of the optimal transformer are: 2 double layers per side, 2 turn windings on PCB, and distance between the copper  $x_1 = 0.32mm$ . From the FEMM<sup>TM</sup> simulation;  $L_p = L_s = 2.03\mu H$ ,  $R_p = R_s =$ 0.26 $\Omega$  and the coupling value k = 0.776 are the electrical values of the transformer.



Fig. 2.13.: Evolution of the variables as a function of the output voltage  $V_{out}$ 

|                   | Solution (d <sub>2</sub> )   |                 |                             |
|-------------------|------------------------------|-----------------|-----------------------------|
| $V_{out}/i_{mos}$ | 5.8V / 0.15A (see Fig. 2.13) |                 |                             |
| $ep_1/D_F$        | 0.5 mm/9 mm                  |                 |                             |
| $C_1 / C_2$       | 108.64 pF/ 316 pF            | $L_p / R_p$     | $2.03~\mu H$ / $0.26\Omega$ |
| R <sub>out</sub>  | 30 kΩ                        | $L_s / R_s$     | $2.03~\mu H$ / $0.26\Omega$ |
| x <sub>1</sub>    | 0.32 mm                      | M/k             | 1.57 µH / 0.776             |
| $n_1/n_{layer}$   | 2 turns / 2 layers           | C <sub>ps</sub> | 2 pF                        |

Table 2.7: Simulation results of optimal solution (d<sub>2</sub>)

Fig. 2.14 shows the simulation waveforms of the output voltage ( $V_{out}$ ), the primary side current ( $i_{mos}$ ), the drain-source voltage ( $V_{ds}$ ) and the gate-source voltage ( $V_{gs}$ ) of the N-MOSFET at the primary side of the electrical circuit for the chosen optimal solution ( $d_2$ ).



*Fig. 2.14.: Simulation result's waveform of an optimal solution*  $(d_2)$ *:* 

- (a) Output voltage waveform of the proposed electrical circuit,
- (b) Primary side current waveform,
- (c) Drain-source current of a MOSFET at the primary side, and
- (d) Gate-source voltage of a MOSFET at the primary side.

In Chapter 3 Section 3.3, our proposed optimization design methodology to optimize a high galvanic insulation barrier signal transmission function IGBT gate drivers is validated experimentally. Then, the comparison between the simulation and experimental results are presented to validate our proposed design methodology.

### 2.3.4. Conclusion: Signal transmission function for IGBT gate driver

When designing high insulation barrier capabilities signal transmission function for IGBT gate drivers, two critical points are: the output voltage information of signal transmission system ( $V_{out}$ ) and the power consumption of the system. The required supply voltage 5V is needed to supply the electronic devices at the secondary side of the proposed circuit. Thus, the output voltage information  $V_{out,max}$  solutions must be in the range of 4-6V. Two different transformers are proposed for this design: double-layer planar transformer and multi-layer planar transformer. Then, we have developed an accurate virtual prototyping tool in order to design such as low-power system. A finite element software FEMM<sup>TM</sup> is used to calculate the electrical values ( $L_p$ ,  $R_p$ ,  $L_s$ ,  $R_s$ , M and k) of the proposed transformer by the help of geometrical variables ( $\overline{X_{DB}}$  or  $\overline{X_{PC}}$ ). Then, these electrical values combined with other electrical variables in signal circuit are simulated with an electrical transient simulator LTSpice<sup>TM</sup>. These two main steps are performed in the optimization process coded in a MATLAB<sup>TM</sup> script. Finally, with a set of insulation layer ep<sub>1</sub> and different ferrite diameters  $D_F$ , several Pareto fronts' are plotted in a bi-objective optimization problem.

Numerous optimization results for these two different transformer technologies are presented and analyzed in detail. As a result, with multi-layer pot core technologies, the proposed system consumes less energy than the double-layer one for the same output voltage information immunity. Hence, the optimization results with ferrite pot core are further investigated until the suitable solution is chosen for practical works. Furthermore, among the selected optimization results for experimental works, the optimal solution (d<sub>2</sub>) is the most suitable solution in terms of low power consumption and output voltage information. The simulation results of this solution are provided and summarized in Table 2.7. Then, the simulation waveforms of the output voltage and primary current are presented in Fig. 2.14. In Chapter 3, this optimal solution is validated experimentally.

In the next section of this Chapter, a power transmission function for IGBT gate drivers for MMC-MVDC applications is studied and optimized.

# 2.4. Optimization design for a high galvanic insulation power transmission function

A power supply function is another main function in IGBT gate drivers. As presented in Fig. 2.15, for a single channel IGBT gate driver, a DC-DC converter as a power transmission function is used to supply the secondary side of a PWM signal transmission. The galvanic insulation voltage of this converter must be the same rate as the signal transmission function (eg.: for MMC-MVDC applications with an insulation voltage level is up to 30kV).

Thus, this section details the design methodology to optimize a selected DC-DC power supply topology by the help of a virtual prototyping tool. The optimization strategies are: to optimize a pot core transformer by the help of FEMM<sup>TM</sup>, to simulate the selected DC-DC converter by the help of LTSpice<sup>TM</sup>, and a GA code is used to run these two simulators to obtain the optimization objective.



Fig. 2.15.: Example of a design board for a single channel IGBT gate driver: a signal transmission function and a power transmission function with two insulation transformers.

Maximize the efficiency of the proposed DC-DC converter is set as our main optimization objective. And then, as IGBT gate drivers system requires low power supply (1W to 3W), minimize the converter output power  $P_{out}$  is set as another optimization objective. This support objective also helps the gate drivers' designers to choose an optimal solution. Hence, maximize the converter efficiency ( $\eta_{con}$ ) and minimize the converter output power ( $P_{out}$ ) form a bi-objective optimization problem. This bi-objective optimization problem of the overall system that leads to a Pareto front is presented.

As presented in previous sections, with the same ferrite dimension, pot core ferrite transformers provide better performances compare to double-layer planar transformer. Thus, at this stage, pot core ferrite forms are chosen. But the diameter is bigger than the signal transmission function. Three pot core diameters 14mm, 18mm and 22mm are selected. The reasons to choose these ferrites are the output power of a DC-DC converter (at least 1W), and to achieve high transformer coupling (to obtain high converter efficiency).

Thus, based on a set of insulation layer  $ep_1$  and pot core ferrite diameters  $D_F$ , numerous optimization Pareto fronts' results are shown. Then, these results are compared till the suitable solution for practical works is made.

#### 2.4.1. Basic overview of high insulation voltage power supply topologies

There are two main categories of DC-DC power converters. One is non-insulated topologies (buck, boost ...) and the other one is insulated topologies (flyback ...). The article [Sem14] shows several insulated (based on magnetic transformer) topologies and the power ranges are also mentioned. In order to increase the barrier insulation level, the air gap transformer must be increased. This means that the high insulation voltage barrier transformer design will lead to have a low coupling coefficient (k). For this loosely coupled transformer, the main drawbacks are the leakage inductances on the primary and secondary sides. Thus, the power supply designers proposed the DC-DC converter topologies which can take these leakage inductances as an advantage. Finally, resonant converter topologies are proposed to mitigate these leakage inductances.

Actually, in literatures, DC-DC resonant converter topologies are combined by several aspects: transmitter structure side (inverter bridge), resonant tank topologies, rectifier network and output filter. Fig. 2.16a presents all the possible combinations of DC-DC resonant topologies. In this dissertation, the converter transmitter side converts the DC signal ( $V_g$ ) to AC signal ( $V_{in}$ ) and can be performed by a full-bridge (FB) or a half-bridge (HB) structure. As shown in Fig. 2.16b-c, the input voltage  $V_{in}$  of a resonant tank of these two bridges are illustrated. According to [Bos14], the first harmonic approximation is sufficiently accurate for this system analysis. With HB configuration, this input voltage  $V_{in}$  is a square waveform oscillating between 0 and + $V_g$ . And with FB configuration, the input voltage of resonant tank  $V_{in}$  is a square waveform oscillating between them, if the same bridge output power is desired, the half-bridge input voltage needs to be twice as high as the full-bridge input. Thus, in this work, the FB structure is a suitable choice in term of low input voltage ( $V_g = [12V-15V]$ ).

The resonant tank configurations can be series resonant (S) or parallel resonant (P) between the transformer and the compensation capacitors. To enhance the power transfer and achieve high efficiency, DC-DC insulated resonant converters should resonate on both sides of the transformer. In [Chw05] (see Fig. 2.16a), several resonant tanks (seriesseries: SS, series-parallel: SP, parallel-series: PS, parallel-parallel: PP) and its equivalent impedance models are presented for a contactless electric vehicle battery charger application. The article [Bos15] presents the complexities and disadvantages of a parallel compensation of the transmitter and receiver coils. According to [Hei98] and [Bos15], the parallel configuration at the inverter side requires an additional inductor connected in series between the resonant tank and the power converter side. This series inductor is used to regulate the inverter current ipr flowing into the parallel resonant tank. As presented in [Gre94], the parallel resonant configuration at the transmitter coil side is useful for contactless power distribution networks, where the high circulating current is controlled in a track to supply multi receivers. But for only one receiver, as considered in this dissertation (cf. Fig. 2.16a), this inductor will leads to increase the total converter losses. A parallel compensation at the secondary side coil requires the high circulating current at the primary side of the transformer and an additional inductor in the output



(b)

(c)



Fundamental component:  $V_{in_{H}} = \frac{4}{\pi} \frac{V_{g}}{2} \sin(\omega t) \quad (2.8)$   $V_{in_{H}}$   $V_{g}$ 



 $C_{i}$ 

Fundamental component:

$$V_{in\_F} = \frac{4}{\pi} V_g \sin(\omega t) \qquad (2.9)$$

Fundamental component:

$$V_{RI} = \frac{4}{\pi} V_{out} \sin(\omega t) \qquad (2.10)$$

(d)

Fig. 2.16.: Description of insulated DC-DC resonant converter topologies:

≷

(a) Possible DC-DC resonant converters,

D₄☆

- (b) A half-bridge (HB) configuration,
- (c) A full-bridge (FB) configuration,
- (d) A rectifier network.

 $V_{g}$ 

П

i<sub>se</sub> V<sub>RI</sub>

D<sub>2</sub>

filter at the receiver side is needed (cf. Fig. 2.16a and [Bos15]). This normally leads to increase the winding losses in the transformer as well as the converter total losses. In addition, the voltage transfer ratio of the parallel compensations topology is always dependent to the magnetic coupling (k) of the transformer and the load. In [Chw05] and [Zhi14], the advantages of SS resonant tank with loosely coupled transformer are presented: the voltage ratio can be independent of the magnetic coupling of the transformer and the load; an additional inductor is not needed; that ensure a high efficiency by minimizing the circulating current through a transformer. Thus, in this application, SS resonant tank is selected.

Next, as shown in Fig. 2.16d, the rectifier network produces DC voltage by rectifying the AC current with rectifier diodes and a capacitor  $C_{f}$ .

Finally, the complete DC-DC full-bridge series-series (FB-SS) resonant converter is illustrated in Fig. 2.17a.

# 2.4.2. DC-DC full-bridge series-series (FBSS) resonant converter

In this section, a DC-DC FBSS resonant converter modeling is proposed: the series-series (SS) resonant tank, the voltage transfer ratio ( $G_v = V_{out}/V_g$ ), the zero voltage switching (ZVS) condition for minimizing switching losses and the converter total losses are mentioned sequentially.



*Fig. 2.17.: A selected resonant converter topology for this high insulation application:* 

(a) DC-DC full-bridge series-series (FBSS) resonant converter, and

(b) A mutual coupling modeling of this structure.

#### 2.4.2.1. Series-series (SS) resonant tank modeling

 $L_{pr}$ ,  $L_{se}$  and M are the primary side inductance, the secondary side inductance and the mutual inductance of the transformer, respectively.  $R_{pr}$  and  $R_{se}$  are the winding resistances of the transformer that depend on the operating frequency due to skin effect.  $C_{pr}$  and  $C_{se}$  are the primary and secondary external compensation capacitors, to enhance the energy transfer from input voltage tank  $V_{in}$  to an equivalent output loading resistance  $R_L$ . These capacitors are calculated as expressed in Equations (2.11) and (2.12). The mutual coupling inductance model of the SS resonant tank is presented in Fig. 2.17b.

$$C_{pr} = \frac{1}{\omega^2 L_{pr}} \tag{2.11}$$

$$C_{se} = \frac{1}{\omega^2 L_{se}} \tag{2.12}$$

Where,  $\omega = 2\pi f_{sw}$ ,  $f_{sw}$  is a switching frequency. The voltage dependent source  $\omega Mi_{se}$  in Fig. 2.17b can be replaced by an equivalent impedance  $Z_r$  which is calculated by dividing  $\omega Mi_{se}$  with  $i_{pr}$ . And other equivalent impedances for the resonant system are described in [Chw05], [Zhi14], and summarized in Table 2.10.

| Definition                      | Equations                                             |
|---------------------------------|-------------------------------------------------------|
| Primary side impedance          | $Z_{pr} = j\omega L_{pr} + 1/j\omega C_{pr} + R_{pr}$ |
| Secondary side impedance        | $Z_{se} = j\omega L_{se} + 1/j\omega C_{se} + R_{se}$ |
| Equivalent impedance            | $Z_r = (\omega M)^2 / (Z_{se} + R_L)$                 |
| Primary side current            | $i_{pr} = V_{in}/(Z_{pr} + Z_r)$                      |
| Secondary side current          | $i_{se} = j\omega M i_{pr} / (Z_{se} + R_L)$          |
| Equivalent load                 | $R_L = 8R_{out}/\pi^2$                                |
| Output voltage of resonant tank | $V_{RI} = R_L i_{se}$                                 |

Table 2.10: Parameters' calculations from Fig. 2.17

## 2.4.2.2. Voltage transfer ratio G<sub>v</sub>

From the parameter calculations in Table 2.10, by replacing  $i_{pr}$  into  $i_{se}$ , the expression of fundamental output voltage  $V_{RI}$  divided by input voltage  $V_{in}$  is defined. Next, the voltage transfer function ( $G_v$ ) (output voltage  $V_{out}$  divided by  $V_g$ ) is derived: Equation (2.15).

$$i_{se} = \frac{j\omega M V_{in}}{\left(Z_{pr} + Z_r\right)\left(Z_{se} + R_L\right)}$$
(2.13)

$$V_{RI} = R_L \frac{j\omega M V_{in}}{(Z_{pr} + Z_r)(Z_{se} + R_L)}$$
(2.14)

$$G_{v} = \frac{V_{out}}{V_g} = \frac{j\omega M}{\frac{Z_{pr}Z_{se} + (\omega M)^2}{R_I} + Z_{pr}}$$
(2.15)

From Equations (2.8)-(2.9) and Equation (2.14), the expression of  $G_v$  of FB-SS is expressed in Equation (2.15). According to [Zhi14] [Wei14], and Equation (2.15), the  $G_v$  can operate independently of the magnetic coupling (k) and the load ( $R_L$ ) at two different

specific frequencies  $(f_{v,l} = f_{res}/\sqrt{1 + k}$  is lower than resonance frequency and  $f_{v,h} = f_{res}/\sqrt{1 - k}$  is higher than resonance one, where  $f_{res}$  is the resonant frequency). As an example, the capacitors of 22nF are selected to resonate with transformer inductances ( $L_{pr} = L_{se} = 4.66\mu$ H) at 500 kHz. Loading conditions vary from 45 $\Omega$  to 105 $\Omega$ . In Fig. 2.18, their magnitudes  $G_v$  are plotted. As shown in this figure,  $f_{v,l}$  and  $f_{v,h}$  are the two frequencies where  $G_v$  is independent of  $R_L$ .



Fig. 2.18.: Magnitude analysis of voltage transfer ratio  $G_v$ 

# 2.4.2.3. Zero voltage switching (ZVS) consideration

In order to reduce the switching losses, the designer must pay attention for the choice of the converter topology which can achieve zero voltage switching (ZVS) condition. In this case, each MOSFET turns on when the voltage across it is zero. Theoretically, it will imply zero switching losses. However, zero switching losses are not strictly achievable in practice. Therefore, even with a small deviation from the ideal case, the converter with high efficiency will be achieved. To achieve ZVS on the inverter switches for FB-SS resonant converter, the input impedance  $Z_{in}$  of the resonant circuit must exhibit an inductive behavior. Then, the phase angle ( $\varphi_{in}$ ) of the input impedance must be greater than zero ( $\varphi_{in}$ >0).

Equations below present the analysis of Z<sub>in</sub>:

$$Z_{in} = Z_{pr} + Z_r \tag{2.16}$$

$$R_{in} = \frac{\omega^2 M^2 R_L}{\left(\omega L_{se} - 1/\omega C_{se}\right)^2 + R_L^2}$$
(2.17)

$$X_{in} = \left(\omega L_{pr} - \frac{1}{\omega C_{pr}}\right) - \frac{\left(\omega L_{se} - \frac{1}{\omega C_{se}}\right)}{\left(\omega L_{se} - \frac{1}{\omega C_{se}}\right)^2 + R_L^2}$$
(2.18)

$$\varphi_{in} = \frac{180}{\pi} tan^{-} (\frac{X_{in}}{R_{in}})$$
(2.19)

As shown in Fig. 2.18, at the resonant frequency point ( $f_{res}$ ), the input phase angle  $\phi_{in}$ =0, thus  $Z_{in}$  is always resistive. In the frequency range  $f_{v,l}$  to  $f_{res,}$ , the input impedance  $Z_{in}$  is always capacitive. In the frequency range  $f_{res}$  to  $f_{v,h}$ , the input impedance  $Z_{in}$  is always inductive. Thus, in order to achieve ZVS, the operating frequency  $f_p$  of the converter must be in the range  $f_{res}$  to  $f_{v,h}$  (see Fig. 2.18).

#### 2.4.2.4. Converter loss analysis

The losses of the converter mainly come from three parts: primary inverter fullbridge stage (4 MOSFETs), series-series resonant tank stage (mainly from transformer), and rectifier network (4 diodes). The losses calculations are based on the simulated or measured current waveforms and the manufacturer's datasheet.

Inverter full-bridge losses: power losses of semiconductor components can be divided into two groups: conduction losses and switching losses. In Equation (2.20), the switching loss is expressed as a function of the switching actions of the MOSFET current ( $i_{SW,M}(i)$ , where i can be MOSFET Q<sub>1</sub>, MOSFET Q<sub>2</sub>, MOSFET Q<sub>3</sub>, MOSFET Q<sub>4</sub>), the drain-source voltage ( $V_{DS} = V_g$ ), the rise time ( $t_r$ ), the fall time ( $t_f$ ) and the operating frequency ( $f_p$ ). The conduction losses can be calculated using the MOSFET drain-source on-state resistance ( $R_{DS}$ ) and the root mean square value of MOSFET simulated or measured current waveforms ( $i_{M,rms}(i)$ ) (Equation (2.21)).

$$P_{SW,M(i)} = V_{DS} i_{SW,M(i)} (t_r + t_f) f_P$$
(2.20)

$$P_{CON,M(i)} = R_{DS} \cdot i_{M,rms(i)}^2 \tag{2.21}$$

Rectifier network losses: according to [Fan15], the switching losses of the rectifier are almost eliminated in the case of Schottky diodes. The main losses are the conduction losses which can be expressed as:

$$P_{CON,D(i)} = V_D \frac{V_{out}}{R_o} + R_D \cdot i_{D,rms(i)}^2$$
(2.22)

Transformer losses: the transformer losses are a large part of the total losses of the converter. The transformer losses can be divided into two main parts: core losses and winding losses. The core losses can be described as in Equation (2.23) and the winding losses are expressed in Equation (2.24).

$$P_{C,T} = \rho f^{\alpha} B_m^{\beta} V_e \tag{2.23}$$

$$P_{cu,T} = R_{pr}i_{p,rms}^2 + R_{se}i_{s,rms}^2$$
(2.24)

Finally, the converter efficiency can be computed by:

$$\eta_{con} = \frac{P_{out}}{P_{out} + P_L} \tag{2.25}$$

where,  $P_{out} = \frac{V_{out}^2}{R_{out}}$  and  $P_L = P_{SW,M(i)} + P_{CON,M(i)} + P_{CON,D(i)} + P_{C,T} + P_{Cu,T}$ : the

total losses of converter.

## 2.4.3. Power transmission function optimization descriptions

In this section, the optimized design of the power transmission function IGBT gate driver with high insulation barrier capabilities by the help of virtual prototyping tool is presented.

# 2.4.3.1. Power transmission optimization variables and parameters

*Optimization variables*:  $x_1$ ,  $n_1$  and  $n_{layer}$  are considered as optimization variables. But,  $x_2$  is regarded as an internal variable and can be computed after the values of  $x_1$ ,  $n_1$ ,  $ep_9$  and  $ep_4$  are set (see Fig. 2.9b/Fig. 2.19 and Equation (2.7)). The combinations of different copper layer ( $ep_2$ ), PCB multi-layer ( $ep_6$ ) and number of layers ( $n_{layer}$ ) must be considered carefully for the transformer design. So  $ep_2$ ,  $ep_6$  and  $n_{layer}$  should be included in the optimization vector. Hence, ( $x_1$ ,  $n_1$ ,  $ep_2$ ,  $ep_6$ ,  $n_{layer}$ ) are the main geometrical variables.



Fig. 2.19.: Multi-layer pot core transformer 2D description (re-call of Fig. 2.9).

As shown in Fig. 2.17a,  $C_{pr}$ ,  $C_{se}$ ,  $R_{out}$  and the operating frequency ( $f_p$ ) are regarded as electrical optimization variables. According to series-series resonant tank modeling, in order to enhance the energy transfer from primary side to secondary side,  $C_{pr}$  and  $C_{se}$ must be designed attentively: these two capacitors are then considered as electrical optimization variables. As presented previously, in order to achieve ZVS condition, the converter's operating frequency  $f_p$  is a main variable to be considered. Then, the operating frequency  $f_p$  must be located between the resonant frequency  $f_{res}$  (where the voltage transfer ratio  $G_v$  is at the peak) and the frequency point where the voltage transfer ratio  $G_v = 1$  (at the high side). The output power of this converter is up to 10W. The output voltage  $V_{out}$  must be higher or equal to the input voltage  $V_g = [12V - 15V]$ . Thus, to achieve the desired output power,  $R_{out}$  should be regarded as one of the electrical variables.

Thus, the optimization variables are defined in the vector  $\overline{X_v}$  and summarized in Table 2.11.

| -                                     | Table 2.11. Optimization variables' definitions for power transmission function                                                                                         |                                               |  |  |  |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--|--|--|
| Geometrical variables                 |                                                                                                                                                                         | Electrical variables                          |  |  |  |
| (Pot core transformer: cf. Fig. 2.19) |                                                                                                                                                                         | (DC-DC FBSS converter: cf. Fig. 2.17a)        |  |  |  |
| ٠                                     | $x_1$ : distance between two copper                                                                                                                                     | • C <sub>pr</sub> : compensation capacitor at |  |  |  |
|                                       | windings for both sides,                                                                                                                                                | primary side,                                 |  |  |  |
| ٠                                     | $n_1$ : turn numbers of transformer,                                                                                                                                    | • C <sub>se</sub> : compensation capacitor at |  |  |  |
| •                                     | ep <sub>2</sub> : copper thickness,                                                                                                                                     | secondary side                                |  |  |  |
| ٠                                     | ep <sub>6</sub> : multi-layer PCB thickness,                                                                                                                            | • f <sub>p</sub> : operating frequency,       |  |  |  |
| ٠                                     | • n <sub>layer</sub> : number of layers • R <sub>out</sub> : output resistance.                                                                                         |                                               |  |  |  |
| <b>Optimization</b> variables         |                                                                                                                                                                         |                                               |  |  |  |
|                                       |                                                                                                                                                                         |                                               |  |  |  |
|                                       | $\overline{X_V} = \{ \mathbf{x}_1, \mathbf{n}_1, \mathbf{ep}_2, \mathbf{ep}_6, \mathbf{n}_{layer}, \mathbf{C}_{pr}, \mathbf{C}_{se}, \mathbf{f}_p, \mathbf{R}_{out} \}$ |                                               |  |  |  |

Table 2.11: Optimization variables' definitions for power transmission function

*Optimization parameters*: the constant parameters are presented in Table 2.12. These constant parameters come from the pot core transformer definition. The galvanic insulation barrier is still in the range of 0.5mm to 3mm to respond to several different high insulation voltage applications. Three pot core diameters (14mm, 18mm and 22mm) are selected. Other numerical values and their descriptions are both provided in Table 2.12.

| Geo. para. Values                                                                                                                |                                      | Descriptions                            |  |
|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------|--|
| • ep <sub>1</sub>                                                                                                                | {0.5mm to 3mm}                       | galvanic insulation barrier             |  |
| • ep <sub>4</sub>                                                                                                                | 0.2 mm                               | extra length of the ferrite relative to |  |
|                                                                                                                                  |                                      | the edge of the last coil               |  |
| • ep <sub>7</sub>                                                                                                                | 18 µm                                | insulation thickness between layers     |  |
|                                                                                                                                  |                                      | of multi-layer                          |  |
| • D <sub>F</sub>                                                                                                                 | {14mm, 18mm,                         | ferrite pot core diameters              |  |
| 22mm}                                                                                                                            |                                      |                                         |  |
| • $ep_3, ep_{3_1},$                                                                                                              | depend on pot core                   | Pot cores: 14mm, 18mm and               |  |
| ep <sub>3_2</sub> , ep <sub>8</sub> , ep <sub>9</sub> ,                                                                          | dimensions                           | 22mm                                    |  |
| $ep_{10}$                                                                                                                        |                                      |                                         |  |
| • ep <sub>5</sub>                                                                                                                | depends on ep7, ep2,                 | Equation (2.6) : insulation between     |  |
|                                                                                                                                  | $ep_6$ , $ep_{10}$ , and $n_{layer}$ | coils and ferrite                       |  |
| • x <sub>2</sub>                                                                                                                 | depends on $x_1$ , $n_1$ , $ep_9$    | Equation (2.7) : copper width           |  |
|                                                                                                                                  | and ep <sub>4</sub>                  | (internal variable)                     |  |
| <b>Optimization parameters</b>                                                                                                   |                                      |                                         |  |
| $\overline{P_{v}} = (ep_{1}, ep_{3}, ep_{3_{1}}, ep_{3_{2}}, ep_{4}, ep_{5}, ep_{7}, ep_{8}, ep_{9}, ep_{10}, x_{2}, D_{F})^{t}$ |                                      |                                         |  |

Table 2.12: Optimization parameters' definitions for the power transmission function

## 2.4.3.2. Power transmission optimization objectives

Maximize the converter efficiency  $\eta_{con}$  is the main optimization objective. And then, the output power  $P_{out}$  is defined as another optimization objective to provide a feasible configuration for experimental works. Thus, the proposed Pareto fronts are: the converter efficiency ( $\eta_{con}$ ) as a function of the converter output power ( $P_{out}$ ).

## 2.4.3.3. Power transmission optimization constraints

The optimization variables' constraints are summarized in the higher part of Table 2.13. Some variables are discrete values and some others are real values. Beside the optimization variables' constraints, the optimization (geometrical and electrical) constraints (for  $P_{out} \le 10W$ ) are also required. These constraints are summarized in the lower part of Table 2.13. To ensure that the designed converter power is under 10W, the output voltage stays between the input voltage ( $V_g = [12V - 15V]$ ) and 20V. And the output current  $i_{out}$  must be lower than 0.5A. As presented above, the high magnetic coupling of transformer provides high converter efficiency. Thus, the coupling coefficient *k* should be higher than 0.2. ep<sub>5</sub> should be set under 0.3mm for technical constraint of pot core planar transformer. The final constraint is the parasitic capacitor between the primary side and secondary side ( $C_{ps}$ ). This capacitor should be set under 10pF for electromagnetic compatibility (EMC) reasons.

| Variable constraints                                                     | Values                             | Variable types |  |  |
|--------------------------------------------------------------------------|------------------------------------|----------------|--|--|
| • X1                                                                     | [0.2mm, 0.5mm]                     | Real           |  |  |
| • n <sub>1</sub>                                                         | $\{1, 2, 3, 4, 5\}$                | Integer        |  |  |
| • ep <sub>2</sub>                                                        | {35, 70, 105, 210, 235, 435} [µm]  | Integer        |  |  |
| • $ep_6$                                                                 | $\{0.4, 0.5, 0.8, 1.2, 1.6\}$ [µm] | Integer        |  |  |
| • $n_{layer}$                                                            | $\{1, 2, 3, 4, 5\}$                | Integer        |  |  |
| • C <sub>pr</sub>                                                        | [1nF, 10nF]                        | Real           |  |  |
| • C <sub>se</sub>                                                        | [1nF, 10nF]                        | Real           |  |  |
| • f <sub>p</sub>                                                         | [150kHz, 1MHz]                     | Real           |  |  |
| • R <sub>out</sub>                                                       | [10Ω, 100Ω]                        | Real           |  |  |
| Technical constraints                                                    |                                    |                |  |  |
| • $V_g \le V_{out} \le 20V, i_{out} \le 0.5A,$                           |                                    |                |  |  |
| • $B_m \le B_{sat}$ , $k > 0.2$ , $ep_5 \le 0.3$ mm and $C_{ps} < 10$ pF |                                    |                |  |  |

Table 2.13: Optimization constraints for the power transmission function



Fig. 2.20.: Optimization flowchart with genetic algorithm (GA) code in a MATLAB<sup>TM</sup> script.

# 2.4.3.4. Power transmission computation procedure and optimization algorithms

The optimization flowchart is described in Fig. 2.20. It combines a finite element simulation (FEMM<sup>TM</sup>) and an electrical transient simulator (LTSpice<sup>TM</sup>) software with the help of a genetic algorithm (GA) coded with MATLAB<sup>TM</sup>. FEMM<sup>TM</sup> software calculates

the electrical parameters of transformer ( $L_{pr}$ ,  $R_{pr}$ ,  $L_{se}$ ,  $R_{se}$ , M, k, and  $C_{ps}$ ) with the help of geometrical variables ( $x_1$ ,  $n_1$ ,  $ep_2$ ,  $ep_6$  and  $n_{layer}$ ). After that, LTSpice<sup>TM</sup> software runs a transient simulation with the help of ( $L_{pr}$ ,  $R_{pr}$ ,  $L_{se}$ ,  $R_{se}$ , M, k) and electrical ( $C_{pr}$ ,  $C_{se}$ ,  $R_{out}$  and  $f_p$ ) variables. Next, all the electrical waveforms (currents and voltages) of each component are simulated to calculate losses. If all constraints are satisfied, the converter efficiency  $\eta_{con}$  is computed by the help of the total loss evaluation. Finally, the converter efficiency  $\eta_{con}$  is plotted as a function of the output power (Pareto fronts).

## 2.4.4. Power transmission optimization results: Pareto fronts' results

The set of Pareto fronts' solutions are presented and analyzed to make a suitable choice for prototype fabrications. The parameters of the GA are: 30 individuals and 100 generations which require 2 hours of computational times per one diameter and one insulation layer  $ep_1$ . As presented in Table 2.12, diameters of pot core which have been selected are 14mm, 18mm and 22mm. And the insulation thickness  $ep_1$  varies between 0.5mm to 3mm. Thus, several Pareto fronts' results are obtained and illustrated in Fig. 2.21.



Fig. 2.21.: Optimization results for power transmission IGBT gate drivers:

- (a) Pareto fronts' results for  $D_F = 22mm$  and  $ep1 = \{1mm, 2mm, 3mm\}$ ,
- (b) Pareto fronts' results for  $D_F = 18mm$  and  $ep1 = \{1mm, 2mm, 3mm\}$ ,
- (c) Pareto fronts' results for  $D_F = 14$ mm and  $ep1 = \{0.5$ mm, 1mm $\}$ ,
- (d) Pareto fronts' results for  $D_F = \{14mm, 18mm, 22mm\}$  and  $ep_1 = 1mm$ .

Theoretically, for the same ferrite diameter and the same winding configurations, the lower air gap length leads to have a higher coupling coefficient (k) and higher inductor values ( $k_{ep1=0.5mm} > k_{ep1=1mm} > k_{ep1=2mm} > k_{ep1=3mm}$  and  $L_{ep1=0.5mm} > L_{ep1=1mm} > L_{ep1=2mm} > L_{ep1=3mm}$ ). Moreover, from the FOM (Figure Of Merit) factor analysis in [Kne15], the converter efficiency is expressed:  $\eta \approx 1 - 2/(kQ)$ . Where, the inductive quality Q is proportional to the inductance and frequency, but inverse to the winding resistance. So, the higher magnetic coupling k,  $L_{pr}$  and  $L_{se}$  values provide the higher converter efficiency is:  $\eta_{ep1=0.5mm} > \eta_{ep1=1mm} > \eta_{ep1=2mm}$  As an evident of these analysis, Fig. 2.21a-c present the Pareto fronts' results for ferrite pot core diameters 22mm, 18mm and 14mm. Each Pareto front represent the optimal design for one thickness of the insulation layer (ep1 = {0.5mm, 1mm, 2mm and 3mm}). Moreover, Fig. 2.21d focuses on 1mm of insulation layer with three pot core diameters {14mm, 18mm, 22mm}. According to this figure, with the same insulation thickness, the highest diameter provides the highest converter efficiency.

To further analyze the practical aspect, the supplied power is around 2W at 10 kHz for 3.3kV IGBT modules in a Medium-Voltage Direct Current Modular Multilevel Converter (MVDC-MMC) application (where a 30kV of insulation voltage is required). Moreover, as demonstrated in Section 2.2: insulation dielectric material validations, 1mm of polysterimide material can sustain at least 40kV of insulation voltage level. Thus, according to Fig. 2.21, some optimal solutions of the Pareto fronts' results of 14mm (pot core diameter) are the dominants solutions in term of power density, final application requirements, etc. These selected solutions are plotted in Fig. 2.22. For experimental results, we have chosen the solution (a) that corresponds to an output power of 2W with an insulation thickness of 0.5mm and a ferrite core of a diameter of 14mm.



Fig. 2.22.: Optimization target results for experimental works.

The simulation results of this solution are summarized in Table. 2.14. The converter needs to operate at 266 kHz to achieve ZVS conditions and obtain high efficiency. Series capacitors are equal to 68nF. The characteristics of the optimal transformer are: 4 multi-layers, 2 turns per side of layer, 105µm of copper thickness, etc. As a result,  $L_{pr} = L_{se} = 17.24\mu$ H,  $R_{pr} = R_{se} = 0.46\Omega$  and  $C_{ps} = 6.67$ pF are the electrical values of this optimal transformer.

| Opti. obj.                      | Solution (a)                                                                                                 |                                   |                 |
|---------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------|
| $\eta_{con}$                    | 82 %                                                                                                         |                                   |                 |
| $ep_1/D_F$                      | 0.5 mm/14 mm                                                                                                 |                                   |                 |
| $C_{pr}/C_{se}$                 | 68 nF/ 68 nF P <sub>out</sub> 2 W                                                                            |                                   |                 |
| $f_p$                           | 266 kHz                                                                                                      | Vout/ Iout                        | 12.3V/ 0.16A    |
| R <sub>out</sub>                | 76.9 Ω                                                                                                       | L <sub>pr</sub> / R <sub>pr</sub> | 17.24 μH/ 0.46Ω |
| x <sub>1</sub> / x <sub>2</sub> | $0.25 \text{ mm} \ / 0.87 \text{mm} \qquad L_{se} \ / \ R_{se} \qquad 17.24 \ \mu\text{H} \ / \ 0.46 \Omega$ |                                   | 17.24 μH/ 0.46Ω |
| $n_1 / n_{layer}$               | 2 turns / 4 layers                                                                                           | M / k                             | 10.49 µH / 0.6  |
| $ep_2 / ep_6$                   | 105 µm / 0.4 mm                                                                                              | C <sub>ps</sub>                   | 6.67 pF         |

Table 2.14: Simulation results of the optimal solution (a)

Fig. 2.23 presents the simulation results of the optimal solution (a). Fig. 2.23a plots the voltage transfer ratio  $G_v$ . According to this figure, the ZVS condition can be achieved from 160 kHz to 350 kHz. This frequency range must verify all the optimization constraints. The output voltage constraint must be between  $V_g = [12V - 15V]$  and  $V_{out} < 20V$ . Thus, according to this figure and  $V_{out} < 20V$ , the operating frequency ranges is from 200 kHz to 350 kHz. Fig. 2.23b illustrates the input voltage of a resonant tank  $V_{in}$ , primary side current  $i_{pr}$ , and secondary side current  $i_{se}$  for the solution (a).

Influence of the switching frequency: Fig. 2.23c shows the converter efficiency  $(\eta_{con})$  obtained from simulation as a function of the frequency. According to this figure, the switching frequency of 200 kHz provides the highest efficiency which correspond the highest converter output voltage and power (see Fig. 2.23a).

*Fixed frequency application*: as shown in Table 2.15, at a fixed frequency operating mode, when the load varies, the converter efficiency is a function of the output power. The load resistance  $R_{out}$  varies from 39 $\Omega$  to 82 $\Omega$  and corresponds to  $V_{out}$  from 12.47V to 13.07V (see Fig. 2.23e and Table 2.15). This achieves the efficiency from 82% to 88% and output power from 2W to 4W (cf. Fig. 2.23d).

| $R_{out}$ ( $\Omega$ ) | $V_{OUT}(V)$ | $P_{out}(W)$ | η <sub>con</sub> (%) |
|------------------------|--------------|--------------|----------------------|
| 39                     | 12.47        | 2            | 82                   |
| 47                     | 12.64        | 2.8          | 85.5                 |
| 56                     | 12.93        | 3.4          | 86.2                 |
| 82                     | 13.07        | 4            | 88                   |

Table 2.15: Summarized results of fixed frequency and varied loads



In Chapter 3, the experimental results are provided and compared to the simulation ones to validate our proposed design methodology.

Fig. 2.23.: Simulation results for the optimization solution (a):

- (a) Voltage transfer ratio  $G_v$  of the optimal solution,
- (b) Simulation waveforms of input tank voltage  $V_{in}$ , primary current  $i_{pr}$ , secondary current  $i_{se}$ ,
- (c) Power converter efficiency as a function of the operating frequency,
- (d) Power converter efficiency for a frequency of 200 kHz and resistive load varies from 39Ω to 82Ω,
- (e) The converter output voltage ( $V_{out}$ ) as a function of the converter output power ( $P_{out}$ ) for a fixed frequency of 200kHz and resistive load varies from 39 $\Omega$  and 82 $\Omega$ .

## 2.4.5. Conclusion: power transmission function for IGBT gate drivers

In this thesis dissertation, a DC-DC full-bridge series-series (FBSS) resonant converter is selected. The high insulation voltage barrier must be achieved by the help of a pot core planar transformer with its air gap material. The optimized design for this system is proposed with the help of a virtual prototyping tool. This pre-sizing step is very important for the prediction of the converter performances. Optimize the geometrical aspects of the transformer is performed through a finite element software (FEMM<sup>TM</sup>). Then, a transient simulator software LTSpice<sup>TM</sup> is used to simulate the electrical circuit. Maximize the converter efficiency and minimize the converter output power define a biobjective optimization problem. Some pot core dimensions (D<sub>F</sub> = {14mm, 18mm and 22mm}) and some insulation thicknesses (ep<sub>1</sub> = {0.5mm, 1mm, 2mm, and 3mm}) provide several Pareto fronts'. Finally, a Pareto front of a pot core of 14mm (diameter) and 0.5mm of insulation thickness is selected for further analysis. Then, an optimal solution is chosen for experimental works. The main characteristics of the proposed solution are the output power of around 2W and the insulation voltage level of around 30kV.

In Chapter 3, the experimental results will be presented and analyzed. Then, the comparisons between the simulation and experimental results are taking place to validate our proposed optimization methodology.

#### 2.5. Voltage measurement for SM

On main feature on the MMC structure is to control the voltage of the capacitor sub-module. Therefore, it is necessary to obtain the voltage of each sub-module in order to use voltage balancing technics. The most critical one are based on a voltage measurement, a sorting between all the values in order to determine which sub-module has to be inserted. However, this necessitates an accurate measurement based on voltage sensors and the necessity to insulate data. This can be done by an insulation of the analogic signal which can be tricky due to EMC perturbations or by the transmission of a digital value based on the use of an analog to digital converter implemented on the submodule. This solution needs a high speed data transmission. Another family of voltage control algorithms is based on tolerance band solutions. That means that for these sorting algorithms, the information that the voltage is inside or outside of a tolerance band is sufficient. In this section, we present a new concept for measurement of the sub-module capacitor voltage which is well suited for this type of voltage control algorithms.

### 2.5.1. Voltage measurement for voltage balancing: different techniques

Our concept uses gate drivers system to replace the sensors: the gate driver provides voltage range (3 ranges) with a state  $\{-1, 0, 1\}$  (see Fig. 2.24). For example, if voltage of sub-module (j) is higher than 10% of its reference, its state is equal to 1. In case of -10% of V<sub>ref</sub>, its state is equal to -1. And in the case of the sub-module voltage stays in the +/-10% zone of its reference, its state is 0. Thus, we define three states  $\{-1, 0, 0, 1\}$ 

1} for sub-module voltage as summarized in Table 2.16. Then, we add counters for SMs to count their past states. From these informations, a novel capacitor voltage balancing algorithm is proposed and summarized in Fig. 2.24.

| V <sub>SM</sub>                                  | States |
|--------------------------------------------------|--------|
| $V_{SM} \ge 10\% \ V_{SM,ref}$                   | 1      |
| -10% $V_{SM,ref} \le V_{SM} \le 10\% V_{SM,ref}$ | 0      |
| $V_{SM} \leq$ - 10% $V_{SM,ref}$                 | -1     |

Table 2.16: States of sub-module voltage compared to its reference

First, the states of capacitor voltages and total past actions of their counters are sorted. Then, the numbers of SMs that need to be inserted (or switched on) for upper arm and lower arm are calculated at PWM stage. As presented in Fig. 2.24, these informations and polarities of arm currents are the inputs of the selection algorithms. Then, the gate signals are generated to IGBTs in SMs by the help of IGBT gate drivers systems. Within these systems, the voltage states of each SM are obtained. And they are considered as the inputs of capacitor voltage balancing algorithm.



Fig. 2.24.: A novel capacitor voltage balancing algorithm with voltages states

To support this proposed idea, we provide preliminary simulation results of the converter specification in Table 2.17. According to this table, the capacitor voltage of each sub-module must stay around  $15V (V_{dc}/N = 60/4 = 15V)$ .

| balancing algorithm with only three capacitor voltage states |               |
|--------------------------------------------------------------|---------------|
| DC voltage V <sub>DC</sub>                                   | 60 V          |
| Number of sub-modules per arm (N <sub>SM</sub> )             | 4             |
| C <sub>SM</sub>                                              | 1 mF          |
| Load (R <sub>load</sub> /L <sub>load</sub> )                 | 11.25Ω / 10mH |
| L <sub>arm</sub> /R <sub>arm</sub>                           | 400μH/1.5Ω    |
| modulation (m)                                               | 0.85          |
| Switching frequency $(f_{sw})$                               | 100kHz        |

Table 2.17: MMC converter specification for testing a proposed novel capacitor voltage balancing algorithm with only three capacitor voltage states

Fig. 2.25 presents the simulation for two different capacitor voltage balancing methods: on-line capacitor voltages with voltage sensors (solution (1)) and three voltage states {-1, 0, 1} within IGBTs gate drivers systems (solution (2)). Fig. 2.25a and Fig. 2.25b illustrate the voltage balancing of a proposed novel method and classical method, respectively. According to these figures, after 0.15s, all the capacitors voltages follow their references. As seen in Fig. 2.25a, all the capacitors voltages for upper arm and lower arm are not well balanced (compare to classical method in Fig. 2.25b) but they stay around their references. Its ripple voltage ( $\Delta V$ ) is about 6V (3 times higher than voltage sensors solution: see Fig. 2.25b,  $\Delta V = 2V$ ). These are major critical points for our proposed intelligent gate driver to help a capacitor voltage for the proposed solution (2), is passive components (sub-module's capacitors, arm inductors). The optimization method, which considers passive components' dimensioning with novel capacitor voltage balancing control (solution (2)), must be proposed in a future work.



Fig. 2.25.: Simulation results of (provided by a trainee of master degree who was supervised by the author of this manuscript [Yaf]):

- (a) Capacitor voltages with a proposed novel control method with only the voltage states (ripple voltage:  $\Delta V = 6V$ ),
- (b) Capacitor voltage with classical method (ripple voltage:  $\Delta V = 2V$ ),
- (c) Line-to-neutral output voltage  $V_{LN}$  (upper waveform), output current  $i_{out}$  (blue waveform) and circulating current  $i_{cir}$  (red waveform) waveforms with a proposed novel method,
- (d) Line-to-neutral output voltage  $V_{LN}$  (upper waveform), output current  $i_{out}$  (blue waveform) and circulating current  $i_{cir}$  (red waveform) waveforms with a classical method.

For further validations, Fig. 2.25c and Fig. 2.25d show line-to-neutral output voltage ( $V_{out}$ : upper waveform), output current ( $i_{out}$ : blue waveform), and circulating current ( $i_{cir}$ : red waveform) for these two methods.

Based on these results, we noticed that the capacitor voltage balancing control of MMC converter can be done with only the voltage states  $\{-1, 0, 1\}$ . These voltage states can be easily obtained within IGBTs gate drivers. Actually, these return informations from secondary side to primary side of gate drivers must respect the insulation constraint. Thus, in the next section, we provide briefly a new concept of intelligent IGBT gate driver.

# 2.5.2. Insulated transmission function for voltage measurement

As previously presented in Chapter 1, the gate drivers topologies are compared for this kind of application. Fig. 2.26 shows the proposed measurement of sub-module's voltage within the gate driver system. As presented in the previous section, all the transmitter functions of gate driver must provide a high galvanic insulation voltage capability. Hence, the information (from secondary to primary side) must also respect this main constraint.



Fig. 2.26.: Proposed voltage measurement for a SM of MMC converter within high insulation gate driver system.

#### 2.6. Conclusion

In this chapter, we detail the design methodology to optimize gate drivers (PWM signal transmission function and power supply function) for IGBT modules for high insulation voltage capabilities. The insulation by planar transformer has been chosen as high insulation system. After the selection of topologies for each function, the optimization methodology is proposed to optimize the transformer geometries and the

associated electronic devices. These optimizations are achieved by the help of a virtual prototyping tool (basically depends on a genetic algorithm (GA) developed in a MATLAB<sup>TM</sup> script).

To provide numerous choices for various applications, the insulation barrier varies from 0.5mm to 3mm which corresponds to the insulation level up to 50kV with the proposed polysterimide material. Numerous Pareto fronts' results are obtained from the optimization designs for each gate driver function. Then, these results are compared and analyzed until the suitable choice is selected for our final application for MMC converter. Furthermore, the simulation waveforms are provided to support our proposed methodology. These results will be validated experimentally in Chapter 3.

At the end of this chapter, we also introduce the intelligent gate drivers system to replace the voltage sensors in MMC converter. Furthermore, some advices and instructions are given for the adaptation of this gate driver to the MMC internal control structure, especially the averaging and voltage balancing control.

#### REFERENCES

- [Bar09] Barber, P.; Balasubramanian, S.; Anguchamy, Y.; Gong, S.; Wibowo, A.; Gao, H.; Ploehn, H.J. and Loye, H.C.: "Polymer composite and nanocomposite dielectric materials for pulse power energy storage," *Materials*, pp. 1697-1733, 2009
- [Bos13] Bosshard R., Kolar J.W., Muhlethaler J., Stevanovic I., "Optimized magnetic design for inductive power transfer coils," *APEC'13*, vol., no., pp. 1812-1819, Long Beach, CA, USA, 17-21 march 2013.
- [Bos14] Bosshard. R, Kolar J.W., Wunsch B., "Accurate finite-element modeling and experimental verification of inductive power transfer coil design," *APEC'14*, pp. 1648-1653, Fort Worth, TX., USA, 16-20 March 2014.
- [Bos15] Bosshard R., Kolar J.W., Muhlethaler J., Stevanovic I., Wunsch B., and Canales F., "Modeling and η-α-Pareto optimization of inductive power transfer coils for electric vehicles," *IEEE Jour. of Emerg. and Sel. Top. in Power Electronic.*, vol. 3, no. 1, pp. 50-64, 11 mars 2015.
- [Chw05] Chwei-Sen Wang, Oskar H. Stielau, Grant A. Covic, "Design considerations for a contactless electric vehicle battery charger", *IEEE Trans. on Ind. Electronic.*, vol. 52, no. 5, pp. 1308-1314, Oct. 2005.
- [Dij12] Dijuric, S.; Stojanovic, G.; Damnjanovic, M.; Radovanovic, M. and Laboure, E., "Design, modeling, and analysis of a compact planar transformer," *IEEE Trans. Mang.*, vol. 48, no. 11, pp. 4135-4138, Nov. 2012.
- [Fan15] Fang, Z., Cai, T., Duan, S., Chen, C., "Optimal design methodology for LLC resonant in battery charging applications based on Time-Weighted Average Efficiency," *IEEE Trans. on Power Electronic.*, vol. 30, no. 10, pp. 5469-5483, Oct. 2015.
- [Fre03] Frey, D.: 'Convertisseurs haute tension : Contribution à l'intégration de la fonction interrupteur,' PhD. Thesis dissertation manuscript, l'Institut National Polytechnique de Grenoble (INP-G), 2003
- [Fuj13] Fujita, H., "A resonant gate-drive circuit with optically isolated control signal and power supply for fast-switching and high-voltage power semiconductor devices," *IEEE Trans. on Power Electronic.*, vol. 28, no. 11, pp. 5423-5430, Nov. 2013.
- [Fuk97] Fukuda, A.; Mitsui, H.; Inoue, Y. and Goto, K., "The influence of water absorption on dielectric properties of cycloaliphatic epoxy resin," ICPADM, pp. 58-61, Seoul, Korea, 25-30 May 1997.
- [Gre94] A. Green, "10 kHZ inductively coupled power transfer-concept and control", *IEEE Int. Conf. Power Electronic. Variable-Speed Drives*, pp. 694-699, London, UK, 26-28 Oct. 1994.
- [Hei98] Heinemann L., Mast J., Scheible G., Heizel T., Zuelling T., "Power supply for very high insulation requirements in IGBT gate-drivers," in 33<sup>rd</sup> IAC, vol.2, pp.1562-1566, St. Louis, MO, USA, 12-15 Oct. 1998.

- [Kne15] Knecht, O.; Bosshard, R. and Kolar, J.W.: 'High-efficiency transcutaneous energy transfer for implantable mechanical heart support systems,' *IEEE Trans. Power Electronic.*, vol., no.99, pp. 6221-6236, 23 Jan. 2015.
- [Lef05] Lefranc, P.: 'Etude, conception et réalisation de circuits de commande d'IGBT de forte puissance,' Thesis dissertation manuscript, l'Institut National des Sciences Appliquées de Lyon (INSA), 2005
- [Lef13] Lefranc, P.; Jannot, X. and Dessante, P.: 'Optimized design of a transformer and an electronic circuit for IGBT drivers signal impulse transmission function based on a virtual prototyping tool,' *IET Power Electron.*, vol. 6, no 4, , pp.625-633, 2013.
- [Leg07] Legranger J., Friedrich G., Vivier S., Mipo J.C., "Comparison of two optimal rotary transformer designs for highly constrained applications," *IEMDC'07*, vol.2, pp. 1546-1551, Antalya, Turkey, 3-5 May 2007.
- [Nag02] Nagao, M.; Oda, K.; Nishioka, K.; Muramoto, Y. and Hozumi, N., "Effect of moisture on treeing phenomena in epoxy resin with filler under AC voltage," CEIDP'02, pp. 951-954, 2002
- [Ngu16] Nguyen Van-sang, Lyubomir Kerachev, Pierre Lefranc, Jean-Christophe Crebier, "Characterization and analysis of an innovative gate driver and power supplies architecture for HF power devices in harsh environment," CIPS'16, vol., n., pp., Nuremberg, Germany, 8-10 March 2016
- [Ouy12] Ouyang Z., Thomsen O.C., Anderson M.A.E, "Optimal design and tradeoffs analysis of planar transformer in high power DC-DC converters," *IEEE Trans. on Ind. Electron.*, vol.59, no. 7, pp. 2800-2810, Jul. 2012.
- [Rou11] Rouger, N.; Crébier, J.C. and Lesaint, O., "Integrated low power and high bandwidth optical isolator for monolithic power MOSFETs drivers," *ISPSD*'11, pp. 356-359, San Diego, CA, USA, May 2011.
- [Sok14] Am, S.; Lefranc, P. and Frey, D., 'Optimization d'une function de transmission d'ordres pour driver à haute isolation galvanique. Application aux modules IGBT pour onduleur multi-niveaux MMC (Modular Multilevel Converter),' SGE'14, ENS Cachan, Paris (France)
- [Sok15A] Am, S.; Lefranc, P.; Frey, D. and Ibrahim, M., "A generic virtual prototyping tool for Multi-level Modular Converters (MMCs)," *IECON'15*, pp. 1489-1494, Yokohama, Japan, 9-12 Nov. 2015.
- [Sok15B] Am, S.; Lefranc, P. and Frey, D., "Design methodology for optimizing a high insulation voltage insulated gate bipolar transistor gate driver signal transmission function," *IET Power Electronic.*, vol. 8, no 6, pp.1035-1042, June 2015.
- [Sok16A] Am, S.; Lefranc, P.; Frey, D.; and Ibrahim, M., "Design methodology for a high insulation voltage power transmission function for IGBT gate driver," *APEC'16*, pp. 2401-2408, Long Beach, CA, USA, 20-24 Mar. 2016.
- [Sok16B] Am, S.; Lefranc, P. and Frey, D., "A virtual prototyping tool for a high galvanic insulation power transmission IGBT gate driver," in *Proc. VDE ECPE IEEE 9<sup>th</sup> Int.*

*Conf. on Integrated Power Electronic. Syst. (CIPS)*, Nuremberg, Germany, 8-10 Mar. 2016.

- [Sok16C] Am, S.; Lefranc, P. and Frey, D., "Design and optimization of IGBT gate drivers for high insulation voltage up to 30kV," SGE'16, Grenoble (France), 7-9 Jun 2016
- [Sem14] "Switch-Mode Power Supply: reference manual", Energy Efficiency Innovations Group, ON Semiconductor, 2014, <u>www.onsemi.com</u>
- [Sme10] Smeets J.P.C., Krop D.C.J., Jansen J.W., Hendrix M.A.M, Lomonova E.A, "Optimal design of a pot core rotating transformer," *ECCE'10*, pp. 4390-4397, Atlanta, GA, USA, 12-16 Sept. 2010.
- [Tang99] Tang, S.; Hui, S.R. and Chung, H.S.H., "Coreless printed circuit board (PCB) transformer for power MOSFET/IGBT gate driver circuits," *IEEE Trans. on Power Electronic.*, vol. 14, no. 3, pp. 422-430 1999
- [Tang01] Tang, S.; Hui, S.R. and Chung, H.S.H., "A low profile power converter using printed circuit board (PCB) power transformer with ferrite polymer composite," *IEEE Trans.* on Power Electronic, vol. 16, no. 4, pp. 493-498, 2001
- [Vas06] Vafaei, R.; Rouger, N., To, D.N., and Crebier, J.C., "Experimental investigation of an integrated optical interface for power MOSFET drivers," *IEEE Electron Device Letters*, vol. 33, no. 2, pp. 230-232, Feb. 2012.
- [Vas06] Vasic, D.; Costa, F. and Sarraute, E., "Piezoelectric transformer for integrated MOSFET and IGBT gate driver," *IEEE Trans. Power Electronic*, vol. 21, no. 1, pp. 56-65, 2006.
- [Wan11] Wang, R.; Danilovic, M.; Boroyevich, D.; Chen, Z. and Kaushik, R.: 'Transformerisolated gate drive design for SiC JFET phase-leg module,' *ECCE'11*, pp. 1728-1733, Phoenix, AZ, USA, Sep. 2011.
- [Wei14] Wei Zhang, Siu-Chung Wong, Chi k. Tse, Qianhong Chen, "Design for efficiency optimization and voltage controllability of Series-Series Compensated Inductive Power Transfer Systems", *IEEE Trans. on Power Electronic.*, vol. 29, no. 1, pp. 191-200, Jan. 2014.
- [Wen13] Wenhua TAN, "Modeling and design of passive planar components for EMI filters," *Thesis Dissertation*, Ecole Centrale de Lille, 2012.
- [Yaf15] Li Yafang, "Développement d'un onduleur MMC 2 niveaux pour l'interfaçage d'une pile à combustible au réseau électrique", Master thesis report, G2ELab, Grenoble-INP, 31 June 2015
- [Zhi14] Zhicong Huang, Siu-Chung Wong, and Chi K. Tse, "Design methodology of a seriesseries inductive power transfer system for electric vehicule battery charger application," ECCE'14, pp. 1778-1782, Pittsburgh, PA, USA, 14-18 Sept. 2014.
## Chapter 3:

# **Conception and realization of an optimized sub-module (SM)**

| Intro | luction                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                               | 105                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Powe  | r transmission fu                                                                                                                                                                          | nction validations                                                                                                                                                                                                                                                                                                                                                                                                                            | 106                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.2.1 | Power transmiss                                                                                                                                                                            | sion function set up                                                                                                                                                                                                                                                                                                                                                                                                                          | 106                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.2   | .1.1 Optimal                                                                                                                                                                               | transformer set up for power transmission function .                                                                                                                                                                                                                                                                                                                                                                                          | 106                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.2   | 1.2 DC-DC                                                                                                                                                                                  | full-bridge series-series (FBSS) converter testing boa                                                                                                                                                                                                                                                                                                                                                                                        | rd108                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3.2.2 | Comparison res                                                                                                                                                                             | ults for a power transmission function                                                                                                                                                                                                                                                                                                                                                                                                        | 109                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.2.3 | Conclusion: pov                                                                                                                                                                            | ver transmission function validations                                                                                                                                                                                                                                                                                                                                                                                                         | 114                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Signa | l transmission fu                                                                                                                                                                          | nction validations                                                                                                                                                                                                                                                                                                                                                                                                                            | 115                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.3.1 | Signal transmiss                                                                                                                                                                           | sion function set up                                                                                                                                                                                                                                                                                                                                                                                                                          | 115                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.3   | 1.1 Optimal                                                                                                                                                                                | transformer set up for signal transmission function                                                                                                                                                                                                                                                                                                                                                                                           | 116                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.3   | 1.2 Signal tr                                                                                                                                                                              | ansmission function testing board                                                                                                                                                                                                                                                                                                                                                                                                             | 117                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.3.2 | Comparison res                                                                                                                                                                             | ults for a signal transmission function                                                                                                                                                                                                                                                                                                                                                                                                       | 119                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.3.3 | Conclusion: sig                                                                                                                                                                            | nal transmission function validations                                                                                                                                                                                                                                                                                                                                                                                                         | 121                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A sin | gle channel IGB                                                                                                                                                                            | Γ gate driver validation                                                                                                                                                                                                                                                                                                                                                                                                                      | 122                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.4.1 | Experimental ter                                                                                                                                                                           | sting board descriptions                                                                                                                                                                                                                                                                                                                                                                                                                      | 122                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.4.2 | A single channe                                                                                                                                                                            | l IGBT gate driver validation for $ep_1 = 0.5mm$                                                                                                                                                                                                                                                                                                                                                                                              | 124                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3.4.3 | A single channe                                                                                                                                                                            | l IGBT gate driver validation for $ep_1 = 1mm$                                                                                                                                                                                                                                                                                                                                                                                                | 126                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3D a  | pects towards 3I                                                                                                                                                                           | D-MMC                                                                                                                                                                                                                                                                                                                                                                                                                                         | 131                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Conc  | usion                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                               | 132                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       | Introd<br>Power<br>3.2.1<br>3.2.<br>3.2.2<br>3.2.2<br>3.2.3<br>Signa<br>3.3.1<br>3.3.2<br>3.3.3<br>3.3.2<br>3.3.3<br>A sing<br>3.4.1<br>3.4.2<br>3.4.3<br>3.4.3<br>3.4.3<br>3.4.3<br>3.4.3 | Introduction<br>Power transmission fu<br>3.2.1 Power transmiss<br>3.2.1.1 Optimal<br>3.2.1.2 DC-DC f<br>3.2.2 Comparison res<br>3.2.3 Conclusion: pow<br>Signal transmission fu<br>3.3.1 Signal transmiss<br>3.3.1.1 Optimal<br>3.3.1.2 Signal tr<br>3.3.2 Comparison res<br>3.3.3 Conclusion: sig<br>A single channel IGB<br>3.4.1 Experimental ter<br>3.4.2 A single channe<br>3.4.3 A single channe<br>3D aspects towards 3I<br>Conclusion | Introduction    Power transmission function validations    3.2.1  Power transmission function set up    3.2.1.1  Optimal transformer set up for power transmission function    3.2.1.2  DC-DC full-bridge series-series (FBSS) converter testing boat    3.2.2  Comparison results for a power transmission function    3.2.3  Conclusion: power transmission function validations    Signal transmission function validations |

#### 3.1. Introduction

As presented in the previous chapter, optimization designs of IGBT gate drivers for high insulation voltage capabilities are presented. In this chapter, a signal and a power transmission functions are experimentally validated.

Section 3.2 presents a power transmission function validation. Brief discussions about the simulation results are provided. Then, the experimental set up of a DC-DC converter, which is used as a power transmission function to the secondary side of IGBT gate drivers, is presented. After that, the experimental results are compared to the simulation results to validate our proposed design methodology.

Section 3.3 validates a signal transmission function. The optimal (pot core and I core) transformers are built and described. Moreover, experimental results are compared to support the transformer choice experimentally. To validate the proposed design methodology, the comparison between the simulation and experimental results for a proposed impulse transmission circuit are provided.

Section 3.4 presents a single channel IGBT gate driver for experimental validations. At this stage, a signal and a power transmission functions are integrated in a prototype on the same PCB.

Section 3.5 describes the 3D (three-dimensional) aspects of one Sub-Module (SM) for Modular Multilevel Converters (MMCs).

Finally, section 3.6 concludes this chapter and provides the perspectives for future works.



Fig. 3.1: Optimization target results for power transmission

#### 3.2. Power transmission function validations

In this section, the experimental set up for an optimal solution is built. Then, the results are compared to the simulation ones to validate our proposed power supply design and optimization methodology. Moreover, the improved optimization design and its results are also mentioned.

#### 3.2.1. Power transmission function set up

The optimization target results for experimental works for a power supply function are based on a pot core diameter of 14mm and insulation layers of {0.5mm and 1mm}. These Pareto fronts' results are represented in Fig. 3.1. Discussions about these results are provided in the previous chapter, an optimal solution (a) is chosen. The optimal results are represented in Table 3.1.

|                                   |                    | Solution (a)                        |                 |
|-----------------------------------|--------------------|-------------------------------------|-----------------|
| $\eta_{con}$                      |                    | 82 %                                |                 |
| $ep_1/D_F$                        |                    | 0.5 mm/14 mm                        |                 |
| C <sub>pr</sub> / C <sub>se</sub> | 68 nF/ 68 nF       | Pout                                | 2 W             |
| $f_p$                             | 266 kHz            | V <sub>out</sub> / I <sub>out</sub> | 12.3V/ 0.16A    |
| R <sub>out</sub>                  | 76.9 Ω             | L <sub>pr</sub> / R <sub>pr</sub>   | 17.24 μΗ/ 0.46Ω |
| x <sub>1</sub> / x <sub>2</sub>   | 0.25 mm /0.87mm    | L <sub>se</sub> / R <sub>se</sub>   | 17.24 μΗ/ 0.46Ω |
| $n_1 / n_{layer}$                 | 2 turns / 4 layers | M / k                               | 10.49 µH / 0.6  |
| $ep_2 / ep_6$                     | 105 µm / 0.4 mm    | C <sub>ps</sub>                     | 6.67 pF         |

Table 3.1: Simulation results of the optimal solution (a)

#### **3.2.1.1. Optimal transformer set up**

From the simulation results in Table 3.1, an optimal pot core planar transformer is built. The circular windings are firstly designed by the help of the Kicad<sup>TM</sup> software. So, the windings on PCB are fabricated and illustrated in Fig. 3.2a. For each PCB, the top windings are connected to the bottom windings by a plated through-hole close to the internal circular hole (see Fig. 3.2a). The thickness of a PCB and the copper are 0.4mm and 105µm respectively. According to the optimization results in Table 3.1, four PCB layers are required to build one side of the transformer. These four layers are connected to the pot core ferrite. The pot core shapes are presented in Fig. 3.2b. To achieve this, the bottom side of one layer is connected to the top side of the second layer. Then, the bottom side of the second layer is connected to the top side of the third, etc.: Fig. 3.2c details step by step the process. The primary and the secondary sides of the transformer are separated by an air gap of 0.5mm. This length and a polysterimide material define a galvanic insulation of about 20kV (details in Chapter 2). Then, the





Fig. 3.2.: Optimal pot core planar transformer set up:

- (a) Windings on PCB,
- (b) Pot core ferrites,
- (c) Procedure of fabrication of an optimal pot cot planar transformer,
- (d) Experimental results of transformer.

The comparisons between the simulation and the experimental results are given in Table 3.2. According to this table, we notice that the relative error is lower than 15% between the simulation and experimental results.

| Para.             | Simulated        | Measured                    | Error relative |
|-------------------|------------------|-----------------------------|----------------|
| $L_{pr}/R_{pr}$   | 17.24 μΗ / 0.46Ω | $15.44 \mu H / 0.48 \Omega$ | 11.66 %        |
| $L_{se} / R_{se}$ | 17.24 μΗ / 0.46Ω | 15.23 μΗ / 0.48Ω            | 13.20 %        |
| M/k               | 10.49 µH / 0.6   | <i>11.83 μH</i> /0.768      | 11.33 %        |
| $C_{ps}$          | 6.67 pF          | 6.8 pF                      | 2 %            |

Table 3.2: Comparison results of an optimized transformer

### 3.2.1.2. DC-DC full-bridge series-series (FBSS) converter testing board

Beside an optimal transformer, other electrical variables' results are presented in Table 3.1.:  $C_{pr} = C_{se} = 68 \text{ nF}$ ,  $R_{out} = 80 \Omega$ , and  $f_p = 266 \text{ Hz}$ .

The experimental components are presented in Fig. 3.3 and described as follow:

- 1) Insulated transformer: one pot core planar transformer (as presented in previous section).
- 2) Full-bridge controller: a LM5046 PWM phase-shifted full-bridge controller with integrated MOSFET drivers is used to control these four MOSFETs. The switching frequency  $(f_p)$  is provided by this component.
- Full-bridge network: two N-MOSFETs (MCH6661) from ON Semiconductor Company are used. One MCH6661 N-MOSFET is equal to one inverter leg ((Q<sub>1</sub> and Q<sub>2</sub>) or (Q<sub>3</sub> and Q<sub>4</sub>)).
- 4) Rectifier network: four Schottky power diodes (MBRA340T3) are used to rectify the output current of resonance tank.
- 5) Capacitors: CMS capacitors with small packages (0603) are used.

The optimal testing board is illustrated in Fig. 3.3a. Board dimensions are 115mm length and 30mm width. Fig. 3.3b shows all the instruments used for this experimental work.



- *Fig. 3.3: A testing board:*
- (a) An optimal prototyped board,
- (b) Physical prototype instruments.

#### 3.2.2. Comparison results for a power transmission function

According to the voltage transfer ratio  $G_v$  that is presented in Fig. 3.4a, the ZVS condition can be achieved from 160 kHz to 350 kHz. To ensure  $V_{out} < 20V$ , the operating frequency  $f_p$  range must be from 200 kHz to 350 kHz. Fig. 3.4b presents the comparison results between the simulation and experimental works for the input voltage resonant tank  $V_{in}$ , primary and secondary side currents for the optimal solution (a) (where  $f_p = 266$ kHz). The top of this figure illustrates these comparison waveforms for some electrical periods. And the lower part shows only one period to see clearly the comparison trends.



Fig. 3.4.: Validation results:

- (a) Voltage transfer ratio,
- (b) Comparison results of  $V_{in}$ ,  $i_{pr}$ ,  $i_{se}$  for an optimal solution (a).

Influence of the operating frequency: Fig. 3.5a shows the power efficiency ( $\eta_{con}$ ) from the simulation and experimental results as a function of the operating frequency. According to this figure, a frequency of 200 kHz provides the highest efficiency which corresponds to the highest converter output voltage and power (see Fig. 3.4a). The differences between the voltage and current waveforms (see Fig. 3.4b) could be explained by the small differences between simulated and measured values of the electrical parameters such as  $L_{pr}$ ,  $R_{pr}$ ,  $L_{se}$ ,  $R_{se}$ , M,  $C_{pr}$ , and  $C_{se}$ . Thus, as a result, the experimental efficiencies are lower than the simulation ones as presented in Fig. 3.5a.

Influence of the output resistor: as discussed in the previous chapter (Chapter 2), at a fixed frequency, when the load varies from  $39\Omega$  to  $82\Omega$ , efficiency increases from 82% to 88% and output power from 2W to 4W are achieved as plotted in Fig. 3.5b.



Fig. 3.5.: More validation results for a power transmission function:

- (a) Power converter efficiency as a function of the operating frequency,
- (b) Power converter efficiency for a fixed frequency of 200kHz as a function of the output power.

Improved optimization design for very high insulation voltage application: so as to reach higher insulation level up to 50kV, the air gap length must be increased to 3.1mm. So, the idea is to use the former transformer (solution (a)) and run a new optimization process considering only  $C_{pr}$ ,  $C_{se}$ ,  $f_p$  and  $R_{out}$  as optimization variables with ep<sub>1</sub> that can vary from 1.5mm to 3.1mm. According to the previous chapter, these insulation thicknesses correspond to insulation voltage level higher than 40 kV if polysterimide material is applied. Hence, the geometric variables {x<sub>1</sub>, n<sub>1</sub>, ep<sub>2</sub>, ep<sub>6</sub> and n<sub>layer</sub>} of the transformer do not vary and are considered as fixed parameters. By changing the insulation thickness ep<sub>1</sub>, the finite element FEMM<sup>TM</sup> is still needed to calculate {L<sub>pr</sub>, R<sub>pr</sub>, L<sub>se</sub>, R<sub>se</sub>, M, and k}. In order to present the effectiveness of our proposed methodology, the optimization design is implemented. To achieve high converter efficiency, the electrical variables {C<sub>pr</sub>, C<sub>se</sub>, f<sub>p</sub> and R<sub>out</sub>} must be calculated by the optimization GA process as presented in Fig. 3.6. The Pareto fronts' results are the converter efficiency  $\eta_{con}$  versus the converter output power P<sub>out</sub>.



Fig. 3.6.: Improved optimization flowchart.

The parameters of the GA optimization process are: 30 individuals and 100 generations which require 2 hours of computational times (with an Intel Core 2Duo CPU, DELL). Fig. 3.7a illustrates all the improved optimization results of the converter efficiency  $\eta_{con}$  as a function of the converter output power P<sub>out</sub>. According to these results, for the interesting output power design (P<sub>out</sub> = 2W), the converter efficiencies vary from 45% (for ep<sub>1</sub> = 3.1mm) to 65% (for ep<sub>1</sub> = 1.5mm). For experimental validations of our improved design, two optimal solutions with ep<sub>1</sub> = 2.5mm and ep<sub>1</sub> = 3.1mm are selected for further works and analyses.





- (a) Pareto fronts of the improved optimization,
- (b) Experimental and simulation results from  $ep_1 = 2.5mm$ ,
- (c) Experimental and simulation results from  $ep_1 = 3mm$ .

Simulation results are summarized in Table 3.3. For an insulation layer of  $ep_1 = 2.5$ mm, an efficiency  $\eta_{con} = 50\%$  and  $\eta_{con} = 45\%$  for  $ep_1 = 3.1$ mm. Beside the converter efficiency and high insulation achievements, a low parasitic capacitor ( $C_{ps} < 2pF$ ) is another main advantage of these proposed designs. Based on this table, the experimental set-up are made. Fig. 3.7b and Fig. 3.7c present the comparisons results ( $V_{in}$ ,  $i_{pr}$ ,  $i_{se}$ ) between the simulation and experimental works for  $ep_1 = 2.5$ mm and  $ep_1 = 3.1$ mm, respectively. The differences between the simulation and the experimental results of  $V_{in}$ ,  $i_{pr}$ ,  $C_{se}$ ,  $R_{out}$ ), parasitic elements of passive components (capacitors, planar transformer). According to these comparison waveforms, the converter power loss of the experimental work is higher than the simulation one. As a result, the experimental efficiencies are lower than the simulation ones. The measured efficiencies are 47% (for  $ep_1 = 2.5$ mm) and 43.4% (for  $ep_1 = 3.1$ mm). These efficiencies are about 3% lower than the simulation works.

|                 | $ep_1 = 2.5mm$      | $ep_1 = 3.1mm$      |
|-----------------|---------------------|---------------------|
| $\eta_{con}$    | 50 %                | 45%                 |
| $C_{pr}/C_{se}$ | 19.95 nF/ 19.95 nF  | 15.38 nF/ 15.38 nF  |
| $f_p$           | 467.74 kHz          | 518.8 kHz           |
| Rout            | 75.93 Ω             | 77 $\Omega$         |
| $L_{pr}/L_{se}$ | 8.247 μH / 8.28 μH  | 8.029 μH / 8.046 μH |
| M/k             | 2.2.816 µH / 0.3408 | 2.325 μH / 0.289    |
| $C_{ps}$        | $\approx 2 \ pF$    | $\approx 1.9 \ pF$  |

Table 3.3: Simulation results of optimal solution  $ep_1 = 2.5mm$  and  $ep_1 = 3.1mm$ 

As a conclusion, our proposed resonant converter based on planar transformers for high insulation voltage level capabilities IGBT gate drivers system with optimization design consideration can fulfill our requirements: high insulation voltage level (up to 50kV), high efficiency achievement (43.4% (ep<sub>1</sub> = 3.1mm) to 82% (ep<sub>1</sub> = 0.5mm)) for the required power range, and low parasitic capacitor  $C_{ps}$  (less than 2pF).

#### 3.2.3. Conclusion: power transmission function validations

In this section, to deeply prove the efficiency of the proposed methodology to optimize a power transmission topology proposed in Chapter 2, physical designs are presented. An application for IGBT gate driver leads to the choice of a 2W converter. The experimental results are compared to the simulation ones for an air gap of 0.5mm. This leads to the partial conclusion that the proposed methodology is suitable to optimize power transmission function for IGBT for Medium Voltage (MV) applications. Further optimizations with air gap of 2.5mm and 3.1mm are proposed. Insulation voltage level of 40kV to 50kV could be reached with an accurate dielectric material such polysterimide (polymer).

#### 3.3. Signal transmission function validations

In this section, the experimental results for a signal transmission function with two different geometries (pot core planar and double-layer planar) transformer are presented. The experimental results are compared to the simulation ones to validate the proposed design. Furthermore, the experimental results of pot core technology are also compared to the double-layer planar technology to validate the transformer geometry choice.

#### 3.3.1. Signal transmission function set up

In Chapter 2 and in [Sok16C], the optimization results of a signal transmission function with a pot core planar transformer are presented and illustrated in Fig. 3.8a. Fig. 3.8b presents the optimal result with a double-layer planar transformer [Sok15B]. Optimal solution ( $d_2$ ) for pot core and optimal solution (c) for double-layer are selected for practical works. The simulation results are illustrated in Table 3.4.



Fig. 3.8.: Simulation results for a signal transmission function with two different transformers:

- (a) Pot core multi-layer planar transformer,
- (b) Double-layer planar transformer.

|                       | Solution (d <sub>2</sub> ): Multi-layer pot cores | Solution (c): double-layer I cores |
|-----------------------|---------------------------------------------------|------------------------------------|
| $V_{out}/i_{mos}$     | 5.8V / 0.15A                                      | 4.6V / 0.97 A                      |
| $ep_1/D_F$            | 0.5 mm/9 mm                                       | 2mm / 13mm                         |
| C <sub>1</sub>        | 108.64 pF                                         | 800 pF                             |
| C <sub>2</sub>        | 316 pF                                            | 525 pF                             |
| R <sub>out</sub>      | 30 kΩ                                             | 20 kΩ                              |
| <b>x</b> <sub>1</sub> | 0.32 mm                                           | 0.47 mm                            |
| x <sub>2</sub>        | 0.54 mm                                           | 0.51 mm                            |
| X3                    | x <sub>1</sub>                                    | 0.27 mm                            |
| x4                    | x <sub>2</sub>                                    | 0.95 mm                            |
| n <sub>1</sub>        | 2 turns                                           | 5 turns                            |
| n <sub>2</sub>        | n <sub>1</sub>                                    | 5 turns                            |
| n <sub>layer</sub>    | 2 layers                                          |                                    |

Table 3.4: Selected optimal solutions for signal transmission with different transformer cores

#### **3.3.1.1. Optimal transformer set up**

From geometric results of Table 3.4, a pot core transformer and a double-layer planar transformer are built as presented in Fig. 3.9a and Fig. 3.9b, respectively. The characteristics of an optimal pot core transformer are: 2 PCB windings layers per side, copper thickness of  $ep_2 = 70\mu m$ , PCB thickness' layer  $ep_6 = 0.4mm$ . For an optimal double-layer planar transformer are: copper thickness of  $ep_2 = 35\mu m$  and PCB thickness' layer  $ep_6 = 1.6mm$ .

To validate the transformer modeling, these two transformers are measured with the impedance analyzer 4294A. The comparisons between the simulation and experimental results ( $L_{pr}$ ,  $R_{pr}$ ,  $L_{se}$ ,  $R_{se}$ , M, k and  $C_{ps}$ ) are presented in Table 3.5. According to this table, the relative errors are lower than 15% between the simulation and experimental results.

|                                   | Solution (d <sub>2</sub> ): | : Multi-layer pot | cores | Solution (c): double-layer I cores |              |       |  |  |
|-----------------------------------|-----------------------------|-------------------|-------|------------------------------------|--------------|-------|--|--|
|                                   | Simulated Measured          |                   | Error | Simulated                          | Measured     | Error |  |  |
| L <sub>pr</sub> / R <sub>pr</sub> | 2.03μH/0.26Ω                | 2.27μH/0.28Ω      | 10.5% | 180 nH/0.52Ω                       | 190 nH/0.60Ω | 5.26% |  |  |
| $L_{se}/R_{se}$                   | 2.03μH/0.26Ω                | 2.27µH/0.28Ω      | 10.5% | 192 nH/0.83Ω                       | 198 nH/0.90Ω | 3.03% |  |  |
| M / k                             | 1.57µH/0.776 1.47µH/0.65    |                   | 6.37% | 55 nH/0.296                        | 54 nH/0.278  | 1.82% |  |  |
| C <sub>ps</sub>                   | 2 pF 2.3 pF                 |                   | 13%   |                                    |              |       |  |  |

Table 3.5: The comparisons between the simulation and experimental results for optimal transformer





- (a) Pot core multi-layer planar transformer,
- (b) Double-layer planar transformer.

#### **3.3.1.2.** Signal transmission function testing board

Beside a transformer and its optimal associated components ( $C_1$ ,  $C_2$ ,  $R_{out}$ ) for an impulse circuit, other components required for a signal transmission function testing board are:

1) Primary side logic gate to control N-MOSFET at the primary side of an impulse circuit: MOSFET gate drivers, voltage regulator.

- 2) Secondary side:
  - a) Schmitt trigger (74HC14): the supply voltage for this logic component is 5V because the maximum voltage supply for this high-speed trigger is 7V. Thus, as presented in Fig. 3.10, the output voltage of an impulse circuit is used to supply this component.
  - b) T flip-flop (type 'D' 74HC74): this device is used to convert impulse information into state information.
  - c) Level-shifter (FAN-3111E): to feed an IGBT gate, the low-voltage and high-impedance output of T flip-flop are feeding a level-shifter (FAN-3111E) to transform the (0, +5V) into (0, +15V) voltage information. Then, fast bipolar transistors (FZT849-FZT949) are used in a H-bridge push-pull topology to directly feed the IGBT gate-emitter voltage V<sub>ge</sub>.





Fig. 3.10.: Testing board for a signal transmission function of IGBT gate drivers.

#### **3.3.2.** Comparison results for signal transmission function

As presented in the previous section, the output voltages of an impulse circuit for two optimal transformers are in the range of 4V to 7V. One main objective to consider between these two transformers is a primary side current  $i_{mos}$  to calculate the power consumption within the system. Fig. 3.11a and Fig. 3.11b present waveforms of  $i_{mos}$  with a pot core planar transformer and a double-layer planar transformer, respectively. According to these figures, a circuit with a pot core technology consumes an average power seven times less than a double-layer one. Their rise times are in the same range ( $t_{rise} = 18$ ns). Fig. 3.11c and Fig. 3.11d illustrate the experimental results ( $V_{out}$ ,  $V_{ds}$ ,  $V_{ge}$ ) for a pot core and a double-layer technologies, respectively. The gate-emitter voltage ( $V_{ge}$ ) is equal to +15V and -15V. The propagation delays between  $V_{ds}$  (primary side) to  $V_{ge}$  (secondary side) for these two transformers are about 70ns. From these results, a pot core multi-layers transformer is a dominant solution. Hence, in the following, the comparison between the simulation and experimental results are focused on a pot core ferrite technology.



Fig. 3.11.: Optimal results:

- (a) Primary side current  $i_{mos}$  waveform for pot core planar transformer technology,
- (b) Primary side current  $i_{mos}$  waveform for double-layer planar transformer technology,
- (c) Experimental results of the output voltage  $(V_{out})$ , N-MOSFET drain-source current  $(V_{ds})$ , IGBT gate-emitter voltage  $(V_{ge})$  for a pot core multi-layer technology,
- (d) Experimental results of the output voltage  $(V_{out})$ , N-MOSFET drain-source current  $(V_{ds})$ , IGBT gate-emitter voltage  $(V_{ge})$  for a double-layer technology.

To compare the simulation results to the experimental ones, the output voltage  $V_{out}$  of the transformer is the most important variable to be considered. As illustrated in Fig. 3.12a,  $V_{out,max}$  is about 5.8V for simulation result and about 5V for experimental one. And the rise time to the peak value is around 18ns. The difference clearly comes from the switching speed of the drain-source voltage  $V_{ds}$ , the gate-source voltage  $V_{gs}$  of N-MOSFET at a primary side (as presented in Fig. 3.12b and Fig. 3.12c), the parasitic elements of passive components, and circuit layout.

So as to improve the accuracy of the modeling, an investigation is done towards the excitation voltage of the N-MOSFET on the emitter side. As shown in Fig. 3.12c, the  $V_{gs}$  voltage has a huge difference between simulation and experimental results. Therefore the  $V_{gs}$  waveform taken from the experimental setup is recorded and sent into the simulation software. Then, Fig. 3.12d presents the comparison of  $V_{out}$  voltage with  $V_{gs}$  waveform taken from the experimental setup. We can notice that the accuracy of the modeling is further improved.



Fig. 3.12.: Validation results for the signal transmission function:

- (a)  $V_{out}$  waveform comparison between the simulation and experiment results,
- (b)  $V_{ds}$  waveform comparison between the simulation and experimental results,
- (c)  $V_{gs}$  waveform comparison between the simulation and experimental results,
- (d)  $V_{out}$  waveform comparison for an improved modeling (by injecting  $V_{gs\_exp}$ . into the simulation work)

Moreover, for further validation, the comparison of  $i_{mos}$  waveform between the simulation and experimental results are shown in Fig. 3.13a. Then, the V<sub>ge</sub> voltage of the IGBT module is equal to -15V or +15V as presented in Fig. 3.13b. As depicted in Fig. 3.13c, the waveforms (for the rise time and the fall time) are presented. The gate current  $i_g$  is also provided to show that the gate driver can feed few amperes to the gate for turn-on and turn-off.



Fig. 3.13.: Validation results for signal transmission function:

(a)  $i_{mos}$  waveform comparison between the simulation and experimental results,

- (b) Experimental result of  $V_{ge}(t) = +/-15V$  for few electric periods,
- (c) Experimental results ( $V_{ds}$ ,  $V_{ge}$ ,  $i_g$ ) for the rise side and fall side of  $V_{ge}(t)$ .

#### **3.3.3.** Conclusion: signal transmission function validations

The design and optimization methodology of a signal transmission function for high insulation capability is validated experimentally in this section. Two physical transformers (pot core planar and double-layer planar) and testing instruments are also presented. The experimental results are extracted. Then, the simulation and experimental results are compared to validate our proposed design methodology.

The choice of a pot core planar transformer is also validated experimentally by comparing its experimental results to a double-layer technology transformer. The maximum primary side current waveforms and propagation delay are the main factors for the comparison of these transformer technologies. As a result, a pot core technology is the best solution in term of low average power consumption. Furthermore; the output voltage waveform  $V_{out,max}$ , the primary side current  $i_{mos,max}$ , and a drain-source voltage of N-

MOSFET  $V_{ds}$  are compared between the simulation and experimental works to validate our proposed signal transmission function methodology. Then, a gate-emitter voltage  $V_{ge}$ = +/- 15V are measured experimentally with a gate current  $i_g$  of a few amperes.

#### 3.4. A single channel IGBT gate driver validation

This section validates the separated optimal designs in previous sections in a new testing board (combine a signal and power transmission functions). At this stage, the insulation thickness  $ep_1$  is equal to 0.5mm. Then, the experimental results for  $ep_1 = 1$ mm are also provided to respond to a very high insulation voltage capability application. Thus, Table 3.6 summarizes the constraints for a single channel IGBT gate driver.

| Table 3.6: Constraints for a single channel IGBT gate driver |                                                  |  |  |  |  |
|--------------------------------------------------------------|--------------------------------------------------|--|--|--|--|
| Power transmission function                                  | Signal transmission function                     |  |  |  |  |
| • $P_{out} \le 2W$                                           | • Low average power consumption                  |  |  |  |  |
| • $V_{in,power} = 15V$                                       | • $V_{in,signal} = 15V$                          |  |  |  |  |
| • $V_{out,power} = 15V$                                      | • $V_{out,signal} = [3V - 7V]$                   |  |  |  |  |
| • $ep_1 = \{0.5mm, 1mm\}$                                    | • $ep_1 = \{0.5mm, 1mm\}$                        |  |  |  |  |
| • Insulation voltage (V <sub>insu</sub> ) > 20kV             | • Insulation voltage (V <sub>insu</sub> ) > 20kV |  |  |  |  |

Table 3.6: Constraints for a single channel IGBT gate driver

#### **3.4.1.** Experimental testing board descriptions

A single channel IGBT gate driver testing board: to design a new single channel IGBT gate driver testing board, numerous components are needed as presented in Fig. 3.14a. These devices are described as follow:

- An impulse circuit for a signal transmission function:
  - One N-MOSFET at primary side: ZXMN3A01F,
  - One gate driver for this N-MOSFET: 74LS32,
  - Two voltage regulators ( $V_{in} = 15V$  and  $V_{out} = 5V$ ): LM78L05ACM,
  - Capacitors C<sub>1</sub> and C<sub>2</sub>: CMS components,
  - Load resistance R<sub>out</sub>,
  - Logic devices: Schmitt triggers, level-shifters, buffer circuit,
  - Gate resistances in parallel,
  - One pot core planar transformer: diameter of 9mm.
- ✤ A power transmission function:
  - Two full-bridge MOSFETs (IRL6372PbF),
  - One PWM-PS full-bridge controller with integrated MOSFET drivers (LM5046),
  - Capacitors C<sub>pr</sub> and C<sub>se</sub>,
  - Four diodes for rectifier,
  - Load resistance R<sub>out</sub>,
  - One pot core planar transformer: diameter of 14mm.



#### Fig. 3.14.: Testing board descriptions:

- (a) A testing board with a signal transmission and a power transmission function,
- (b) Optimal transformer set up,
- (c) Experimental instruments.

*Two pot core planar transformers*: Fig. 3.14b presents the experimental set up of these two transformers. As presented in this figure, pot core diameters of 9mm and 14mm are built for a signal transmission and a power transmission, respectively. These transformers are measured with the Agilent 4294A precision impedance analyzer and compared to the simulation results. Fig. 3.14c illustrates the experimental instruments to perform the experimental works. A testing board IGBT gate driver is used to drive an IGBT module (2MBI225VN-120-50, inverter leg 1200V-225A).

#### 3.4.2. A single channel IGBT gate driver validations for $ep_1 = 0.5mm$

According to Table 3.2 in Section 3.2.1.1, the comparison between the experimental and the simulation results for a pot core transformer with insulation thickness of 0.5mm is shown. Then, based on the optimization results for a power transmission and a signal transmission functions from a previous section, the experimental works to validate these gate driver functions in one testing board can be done.

*Power supply results*: two capacitors ( $C_{pr}$  and  $C_{se}$ ) of 68nF and a load resistance of 80 $\Omega$  are installed in a testing board. Then, the main factors for comparisons are the primary side and the secondary side currents of a DC-DC full-bridge series-series converter (see Fig. 3.15). According to this figure, we notice that the currents' waveforms are similar. And the output voltage of this DC-DC converter V<sub>out,power</sub> is equal to 15V. These results clearly validate the proposed power transmission function for a single channel IGBT gate driver.



Fig. 3.15. Validation results for a power transmission function ( $ep_1 = 0.5mm$ ): the comparison of  $i_{pr}$  and  $i_{se}$  between the simulation and the experimental results,

Signal transmission results: Fig. 3.16 shows that the output voltage ( $V_{cc2} \approx 15V$ ) of a DC-DC power supply converter is used to supply the secondary side of a signal transmission function. According to this figure, level-shifters and buffer's circuit components require a supply voltage of around 15V. Some logic components such as Schmitt trigger, flip-flops in the signal transmission function are feed by the output voltage ( $V_{out} \approx 5V$ ) of the impulse circuit.



Fig. 3.16.: Implementation of a power transmission and a signal transmission functions for a single channel IGBT gate driver.

Fig. 3.17a illustrates some electrical periods of the gate-emitter voltage ( $V_{ge}$ ) of the IGBT and the input voltage of the testing board  $V_{in}$ . Then, Fig. 3.17b demonstrates the drain-source voltage ( $V_{ds}$ ) of the N-MOSFET in the primary side, the gate-emitter voltage ( $V_{ge}$ ) of the IGBT module, and the input voltage of the testing board ( $V_{in}$ ). According to this figure, we notice that the propagation delay is around 140ns between  $V_{in}$  and  $V_{ge}$  of the IGBT module. The propagation delay between  $V_{ds}$  and the  $V_{ge}$  is around 70ns.



Fig. 3.17.: Validation results for a signal transmission function  $(ep_1 = 0.5mm)$ : (a) The experimental results of  $V_{ge} = +/-15V$  for a few electrical period, (b) The experimental results of  $V_{ds}$  of N-MOSFET,  $V_{in}$  of a testing board,  $V_{ge}$  of IGBT.

To strongly validate our proposed design methodology and to answer a very high insulation voltage requirements of a single IGBT gate driver, we provide comparison results for an insulation layer  $ep_1 = 1mm$  (which can achieve at least 30kV of insulation voltage level if a dielectric polysterimide is used).

#### 3.4.3. A single channel IGBT gate driver validation for $ep_1 = 1mm$

The same testing board is used to perform the practical works. The insulation layer of the two transformers (ep<sub>1</sub>) is 1mm. First, the optimal Pareto fronts for a power transmission and a signal transmission function for  $ep_1 = 1mm$  are presented. Then, two pot core planar transformers are built and measured with the Agilent 4294A precision impedance analyzer.

Power transmission results for  $ep_1 = 1mm$ : Fig. 3.18 illustrates an optimal Pareto front between the converter efficiency ( $\eta_{con}$ ) and the converter output power ( $P_{out}$ ). According to this figure, we select a solution ( $a_a$ ) to build an experimental work because its geometrical results are the same as solution ( $d_2$ ) of  $ep_1 = 0.5mm$ . The optimization results are presented in Table 3.7. As presented in this table, two capacitors  $C_1 = C_2 = 66$ nF and a resistive load of  $R_{out,power} = 68 \ \Omega$  are needed. In order to operate in ZVS condition and to achieve high efficiency, the converter must operate at 362 kHz. The input voltage  $V_{in}$  is equal to 15V. These combinations provide the output voltage  $V_{out} =$ 13.5V, the converter efficiency  $\eta_{con} = 57 \%$ , and the converter output power  $P_{out} = 1.5W$ .



Fig. 3.18.: A Pareto front for a power transmission function for  $ep_1 = 1mm$ .

| Variable                 | Values       |
|--------------------------|--------------|
| $ep_1 / D_F$             | 1mm / 14mm   |
| $\eta_{con}$ / $P_{out}$ | 57 % / 1.5 W |
| $C_1 = C_2$              | 66 nF        |
| R <sub>out,power</sub>   | 68 Ω         |
| $f_p$                    | 362 kHz      |
| V <sub>in</sub>          | 15V          |
| V <sub>out</sub>         | 13.5V        |

Table 3.7: Optimization results for solution  $(a_a)$ 

First, a pot core transformer is built and compared to the simulation one (see Table 3.8). According to this table, we notice that the relative error between the simulation work and the experimental work is lower than 15%.

| Variable        | Experimental | Simulation | Error relative |  |
|-----------------|--------------|------------|----------------|--|
| L <sub>pr</sub> | 10.44 µH     | 11.2 μH    | 6.78 %         |  |
| L <sub>se</sub> | 10.26 μH     | 11.2 μH    | 8.39 %         |  |
| Μ 6.164 μΗ      |              | 6.6 µH     | 6.66 %         |  |
| K               | 0.5954       | 0.6409     | 7 %            |  |
| R <sub>pr</sub> | 0.92 Ω       | 0.97 Ω     | 5.15 %         |  |
| R <sub>se</sub> | 0.988 Ω      | 0.97 Ω     | 1.82 %         |  |

Table 3.8: Comparison between the simulation and experimental results of optimal transformer for solution  $(a_a)$ 

Fig. 3.19 shows the comparison results of an input voltage ( $V_{in}$ ), a primary side current ( $i_{pr}$ ) and a secondary side current ( $i_{se}$ ). According to this figure, we notice that the input voltage of the resonant tank  $V_{in}$  between the simulation and experimental results are exactly the same waveform. The experimental input currents ( $i_{pr}$  and  $i_{se}$ ) are not fitting exactly to simulation ones. These problems basically come from parasitic components of capacitors and the planar transformer parameters as shown in Table 3.8.



Fig. 3.19.: Validation results for a power transmission function  $(ep_1 = 1mm)$ : the comparison of  $V_{in,power}$ ,  $i_{pr}$  and  $i_{se}$  between the simulation and the experimental results

Signal transmission function for 1mm: Fig. 3.20 illustrates the optimal Pareto front of a signal transmission function for an insulation of  $ep_1 = 1mm$  and a ferrite diameter of 9mm. We have nine optimal solutions. To perform the experimental works, we select a solution (x) (see Fig. 3.20). The numerical solutions are presented in Table 3.9. The maximum output voltage V<sub>out,max</sub> and the maximum input current i<sub>mos,max</sub> values are around 5V and 0.155 A, respectively. The value of a primary side capacitor is equal to

100pF. The secondary side capacitor is equal to 150pF. The resistive load of this impulse circuit is equal to 30 k $\Omega$ .



*Fig. 3.20.: Pareto front for a signal transmission function with*  $ep_1 = 1mm$ .

| Variable             | Values  |
|----------------------|---------|
| V <sub>out,max</sub> | 5 V     |
| i <sub>mos,max</sub> | 0.155 A |
| $C_1$                | 100pF   |
| C <sub>2</sub>       | 150pF   |
| R <sub>out</sub>     | 30kOhm  |
| $f_{\text{sw,IGBT}}$ | 2.62kHz |

Table 3.9: Simulation for optimal solution (X)

First, a pot core transformer is built and compared to the simulation one (see Table 3.10). According to this table, we notice that the relative error between the simulation work and the experimental work is fewer than 15% for the inductance values. Fig. 3.21a presents the comparison between the simulation and the experimental results for the output voltage  $V_{out,impulse}$ . We remark that the maximum value of an output voltage from the experimental work is equal to 4V. This means that the maximum value of output voltage from the measurement is 1V lower than the simulation one (see Fig. 3.21a). As presented previously, this phenomenon clearly comes from the switching speed of the drain-source voltage  $V_{ds}$ , the gate-source voltage  $V_{gs}$  of N-MOSFET at a primary side (as presented in Fig. 3.12b and Fig. 3.12c) and parasitic elements of capacitors. Then,  $V_{gs}$  from experimental work is recorded and sent into the simulation one. As a result, Fig. 3.21b illustrates the improved comparison results for output voltage  $V_{out_imp}$ . Little error still occurs due to the parasitic elements of passive components.

| Variable | Experimental | Simulation | <b>Relative error</b> |
|----------|--------------|------------|-----------------------|
| Lp       | 1.532 μH     | 1.447 μH   | 5.88 %                |
| Ls       | 1.59 μH      | 1.447 μH   | 8.9 %                 |
| М        | 0.726 µH     | 0.852 μH   | 14.78 %               |
| Κ        | 0.45         | 0.589      | 23.6 %                |
| Rp       | 0.2 Ω        | 0.199 Ω    | 0.5 %                 |
| Rs       | 0.2 Ω        | 0.199 Ω    | 0.5 %                 |

Table 3.10: Comparison between the simulation and experimental results of optimal transformer for solution (X)



Fig. 3.21.: Comparison results for a signal transmission circuit:

(a)  $V_{out}$  waveform comparison between the simulation and experiment results, (b)  $V_{out}$  waveform comparison after  $V_{gs\_exp}$  sent into the simulation.

Fig. 3.22a illustrates some electrical periods of an input voltage (V<sub>in</sub>) of the starting point of a testing board and a gate-emitter voltage (Vge) of IGBT module. We notice that  $V_{ge}$  = +/- 13.5V because of the output voltage of a DC-DC converter is equal to this voltage level. Then, Fig. 3.22b shows the zoom of the waveforms of V<sub>ds</sub> (N-MOSFET),  $V_{in}$ , and  $V_{ge}$  (IGBT). The propagation delay of around 181ns is measured between the starting input voltage (V<sub>in</sub>) of the testing board and the gate-emitter voltage (V<sub>ge</sub>) of the IGBT. The propagation delay of 94ns from  $V_{ds}$  to  $V_{ge}$  is measured. Compare to the experimental results for  $ep_1 = 0.5mm$ , we see that these delay are higher than the experimental results of  $ep_1 = 0.5mm$ .



*Fig. 3.22.: Validation results for a signal transmission function (ep* $_1 = 1$ *mm):* 

- (a)
- The experimental results of  $V_{ge} = +/-15V$  for a few electrical period, The experimental results of  $V_{ds}$  of N-MOSFET,  $V_{in}$  of the testing board,  $V_{ge}$  of IGBT *(b)*

As a conclusion for this section, the increase of insulation thickness layer increases the insulation voltage capabilities of the system. Thus, this design is suitable for IGBT gate drivers where high insulation voltage capabilities are required. However, there are few consequences for this design:

- 1. For a power transmission function: the main concern is about the converter efficiency. As we have seen, for  $ep_1 = 1mm$ , the converter efficiency is around 57% for an output power  $P_{out} = 1.5W$ .
- 2. For a signal transmission function: higher propagation delay is a main disadvantage of this design.

#### 3.5. 3D aspects towards 3D-MMC

Nowadays, many researches efforts focus on three-dimensional (3D) packaging concept for an inverter leg (two power semi-conductors' dies and two diodes' dies) for semiconductors' high commutation speed applications [Eric10A] [Eric10B] [Jea12] [Jea14] [Gui16A] [Gui16B]. Compared to a classical 2D packaging, 3D packaging provides two main advantages: minimize the parasitic inductances in a commutation loop and evacuate the heat of power dies on both sides [Eric10A] [Eric10B]. According to latest references [Gui16A] [Gui16B], a 3D (embedded dies) packaging of a switching cell based on SiC MOSFET is developed with a parasitic inductance of only 0.25nH. In [Xin98], with a 2D technology (wire bondings, copper track and lyres connections), a value of 50nH is proposed. Hence, to improve the performance of MMC converter for specific applications, 3D package technology of sub-module (SM) should be implemented.

3D packaging concept for a SM-MMC: As shown in Fig. 3.23a, lower dies (T<sub>L1</sub> and  $D_{L1}$ ) are placed between the bus "-DC" and the middle point. Upper dies ( $T_{U1}$  and  $D_{U1}$ ) are between the middle point and the bus "+DC". Moreover, semiconductor gate drivers' positions are also considered with the reflection to insulation voltage levels. A high galvanic insulation voltage gate driver (GD in Fig. 3.23b) is placed on a bus "-DC" to control the lower semiconductor dies. This system should be placed with the compromise between the parasitic inductances and the high insulation voltage capability. Then, at the gate driver's secondary side, the lower side (Sec. 1) communicates with the higher side (Sec. 2) through a very low insulation barrier (voltage "V<sub>sm</sub>"). This gate driver architecture, proposed by Nguyen V.S et al. [Ngu16], can achieve perturbation current ten times lower than a classical architecture (two independent gate driver paths: see Fig. 1.28a). One more main advantage is the very low insulation can be done with the integrated transformers (see [Adr16]). These transformers can be fully integrated into a middle electrode of a 3D packaging (see Fig. 3.23b). Hence, some parts of gate drivers are packaged in three-dimension with semiconductors' dies. Then, heat-sinks are used on both sides to evacuate the heat of power dies. The SM capacitors C<sub>SM</sub> should be placed as close as possible to the SM.

Fig. 3.23b illustrates a 3D packaging for a SM-MMC with supported references.



Fig. 3.23: 3D packaging of active power modules for SM:

- (a) Decomposition of IGBTs and diodes' position,
- (b) Proposed 3D SM with 3D packaging technology.

#### 3.6. Conclusion

The experimental validations of IGBT gate drivers for high insulation voltage capabilities are presented in this chapter. First, a signal transmission and a power transmission functions are performed and validated separately. Several critical points are compared between the simulation and experimental results to strongly validate our proposed design methodology. In a second time, one testing board for a single channel IGBT gate driver is proposed. Then, numerous supported comparison results (for ep1 =  $\{0.5mm \text{ and } 1mm\}$ ) are provided. Experimental results are also proposed with an air gap of 3.1mm to potentially provide gate drivers up to 50kV.

#### REFERENCES

- [Adr16] Adrien Mercier, "Convertisseur DC-DC à transistors GAN entrelacé couplé par TICs monolithiques frittés par SPS," Symposium de Génie Electrique (SGE 2016), 7-9 June 2016, Grenoble, France.
- [Eri10A] Eric Vagnon, "Solution innovantes pour le packaging de convertisseurs statiques polyphasés," Thesis Dissertation, Institut Polytechnique de Grenoble (INP-G), 15 mar. 2010.
- [Eri10B] Eric Vagnon, Pierre-Olivier Jeannin, Jean-Christophe Crébier, and Yvan Avenas, "A bus-bar-like power module based on three-dimensional Power-Chip-on-Chip hybrid integration," *IEEE Trans. on Ind. App.*, vol. 46, n. 5, pp. 2046-2055, Sept./Oct. 2010.
- [Gui16A] Guillaume Regnat, Pierre-Olivier Jeannin, Jeffrey Ewanchuk, David Frey, Stefan Mollov, Jean-paul Ferrieux, "Packaging 3D pour MOSFET en carbure de silicium," Symposium de Génie Electrique (SGE 2016), 7-9 June 2016, Grenoble, France.
- [Gui16B] Guillaume Regnat, "Onduleur à forte intégration utilisant des semi-conducteurs à grand gap," *Thesis Dissertation*, Communauté Université Grenoble Alpes, 11 July 2016, Grenoble, France.
- [Jea12] Jean-Louis Marchesini, Yvan Avenas, Pierre-Olivier Jeannin, Salim Boulahrouz, "Reduction of the stray inductance in a switching cell using the Power-Chip-on-Chip 3D integration concept", ECCE'12, pp. 459-463, 15-20 Sep. 2012, Raleigh, NC, USA.
- [Jea14] Jean-Louis Marchesini, Pierre-Olivier Jeannin, Yvan Avenas, Leonardo Ruffeil de Oliveira, Cyril Buttay, Raphael Riva, "Realization and characterization of an IGBT module based on the ower-Chip-on-Chip 3D concept", ECCE'14, pp. 4691-4695, 14-18 Sep. 2014, Pittsburgh, PA, USA.
- [Xin98] K. Xing, F.C. Lee, D. Boroyevich, "Extraction of parasitic within wire-bond IGBT modules", APEC'98, pp. vol. 1, pp. 497-503, 15-19 Feb. 1998, Anaheim, CA, USA.

### **General conclusion and perspectives**

This dissertation presents both the global optimization for Medium-Voltage Modular Multilevel Converter (MV-MMC) applications and the optimization methodology to optimize gate drivers for high and very high galvanic insulation voltage capabilities for power semiconductor modules in MV-MMC converters.

At the first time, a global optimization tool for MMC structures is proposed. It is partially validated with two converters specifications (converter 1:  $S_1 = 13.85$ kVA,  $V_{dc1} = 687$ V,  $V_{ll1,rms} = 400$ V and converter 2:  $S_2 = 398$ kVA,  $V_{dc2} = 3.9$ kV,  $V_{ll2,rms} = 2.4$ kV). Active components (IGBTs, Diodes, etc.) and passive components (capacitor and inductor's geometry) are defined as optimization variables. The optimization objectives are to maximize the converter efficiency and to minimize the converter volume. With the help of a genetic algorithm coded in MATLAB<sup>TM</sup>, the results are plotted under Pareto fronts forms. As a result, two optimal Pareto fronts are obtained for converter 1 and converter 2, respectively.

- For converter 1: Pareto front provides 9 optimal solutions from the last generation of a virtual prototyping tool simulation. The converter efficiency and its volume vary from 97.1% to 97.165% and from 11 to 12 liters.
- For converter 2: Pareto front provides 17 optimal solutions. The converter efficiency and converter volume are in the range from 97.14% to 97.78% and from 160 to 218 liters, respectively.

Analyses of these optimal results are provided till the optimal solution is selected. As an example, from a total harmonic distortion (THD) constraint point of view, an optimal solution of  $\eta_{MMC} = 97.78\%$  and  $Vol_{MMC} = 218$  liters is selected. And their simulation results and some electrical waveforms are illustrated in the first chapter. At the end of this step design, the IGBT modules are selected. Then, the gate drivers can be designed in a second step. The challenges of gate drivers' structures for IGBT modules in one SM-MMC are proposed at the end of the first chapter of this dissertation.

The optimization designs for each driver's function (power transmission function and signal transmission function) of IGBT gate drivers for high galvanic insulation voltage level are presented in the second chapter. Insulation systems are based on compact pot core planar transformers. The insulation voltage level of the system is based on an air gap (ep<sub>1</sub>) and its dielectric material. The study focuses on ep<sub>1</sub> = 1mm to 3mm. According to dielectric material's study, the insulation voltage level of 20kV to 50kV can be achieved if a polysterimide material is used. The geometrical modeling is performed with a finite element FEMM<sup>TM</sup> software.

A DC-DC full-bridge series-series (FBSS) resonant converter is used for a gate drivers' power transmission function. Three pot core diameters (14mm, 18mm and 22mm) are selected for this study. The objective of this design is to maximize the converter efficiency for different combinations of insulation thickness (ep<sub>1</sub>) and ferrite diameters (D<sub>F</sub>). With the help of a virtual prototyping tool (FEMM<sup>TM</sup> is used for geometrical simulations and LTSpice<sup>TM</sup> is used for electrical transient simulations), numerous optimal Pareto fronts are plotted with respect to different ferrite diameters  $(D_F)$ and insulation layer (ep<sub>1</sub>). The post analyses of these results are made till the optimal choice is selected with  $ep_1 = 0.5mm$  (around 20kV of insulation voltage level) and an output power of around 2W for a pot core diameter  $D_F = 14$ mm. With these parameters, the converter efficiency of 82% is achieved by simulation works. Then, the prototypes' validations are provided in Section 2 of the third chapter in this dissertation. Several comparisons such as the input voltage of the resonant tank  $(V_{in})$ , current waveforms for both sides of the resonant tank, and the converter efficiencies are presented to validate our proposed design methodology. More improved optimization results are also provided by increasing the insulation layer (up to 3mm) to respond to a very high insulation voltage application (up to 50kV). Finally, these improved designs are also validated experimentally.

Then, beside a power transmission function, a signal transmission function for gate driver for one IGBT module is proposed. An impulse circuit with a series resonant (between the capacitor and the primary side of the transformer) and a parallel resonant topology is used. To generate an impulse signal from a DC voltage ( $V_{dc} = 15V$ ), an N-MOSFET at the primary side of the topology is implemented. The optimization objectives are to maximize the output voltage information and to minimize the input current of the proposed impulse circuit. A virtual prototyping tool with the same design philosophy as the power transmission is used to solve a signal transmission function problem. Thus, several Pareto fronts' for different combinations of an insulation layer ep<sub>1</sub> =  $\{0.5 \text{mm to } 3 \text{mm}\}$  and a transformer diameter  $D_F = \{7 \text{mm}, 9 \text{mm and } 14 \text{mm}\}$  are obtained. These results are discussed till the optimal solution is selected with  $ep_1 =$ 0.5mm and  $D_F = 9mm$ . With this achieved solution, the output voltage  $V_{out,signal} = 5.8V$  of the impulse circuit is obtained and used to supply logic components at the secondary of an impulse transformer such as Schmitt trigger (74HC14), etc. And other logic components of this signal transmission function, which require 15V voltage supply, are alimented by the output voltage of an insulated DC-DC power transmission function  $(V_{out,power} \approx 15V)$ . The simulation waveforms  $(V_{out,singal}, V_{ds} \text{ and } V_{gs} \text{ and } i_{mos} \text{ of MOSFET},$ and Vge of IGBT module) are presented in the second chapter. Then, these waveforms are validated with the experimental waveforms in the third chapter of this manuscript.

For the overall validations for final applications, one optimized testing board is built to drive an IGBT module (2MBI225VN-120-50, inverter leg 1200V-225A). In this testing board, a power transmission function and a signal transmission function are performed simultaneously. The comparison results between the simulation and experimental works for these two functions are illustrated in Section 4 of the third chapter. The comparison objectives of each function are the same as preformed in the individual validations. According to these comparison results, our proposed design methodologies are clearly validated.

Nevertheless, to continue to work towards industrial applications, some future works should be considered. They are summarized as follow:

- 1. For signal transmission function: study about the parasitic elements of passive components in a designed board.
- 2. For power transmission function: primary side and secondary side control structures.
- 3. Study about the optimal transformer with a selected dielectric material (polysterimide):
  - Understanding of the failures of solid insulating materials, used in a pot core planar transformer, caused by the electrical breakdown voltage in the air vacuum. Then, to solve these problems, some insulating materials (such as gel, oil, etc.) are proposed to replace air space in a whole transformer structure.
  - First, some simulation works of a pot core transformer for difference vacuums (air or gel) should be performed to validate the problem considerations and to select a suitable insulating material. The simulation works can be done with a finite element software by applying a high voltage (up to 30kV) to a transformer structure (for insulation thickness layer is up to 3mm).
  - Second, the experimental verifications should be proposed to clearly validate these systems. The works can be done by putting a whole transformer into an insulating gel or oil. A high voltage is applied to the tested transformer. This test should be performed for some hours to surely ensure the operating of the transformer.
- 4. Experimental verifications for an optimized sub-module (SM) of MMC converter: a classical and a challenge gate driver's topologies should be built and their results should be compared to support the proposed challenge topology. Moreover, testing insulation voltage level with a whole structure of the transformer should be performed.
- 5. 3D experimental set-up for one SM. According to literature, a Power-Chipon-Chip (PCoC) technology which is briefly presented in this dissertation is a suitable candidate to solve this problem. Thus, the prototype set-up of an optimal 3D for SM should be implemented to increase the converter's SM performances.
- 6. 3D architecture considerations for an MMC inverter leg. One question is how to organize one sub-module to another sub-module? And one phase to another phase?

## Appendix A: IGBTs, heat-sinks, and capacitors databases

| Numbe<br>r | Manufact<br>urer | Reference | Force<br>type        | Height<br>(m) | Longer<br>(m) | $a_{th}$ | b <sub>th</sub> | c <sub>th</sub> |
|------------|------------------|-----------|----------------------|---------------|---------------|----------|-----------------|-----------------|
| 1          | Arcel            | AR150     | Natural              | 0.027         | 0.15          | 0.8727   | 1.5529          | 7.9851          |
| 2          | ABL              | 335AB     | Natural              | 0.0325        | 0.099         | 1.1281   | 2.9764          | 24.5556         |
| 3          | ABL              | 345AB     | Natural              | 0.037         | 0.12          | 0.7694   | 2.1032          | 21.1463         |
| 4          | ABL              | 340AB     | Natural              | 0.035         | 0.088         | 1.3179   | 3.4951          | 23.4490         |
| 5          | ABL              | 83AB      | Natural              | 0.012         | 0.086         | 1.921    | 3.8437          | 12.2912         |
| 6          | ABL              | 87AB      | Natural              | 0.004         | 0.1           | 2.4968   | 5.9058          | 37.5542         |
| 7          | Arcel            | ARP300    | Natural              | 0.084         | 0.3           | 0.8856   | 1.2139          | 0.3016          |
| 8          | Arcel            | AR125     | Natural              | 0.125         | 0.125         | 0.3092   | 0.7702          | 12.2378         |
| 9          | Arcel            | AR160     | Natural              | 0.04          | 0.16          | 0.3842   | 1.0712          | 6.2634          |
| 10         | Arcel            | ARP215    | Ventilato<br>r force | 0.077         | 0.215         | 0.0647   | 38.268          | 40.1338         |
| 11         | Arcel            | ARTB      | Natural              | 0.07          | 0.2           | 0.2513   | 0.4995          | 8.1346          |
| 12         | ABL              | 85AB      | Natural              | 0.012         | 0.146         | 1.4      | 3.2             | 13.8629         |
| 13         | ABL              | 89AB      | Natural              | 0.022         | 0.086         | 1.6942   | 2.4175          | 15.6428         |
| 14         | ABL              | 108AB     | Natural              | 0.015         | 0.115         | 1.549    | 3.6028          | 14.4304         |
| 15         | ABL              | 110AB     | Natural              | 0.016         | 0.105         | 1.5536   | 2.5856          | 20.1011         |
| 16         | ABL              | 114AB     | Natural              | 0.025         | 0.1354        | 0.9086   | 6.5128          | 21.3337         |
| 17         | ABL              | 115AB     | Natural              | 0.027         | 0.15          | 0.8621   | 6.1941          | 21.2753         |
| 18         | ABL              | 120AB     | Natural              | 0.03          | 0.185         | 0.2951   | 3.2122          | 12.6683         |
| 19         | ABL              | 124AB     | Natural              | 0.02          | 0.2           | 0.5      | 2.4             | 13.8629         |

Table A.1: Heat-sinks databases

| Number | Manufacturer | Reference    | V <sub>ce,max</sub> (V)<br>@Tj,max | $V_{ce,on}(V)$<br>@Tj = 25° | $I_{ce} (A) @Tj = 25^{\circ}$ |
|--------|--------------|--------------|------------------------------------|-----------------------------|-------------------------------|
| 1      | IR_D2PaK     | IRFS4010PbF  | 100                                | 0.5                         | 108                           |
| 2      | IR_TO262     | IRFSL4010PbF | 100                                | 0.5                         | 106                           |
| 3      | IR_TO220     | IRF510       | 100                                | 0.5                         | 5.6                           |
| 4      | Fairchild    | FDH3632      | 100                                | 0.5                         | 80                            |
| 5      | IR_D2PaK     | IRFS4010PbF  | 100                                | 0.5                         | 106                           |
| 6      | IR_TO262     | IRFS4010PbF  | 100                                | 0.5                         | 106                           |
| 7      | ON           | NTB35N15     | 150                                | 0.5                         | 37                            |
| 8      | Fairchild    | HUF75852G3   | 150                                | 0.5                         | 75                            |
| 9      | IR           | IRFP4568PbF  | 150                                | 0.5                         | 171                           |
| 10     | IR           | IRFB52N15D   | 150                                | 0.5                         | 60                            |
| 11     | IR           | IRFSS2N15D   | 150                                | 0.5                         | 60                            |
| 12     | Fairchild    | FQP46N15     | 150                                | 0.5                         | 45.6                          |
| 13     | Vishay       | IRF640       | 200                                | 0.5                         | 18                            |
| 14     | Vishay       | IRFI620G     | 200                                | 0.5                         | 4.8                           |
| 15     | Vishay       | IRFI630G     | 200                                | 0.5                         | 5.9                           |
| 16     | Vishay       | IRLI640G     | 200                                | 0.5                         | 17                            |
| 17     | Vishay       | IRLI630G     | 200                                | 0.5                         | 9                             |
| 18     | IR           | IRLI620GPbF  | 200                                | 0.5                         | 5.2                           |
| 19     | Vishay       | IRF624       | 250                                | 0.5                         | 4.4                           |
| 20     | Vishay       | IRF634       | 250                                | 0.5                         | 5.6                           |
| 21     | Vishay       | IRF644       | 250                                | 0.5                         | 7.9                           |
| 22     | Fairchild    | FGPF30N30D   | 300                                | 0.7                         | 30                            |
| 23     | Fairchild    | FGA180N30D   | 300                                | 0.7                         | 30                            |
| 24     | IXYS         | IXGH100N30B3 | 300                                | 0.8                         | 30                            |

Table A.2: IGBTs databases

| 25 | IXYS                | IXGH120N30C3         | 300  | 1.75 | 120  |
|----|---------------------|----------------------|------|------|------|
| 26 | IXYS                | IXGN400N30A3         | 300  | 0.7  | 400  |
| 27 | Fee-Front<br>runner | 2MBI150U2A-060       | 600  | 0.8  | 150  |
| 28 | POWREX              | CM200DY-12NF         | 600  | 1.2  | 200  |
| 29 | FUJI Electric       | 1MBH50D-060          | 600  | 1.1  | 20   |
| 30 | Infineon            | IHW30N60T            | 600  | 1.1  | 60   |
| 31 | Infineon            | IHW40N60RF           | 600  | 1.1  | 40   |
| 32 | Infineon            | IWW30N60H3           | 600  | 1.3  | 30   |
| 33 | IXYS                | IXGR60N60C3C1        | 600  | 1    | 75   |
| 34 | IXYS                | IXGN400N60B3         | 600  | 1    | 28   |
| 35 | Infineon            | FF600R07ME4-B11      | 650  | 0.7  | 700  |
| 36 | Infineon            | F3L400R07ME4-<br>B23 | 650  | 0.75 | 450  |
| 37 | Infineon            | FF450R07ME4-B11      | 650  | 0.7  | 560  |
| 38 | Infineon            | FF400R07KE4          | 650  | 0.68 | 485  |
| 39 | Infineon            | FF300R07ME4-B11      | 650  | 0.7  | 390  |
| 40 | IXYS                | IXYP8N90C3D1         | 900  | 1.4  | 8    |
| 41 | IXYS                | IXYA8N90C3D1-<br>ND  | 900  | 1.4  | 8    |
| 42 | IXYS                | IXYH40N90C3D1        | 900  | 1.2  | 40   |
| 43 | IXYS                | IXYN80N90C3H1        | 900  | 1.25 | 70   |
| 44 | IXYS                | IXYH24N90C3D1        | 900  | 1.5  | 24   |
| 45 | Infineon            | FF400R12KE3          | 1200 | 0.75 | 400  |
| 46 | Infineon            | FF200R12KS4          | 1200 | 1.5  | 200  |
| 47 | Infineon            | FF450R12HT4          | 1200 | 0.7  | 450  |
| 48 | Eupec               | FF800R12KF4          | 1200 | 1.2  | 800  |
| 49 | DYNEX               | DIM800DCM12-         | 1200 | 1    | 1600 |
|    |            | A000                 |      |      |      |
|----|------------|----------------------|------|------|------|
| 50 | DYMEX      | DIM800DDM12-<br>A000 | 1200 | 1    | 800  |
| 51 | IXYS       | IXYH30N120C3D1       | 1.4  | 30   |      |
| 52 | Infineon   | FZ600R17KE3          | 1700 | 0.9  | 600  |
| 53 | Infineon   | FF300R17KE4          | 1700 | 1.05 | 300  |
| 54 | ABB        | 5SNA1600N170100      | 1700 | 1    | 1600 |
| 55 | ABB        | 5SND0800M170100      | 1700 | 1.05 | 800  |
| 56 | ABB        | 5SNE0800M170100      | 1700 | 1    | 800  |
| 57 | DYNEX      | DIM400PHM17-<br>A000 | 1700 | 1    | 400  |
| 58 | DYNEX      | DIM600DDM17-<br>A000 | 1700 | 1.5  | 600  |
| 59 | ABB        | 5SNA1200E250100      | 2500 | 1.5  | 1200 |
| 60 | ABB        | 5SNA1500E250300      | 2500 | 1    | 1500 |
| 61 | Mitsubishi | CM400DY-50H          | 2500 | 2    | 400  |
| 62 | Mitsubishi | СМ800НВ-50Н          | 2500 | 1.8  | 800  |
| 63 | Mitsubishi | СМ1200НС-50Н         | 2500 | 1.7  | 1200 |

| Number | Manufacturer | Reference        | V <sub>rate</sub> (V) | C (F)                   |
|--------|--------------|------------------|-----------------------|-------------------------|
| 1      | RoHS         | ALS—332ND250     | 250                   | 3.3 x 10 <sup>-3</sup>  |
| 2      | RoHS         | 381LR271M250H022 | 250                   | 2.7 x 10 <sup>-4</sup>  |
| 3      | RoHS         | 381LR331M250H032 | 250                   | 3.3 x 10 <sup>-4</sup>  |
| 4      | RoHS         | 381LR391M250J022 | 250                   | 3.9 x 10 <sup>-4</sup>  |
| 5      | RoHS         | ALS3-472QD250    | 250                   | 4.7 x 10 <sup>-3</sup>  |
| 6      | RoHS         | 381LR681M250J452 | 250                   | 6.8 x 10 <sup>-4</sup>  |
| 7      | RoHS         | ALS3—223QT250    | 250                   | 2.2 x 10 <sup>-2</sup>  |
| 8      | RoHS         | ALS3—153NT250    | 250                   | 1.5 x 10 <sup>-2</sup>  |
| 9      | RoHS         | ALS3—103QH250    | 250                   | 1 x 10 <sup>-2</sup>    |
| 10     | RoHS         | ALS3-682QC250    | 250                   | 6.8 x 10 <sup>-3</sup>  |
| 11     | RoHS         | ALS3—331DA350    | 350                   | 0.33 x 10 <sup>-3</sup> |
| 12     | RoHS         | ALS3-471DE350    | 350                   | 0.47 x 10 <sup>-3</sup> |
| 13     | RoHS         | ALS3-681DF350    | 350                   | 0.68 x 10 <sup>-3</sup> |
| 14     | RoHS         | ALS3—102KE350    | 350                   | 1 x 10 <sup>-3</sup>    |
| 15     | RoHS         | ALS3—152KF350    | 350                   | 1.5 x 10 <sup>-3</sup>  |
| 16     | RoHS         | ALS3—222ND350    | 350                   | 2.2 x 10 <sup>-3</sup>  |
| 17     | RoHS         | ALS3—332MF350    | 350                   | 3.3 x 10 <sup>-3</sup>  |
| 18     | RoHS         | ALS3-472QH350    | 350                   | 4.7 x 10 <sup>-3</sup>  |
| 19     | RoHS         | ALS3-682NP350    | 350                   | 6.8 x 10 <sup>-3</sup>  |
| 20     | RoHS         | ALS3—103NT350    | 350                   | 1 x 10 <sup>-2</sup>    |
| 21     | KEMET        | C44AFGP6100ZG0J  | 400                   | 1 x 10 <sup>-4</sup>    |
| 22     | KEMET        | C44AFGP6130ZA0J  | 400                   | 1.3 x 10 <sup>-4</sup>  |
| 23     | KEMET        | C44AFGP6150ZA0J  | 400                   | 1.5 x 10 <sup>-4</sup>  |
| 24     | KEMET        | C44AFGR6250ZA0J  | 400                   | 2.5 x 10 <sup>-4</sup>  |
| 25     | KEMET        | C44AFGR6200ZA0J  | 400                   | 2 x 10 <sup>-4</sup>    |

Table A.3: Capacitors databases

| 26 | KEMET | C44AFGR6300ZA0J | 400 | 3 x 10 <sup>-4</sup>   |
|----|-------|-----------------|-----|------------------------|
| 27 | KEMET | C44AFGR6330ZA0J | 400 | 3.3 x 10 <sup>-4</sup> |
| 28 | EPCOS | B4345*A9688MO## | 400 | 6.8 x 10 <sup>-3</sup> |
| 29 | EPCOS | B4345*A9828MO## | 400 | 1 x 10 <sup>-2</sup>   |
| 30 | EPCOS | B4345*A9159MO## | 400 | 1.5 x 10 <sup>-2</sup> |
| 31 | EPCOS | B4345*A6828MO## | 500 | 8.2 x 10 <sup>-3</sup> |
| 32 | EPCOS | B4345*B6688MO## | 500 | 6.8 x 10 <sup>-3</sup> |
| 33 | EPCOS | B4345*A6688MO## | 500 | 5.6 x 10 <sup>-3</sup> |
| 34 | EPCOS | B4345*B6478MO## | 500 | 4.7 x 10 <sup>-3</sup> |
| 35 | EPCOS | B4345*A6398MO## | 500 | 3.9 x 10 <sup>-3</sup> |
| 36 | EPCOS | B4345*A6338MO## | 500 | 3.3 x 10 <sup>-3</sup> |
| 37 | EPCOS | B4345*B6278MO## | 500 | 2.7 x 10 <sup>-3</sup> |
| 38 | EPCOS | B4345*B6228MO## | 500 | 2.2 x 10 <sup>-3</sup> |
| 39 | SBE   | 700D10896-348   | 600 | 1 x 10 <sup>-3</sup>   |
| 40 | KEMET | C44AHGP6100ZA0J | 600 | 0.1 x 10 <sup>-3</sup> |
| 41 | KEMET | C44AHGP575ZA0J  | 600 | 75 x 10 <sup>-6</sup>  |
| 42 | KEMET | C44AHGP5700ZA0J | 600 | 70 x 10 <sup>-6</sup>  |
| 43 | KEMET | C44AHGP5500ZG0J | 600 | 50 x 10 <sup>-6</sup>  |
| 44 | KEMET | C44AHFP5300ZC0J | 600 | 30 x 10 <sup>-6</sup>  |
| 45 | KEMET | C44AHFP5250ZB0J | 600 | 25 x 10 <sup>-6</sup>  |
| 46 | KEMET | C44AHFP5220ZA0J | 600 | 22 x 10 <sup>-6</sup>  |
| 47 | KEMET | C44AHFP5200ZB0J | 600 | 20 x 10 <sup>-6</sup>  |
| 48 | KEMET | C44AHFP5150ZA0J | 600 | 15 x 10 <sup>-6</sup>  |
| 49 | KEMET | C44AJGR6100ZA0J | 700 | 1 x 10 <sup>-4</sup>   |
| 50 | KEMET | C44AJGR5750ZA0J | 700 | 75 x 10 <sup>-6</sup>  |
| 51 | KEMET | C44AJGP5700ZA0J | 700 | 70 x 10 <sup>-6</sup>  |

| 52 | KEMET | C44AJGP5600ZA0J | 700 | 60 x 10 <sup>-6</sup>  |
|----|-------|-----------------|-----|------------------------|
| 53 | KEMET | C44AJGP5500ZA0J | 700 | 50 x 10 <sup>-6</sup>  |
| 54 | KEMET | C44AJGP5250ZA0J | 700 | 25 x 10 <sup>-6</sup>  |
| 55 | KEMET | C44AJGP5220ZA0J | 700 | 22 x 10 <sup>-6</sup>  |
| 56 | KEMET | C44AJFP5100ZA0J | 700 | 7.5 x 10 <sup>-6</sup> |
| 57 | KEMET | C44AJFP4600ZA0J | 700 | 6 x 10 <sup>-6</sup>   |
| 58 | KEMET | C44AJFP4500ZA0J | 700 | 5 x 10 <sup>-6</sup>   |

## **Appendix B: Detail of simulation results for the selected solutions for signal transmission function**

#### B.1. I planar ferrite transformer technology

#### B.1.1. Double-layer I planar hard ferrite transformer

Fig. B.1 illustrates Pareto fronts' solutions for double-layer I planar transformer. And all variables (transformer and electrical circuits) correspond to the six possible chosen solutions are shown in Table B.1.

| Results          | Transfo.1 | Transfo. 2 | Transfo. 3 | Transfo. 4 | Transfo. 5 | Transfo. 6 |
|------------------|-----------|------------|------------|------------|------------|------------|
| Vout             | 5.6792 V  | 5.8539 V   | 6.7387 V   | 4.28 V     | 4.66 V     | 5.65 V     |
| I <sub>mos</sub> | 1.57 A    | 0.93 A     | 1.09 A     | 1.02 A     | 0.97 A     | 1.39 A     |
| $x_{I}$          | 0.32 mm   | 0.79 mm    | 0.77 mm    | 0.43 mm    | 0.47 mm    | 0.42 mm    |
| $x_2$            | 0.53 mm   | 0.86 mm    | 0.67 mm    | 0.77 mm    | 0.51 mm    | 0.50 mm    |
| <i>X</i> 3       | 0.21 mm   | 0.49 mm    | 0.58 mm    | 0.54 mm    | 0.27 mm    | 0.94 mm    |
| $x_4$            | 0.33 mm   | 0.49 mm    | 0.50 mm    | 0.47 mm    | 0.95 mm    | 0.24 mm    |
| $n_1$            | 3 turns   | 3 turns    | 4 turns    | 4 turns    | 5 turns    | 3 turns    |
| $n_2$            | 4 turns   | 4 turns    | 5 turns    | 4 turns    | 5 turns    | 3 turns    |
| $C_{I}$          | 294 pF    | 245 pF     | 788 pF     | 496 pF     | 802 pF     | 269 pF     |
| $C_2$            | 276 pF    | 198 pF     | 417 pF     | 215 pF     | 525 pF     | 145 pF     |
| Rout             | 24.46 kΩ  | 21.89 kΩ   | 18.4 kΩ    | 21.89 kΩ   | 20 kΩ      | 25.29 kΩ   |

Table B.1: Optimal solution values



Fig.B.1: Pareto fronts' solutions for double-layer transformer

#### B.1.2. Mono-layer I planar hard ferrite transformer

Fig. B.2 illustrates Pareto fronts' solutions for mono-layer I planar hard ferrite transformer. And all variables (transformer and electrical circuits) correspond to the six possible chosen solutions are shown in Table B.2 and Table B.3.



Fig.B.2: Pareto fronts' solutions for mono-layer I planar hard ferrite transformer

| Results          | Transfo.7          | Transfo. 8                              | Transfo. 9         | Transfo. 10        | Transfo. 11        |
|------------------|--------------------|-----------------------------------------|--------------------|--------------------|--------------------|
| Vout             | 5 V                | 7 V                                     | 5.74 V             | 6.69 V             | 6.76 V             |
| Imas             | 1.8 A              | 1.43 A                                  | 1.07 A             | 1.49 A             | 0.54 A             |
| -mos             | 0 23 mm            | 0.99 mm                                 | 0.65 mm            | 0.30 mm            | 0.49 mm            |
| X2               | 0 42 mm            | 0 51 mm                                 | 0 37 mm            | 0 63 mm            | 0 78 mm            |
| <br>             | 0.26 mm            | 0.40 mm                                 | 0.46 mm            | 0.48 mm            | 0.21 mm            |
| X                | 0.85 mm            | 0.45 mm                                 | 0.80 mm            | 0.20 mm            | 0.88 mm            |
| N4               | 5 turns            | 3 turns                                 | 1 turns            | 5 turns            | 5 turns            |
| n                | 3 turns            | 1 turns                                 | 5 turns            | 1 turns            | 1 turns            |
|                  | 883 nF             | $430  \mathrm{nF}$                      | $225  \mathrm{nF}$ | $780  \mathrm{nF}$ | $198  \mathrm{nF}$ |
|                  | $782  \mathrm{nF}$ | $\frac{730 \text{ pl}}{230 \text{ pF}}$ | 225 pr<br>287 nF   | 115 pF             | 105 pF             |
| R <sub>out</sub> | $17.77 k\Omega$    | $15.79 k\Omega$                         | $10.53 k\Omega$    | $5.63 k\Omega$     | $7 k\Omega$        |

Table B.2: Optimal solutions (Transfo. 7-11)

| Table B.3: Optimal solutions (Transfo. | 12-16) |  |
|----------------------------------------|--------|--|
|----------------------------------------|--------|--|

| Results               | Transfo.12 | Transfo. 13 | Transfo. 14 | Transfo. 15 | Transfo. 16 |
|-----------------------|------------|-------------|-------------|-------------|-------------|
| Vout                  | 5.49 V     | 5.88 V      | 6.60 V      | 5.76 V      | 4.50 V      |
| I <sub>mos</sub>      | 0.96 A     | 2.17 A      | 1 A         | 1.36 A      | 1.64 A      |
| $x_{I}$               | 0.87 mm    | 0.45 mm     | 0.49 mm     | 0.35 mm     | 0.89 mm     |
| $x_2$                 | 0.38 mm    | 0.39 mm     | 0.79 mm     | 0.61 mm     | 0.67 mm     |
| <i>x</i> <sub>3</sub> | 0.71 mm    | 0.46 mm     | 0.51 mm     | 0.87 mm     | 0.56 mm     |
| <i>x</i> <sub>4</sub> | 0.85 mm    | 0.31 mm     | 0.55 mm     | 0.25 mm     | 0.97 mm     |
| $n_l$                 | 5 turns    | 4 turns     | 5 turns     | 5 turns     | 4 turns     |
| $n_2$                 | 3 turns    | 5 turns     | 5 turns     | 5 turns     | 4 turns     |
| $C_{I}$               | 524 pF     | 798 pF      | 489 pF      | 646 pF      | 846 pF      |
| $C_2$                 | 146 pF     | 305 pF      | 300 pF      | 244 pF      | 552 pF      |
| Rout                  | 19.40 kΩ   | 8.2 kΩ      | 4.19 kΩ     | 1.71 kΩ     | 6.57 kΩ     |

#### B.1.3. Mono-layer I planar soft ferrite transformer

Fig. B.3 illustrates Pareto fronts' solutions for mono-layer I planar soft ferrite transformer. And all variables (transformer and electrical circuits) correspond to the six possible chosen solutions are shown in Table B.4.



Fig.B.3: Pareto fronts' solutions for mono-layer I planar hard ferrite transformer

| Results               | Transfo.<br>17 | Transfo.<br>18 | Transfo.<br>19 | Transfo.<br>20 | Transfo.<br>21 | Transfo.<br>22 |
|-----------------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Vout                  | 7.76 V         | 6.51 V         | 5.10 V         | 5.35 V         | 5.58 V         | 5.35 V         |
| I <sub>mos</sub>      | 0.82 A         | 1.44 A         | 3 A            | 1.67 A         | 1.50 A         | 2.80 A         |
| $x_l$                 | 0.84 mm        | 0.64 mm        | 0.34 mm        | 0.67 mm        | 0.99 mm        | 0.47 mm        |
| $x_2$                 | 0.33 mm        | 0.24 mm        | 0.42 mm        | 0.50 mm        | 0.30 mm        | 0.43 mm        |
| <i>x</i> <sub>3</sub> | 0.82 mm        | 0.66 mm        | 0.48 mm        | 0.31 mm        | 0.62 mm        | 0.88 mm        |
| $x_4$                 | 0.32 mm        | 0.72 mm        | 0.89 mm        | 0.28 mm        | 0.65 mm        | 0.32 mm        |
| $n_l$                 | 4 turns        | 4 turns        | 3 turns        | 3 turns        | 4 turns        | 3 turns        |
| <i>n</i> <sub>2</sub> | 3 turns        | 3 turns        | 3 turns        | 5 turns        | 3 turns        | 3 turns        |
| $C_{I}$               | 150 pF         | 405 pF         | 534 pF         | 258 pF         | 612 pF         | 557 pF         |
| <i>C</i> <sub>2</sub> | 445 pF         | 176 pF         | 663 pF         | 247 pF         | 184 pF         | 165 pF         |
| Rout                  | 4.19 kΩ        | 12.92 kΩ       | 4.75 kΩ        | 16.30 kΩ       | 18.48 kΩ       | 9.53 kΩ        |

Table B.4: Optimal solutions (Transfo. 17-22)

#### B.2. Pot core planar transformer technology



*Fig.B.4:* Pareto fronts' solutions for pot core planar transformer ( $ep_1 = 0.5mm$ : detail in chapter 2)

|                           | Table B.5: Simulation results of possible optimal solutions |                             |                         |                        |               |                        |                         |                           |                        |                    |
|---------------------------|-------------------------------------------------------------|-----------------------------|-------------------------|------------------------|---------------|------------------------|-------------------------|---------------------------|------------------------|--------------------|
| Solu.                     | V <sub>out,max</sub><br>(V)                                 | I <sub>mos,max</sub><br>(A) | ер <sub>1</sub><br>(тт) | D <sub>F</sub><br>(mm) | $C_l$<br>(pF) | C <sub>2</sub><br>(pF) | $R_{out}$ (k $\Omega$ ) | n <sub>1</sub><br>(turns) | x <sub>1</sub><br>(mm) | n <sub>layer</sub> |
| $(a_l)$                   | 5.42                                                        | 0.15                        | 0.5                     | 7                      | 110           | 272                    | 30                      | 2                         | 0.335                  | 2                  |
| $(a_2)$                   | 5.42                                                        | 0.15                        | 0.5                     | 9                      | 110           | 301                    | 2.9                     | 2                         | 0.346                  | 2                  |
| <i>(b<sub>1</sub>)</i>    | 5.59                                                        | 0.22                        | 0.5                     | 7                      | 605           | 1100                   | 30                      | 2                         | 0.312                  | 2                  |
| <i>(b<sub>2</sub>)</i>    | 5.55                                                        | 0.15                        | 0.5                     | 9                      | 200           | 486                    | 28.7                    | 2                         | 0.32                   | 2                  |
| (c <sub>1</sub> )         | 5.62                                                        | 0.355                       | 0.5                     | 7                      | 630           | 1100                   | 30                      | 2                         | 0.34                   | 3                  |
| (c <sub>2</sub> )         | 5.72                                                        | 0.15                        | 0.5                     | 9                      | 110           | 270                    | 30                      | 2                         | 0.32                   | 2                  |
| $(d_I)$                   | 5.65                                                        | 0.353                       | 0.5                     | 7                      | 640           | 1100                   | 30                      | 2                         | 0.32                   | 2                  |
| $(d_2)$                   | 5.8                                                         | 0.15                        | 0.5                     | 9                      | 108.6         | 316                    | 30                      | 2                         | 0.32                   | 2                  |
| ( <i>e</i> <sub>1</sub> ) | 5.9                                                         | 0.38                        | 0.5                     | 7                      | 800           | 1100                   | 30                      | 2                         | 0.252                  | 2                  |
| (e <sub>2</sub> )         | 5.85                                                        | 0.364                       | 0.5                     | 9                      | 700           | 1200                   | 30                      | 2                         | 0.35                   | 2                  |
| $(f_l)$                   | 6                                                           | 0.39                        | 0.5                     | 7                      | 800           | 1000                   | 30                      | 2                         | 0.252                  | 2                  |
| (f <sub>2</sub> )         | 5.88                                                        | 0.38                        | 0.5                     | 9                      | 790           | 1200                   | 30                      | 2                         | 0.248                  | 2                  |

Fig. B.4 illustrates Pareto fronts' solutions for the selected solutions for pot core planar transformer. Their simulation values are presented in Table B.5.

### Résumé en Français

## Conception et optimisation de modules pour onduleurs MMC de moyenne puissance. Commande rapprochée à haute isolation galvanique et packaging 3D.

#### I. Introduction

L'objectif de cette thèse est de proposer une méthodologie de conception par optimisation d'un système de convertisseur MMC (Modular Multilevel Converter) de moyenne puissance et des fonctions de transmission de puissance et de transmission d'ordres pour drivers d'IGBTs avec une barrière d'isolation pouvant aller jusqu'à 50kV.

#### II. Optimisation de MMC et architecture de la commande rapprochée

#### II.1. Descriptions des convertisseurs MMC

Dans les applications industrielles, les onduleurs multi-niveaux apportent une flexibilité en terme de commande et de filtrage sur les charges pilotées (machines électriques, réseaux de transport et de distribution, réseaux embarqués, etc.). Dans les années 2000, le MMC est proposé et est illustré à la Fig. 1a.



Fig. 1: Le convertisseur MMC et son contrôle interne

Ce convertisseur est composé de trois bras. Dans chaque bras est associé deux demi-bras composés de sous modules élémentaires. Ces sous modules sont constitués d'une cellule de commutation et d'un condensateur. La structure MMC présente beaucoup d'avantages tels que sa modularité mais présente aussi des inconvénients comme la complexité de sa modélisation et de son contrôle dû au grand nombre de modules de puissances (semi-conducteurs) à contrôler.

La structure MMC est illustrée Fig. 1a, son contrôle interne contrôle le courant de circulation  $(i_{cir,a})$  pour bien contrôler les tensions aux bornes des inductances et d'équilibrer les tensions des condensateurs dans les sous modules. Le Fig. 1b détaille la méthode de contrôle interne de MMC.

#### II.2. Pré-dimensionnement de MMC

Les objectifs de l'optimisation: Dans la suite du développement, nous verrons que le maximum du rendement  $\eta_{con}$  est le premier objectif à optimiser et que son volume Vol<sub>mme</sub> est le deuxième objectif à minimiser. Pour arriver à déterminer ces objectives, nous avons décrit des modèles de pertes pour les composants, la géométrie de l'inductance et la modèle thermique (sont résumés dans la Fig. 2).

Les variables: les 11 variables sont résumés dans le vecteur de variable X<sub>opt.</sub>

 $X_{opt} = (N_{SM}, T_{semi}, C_{SM}, L_j, N_{hs}, f_c, e, A, S, s n_l)^t$ 

- $N_{SM} \in \{2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15\};$
- $T_{semi}$ : les semi-conducteurs;  $C_{SM} \in [0.1 \text{mF}, 10 \text{mF}]; L_i \in [0.1 \text{mH}, 10 \text{mH}];$
- $N_{hs} \in \{1, ..., 15\}$  : les dissipateurs ;  $f_c \in \{1 \text{ Hz}, ..., 10 \text{ Hz}\}$ ; et
- Variables géometries de l'inductance: e ∈ [0, 5mm]; A ∈ [10<sup>-4</sup>m<sup>2</sup>, 100x10<sup>-4</sup>m<sup>2</sup>]; S ∈ [10<sup>-6</sup>m<sup>2</sup>, 36x10<sup>-4</sup>m<sup>2</sup>]; s ∈ [10<sup>-7</sup>m<sup>2</sup>, 16x10<sup>-6</sup>m<sup>2</sup>]; n<sub>l</sub> ∈ [1, 200] (voir Fig. 2a).

#### **II.3.** Résultats d'optimisation

L'organigramme de l'algorithme d'optimisation basé sur un algorithme génétique (AG) est présenté sur la Fig. 2c. Les paramètres de l'AG sont : 50 générations et 20 individus. Les cahiers des charges des convertisseurs sont présentés:  $V_{LL,rms}$ =2.3kV,  $I_{p,rms}$ =100A,  $V_{dc}$ =3.9kV,  $S_{out}$ =398kVA,  $Cos(\phi)$ =0.95 et m=0.95. Ses résultats d'optimisation (17 solutions) sous la forme de Front de Pareto sont présentés à la Fig. 3a. Le rendement du convertisseur et son volume sont compris entre 97.14% à 97.78% et 160 litres à 220 litres. Les formes d'ondes de tension de sortie, les courants, et les équilibrages des tensions des condensateurs de la solution (A) sont illustrées dans les Fig. 3b-d. Les pertes de cette solution sont réparties suivant : les modules puissances (90% en conductions, 9% en commutation) et 1% de pertes pour les composants passifs.



Fig. 2: Outil de pré-dimensionnement de convertisseurs MMC

Dans ce nouveau contexte des applications de moyenne tension, nous proposons d'étudier la potentialité des onduleurs MMC. Cependant, des travaux préliminaires nous conduisent à étudier les systèmes de commande rapprochée pour cette gamme de tension d'isolation mais sur la base de technologies classiques telles que les solutions à base de transformateurs magnétiques (basée sur le circuit imprimé PCB). Notre contribution, pour ce manuscrit, est de proposer un système de transmission d'ordres et de transmission de puissance à très haute isolation galvanique (jusqu'à 40kV) et de l'optimiser à l'aide d'un outil générique de prototypage virtuel.



Fig. 3: Les résultats de simulation du convertisseur MMC de 400kVA

**II.3.** Architecture de la commande rapprochée pour les IGBTs SM-MMC La nouvelle architecture de commande rapprochée des deux modules de puissances dans le SM-MMC est présentée à la Fig. 4a. Dans le cadre de ces travaux de doctorat, nous nous focalisons sur les fonctions de transmission d'ordres (MLI) et de transmission de puissance isolées. La technologie du transformateur est basée sur une structure planaire : circuits imprimés et matériaux magnétiques (voir la Fig.4b). Le matériau isolant "polystérimide" et l'entrefer du transformateur sont utilisés pour déterminer les niveaux d'isolation galvaniques du système. 1mm d'épaisseur de ce matériau peut maintenir la tension plus grand 40kV sur une longue période de test sans faire apparaitre les problèmes de claquage électrique.



Fig. 4: Nouvelle architecture de commande rapprochées pour bras d'onduleur (ou submodule MMC).

# III. Prototypage virtuel des fonctions de transmission d'ordre et de transmission de puissance

#### III.1. Circuits électriques des fonctions étudiées

Comme présenté dans la Fig. 5a, la fonction de transmission de puissance est utilisée pour alimenter la partie secondaire de la fonction de transmission d'ordres isolée.



Fig. 5: Circuits électriques des fonctions de transmission puissance et de transmission d'ordre

Le convertisseur DC-DC FBSS (full-bridge series-series: voir la Fig. 5b) est proposé pour ce design. Cette topologie permet de considérer les inductances de fuites du transformateur comme avantages pour faire la résonance avec les condensateurs. Nous verrons que le maximum du rendement  $\eta_{con}$  est le premier objectif à optimiser et que le maximum de la puissance sortie P<sub>out</sub> est le deuxième objectif à minimiser.

Le synoptique de la fonction de transmission d'ordres est données sur la Fig. 5c : nous mettons en évidence la différence entre la fonction de transmission d'impulsion et le circuit logique secondaire qui permet la mise en forme des impulsions en états logiques. En bas de cette figure, nous proposons un circuit électronique de la fonction de transmission d'impulsion. Un MOSFET excite un circuit résonant série au primaire. Un circuit résonant parallèle est mis en œuvre au secondaire. La tension de sortie v<sub>out</sub> est la grandeur qui permet de transmettre les impulsions. Le courant au primaire i<sub>mos</sub> est vu comme une grandeur à minimiser et ce afin de minimiser la consommation moyenne du dispositif. Dans la suite du développement, nous verrons que le maximum de la tension v<sub>out</sub> est le premier objectif à maximiser et que le maximum du courant i<sub>mos</sub> est le deuxième objectif à minimiser.

#### III.2. Description de l'optimisation des fonctions étudiées

Le transformateur est décrit sur la Fig. 6. Les variables géométriques sont {n<sub>1</sub>, x<sub>1</sub>, ep<sub>2</sub>, ep<sub>6</sub>, n<sub>layer</sub>}. Les paramètres ep<sub>i</sub> (1<i<10 sauf i={2,6}) sont constants et dépendent d'un choix à priori du concepteur comme la tenue en tension du dispositif, les limites technologiques des pistes en cuivre, etc. A l'aide du logiciel éléments-finis FEMM, les paramètres électriques équivalents L<sub>p</sub>, R<sub>p</sub>, L<sub>s</sub>, R<sub>s</sub> et M sont calculés. Ensuite, à l'aide du logiciel LTSpice, une simulation transitoire du dispositif est effectuée afin d'estimer les deux objectifs des fonctions étudiées.

A l'aide du logiciel MATLAB, un algorithme génétique bio-bjectif est réalisé (NSGA-II) : il met en œuvre le logiciel LTSpice pour les simulations temporelles et le logiciel FEMM pour les calculs magnétiques éléments finis : Fig.6b-c (b: la partie transmission de puissance et c: la partie transmission d'ordre).



Fig. 6: Description de l'optimisation des fonctions étudiées

#### III.3. Résultats d'optimisation : analyse des fronts de Pareto

Plusieurs scenarios sont évalués à l'aide de l'outil de prototypage virtuel en fonction de la distance d'isolation  $ep_1$  (0.5mm à 3mm) et du diamètre maximum de ferrite (7mm à 22mm). Sur la Fig. 7a et Fig. 7b sont présentés les fronts de Pareto de la fonction de transmission de puissance et de la fonction de transmission d'ordre, respectivement.

Pour réaliser une fonction de transmission de puissance, nous devons choisir une solution avec la puissance de sortie de 2W et le rendement plus grand que 80%. Enfin, ce cahier des charges nous amène à sélectionner la solution optimal (a) (Fig. 7c).

Dans l'optique de réaliser une fonction de transmission d'ordres sur la base de la fonction de transmission d'impulsions, nous devons choisir une solution en prenant en compte des contraintes supplémentaires : la valeur de l'objectif  $v_{out;max}$  est très important car la tension  $v_{out}$  est l'entrée du circuit de mise en forme de l'impulsion au secondaire. Afin d'avoir un circuit rapide, nous avons mis en œuvre des circuits logiques rapides alimentés en +5V. De ce fait, la tension  $v_{out;max}$  doit être comprise entre 4V et 6V. Cette nouvelle contrainte nous amène à choisir la solution (d2) (Fig. 7d).



(c) Fig. 7: Résultats d'optimisation des fonctions étudiées

0.5mm, D<sub>for</sub>

D. = 14mm

÷

1.5

ep. = 1m

P<sub>out</sub> (W)

= 14mm

2.5

60

55

#### III.4. Validations expérimentales

Afin de valider la démarche de prototypage virtuel, nous avons réalisé un prototype des transformateurs et une carte des fonctions des transmissions et d'attaque de

0.15

5.2

(a\_) (b

54

(c<sub>2</sub>)(d<sub>2</sub>)

5.6

 $V_{out,max}(V)$ (d)

5.8

6

grille. Le schéma est présenté sur la Fig. 8a. Sur la partie "secondaire", nous avons mis en œuvre le circuit résonant parallèle ( $C_2$  et  $R_{out}$ ) avec des circuits logiques (Trigger et bascule T) et un circuit intégré de "level-shifter" afin de piloter deux circuits push-pull en technologie bipolaire (FZT849 et FZT949) avec des tensions de 15V. La sortie du driver peut alors piloter des IGBT avec une tension symétrique de +/-15V. Pour finir, afin de proposer des résultats expérimentaux réalistes, nous avons connecté un IGBT 2MBI225VN-120-50 (1200V-225A) en sortie du driver. Sur la Fig. 8b est présentée la carte du prototype.



Fig. 8: Prototype des transformateurs et des fonctions étudiées

Sur la Fig. 9a-b, nous proposons des résultats expérimentaux pour comparer aux résultats de simulation. Nous avons notées que des écarts entre la simulation et l'expérimentation à cause des éléments parasites et des tolérances sur les valeurs des composants. Nous constatons que le driver développé permet bien de piloter la tension grille-émetteur d'un IGBT avec une tension de +/-15V. Nous proposons également de détailler les formes d'ondes lors de l'ouverture et la fermeture de l'IGBT afin de quantifier les temps de propagation. Nous constatons que le temps de propagation est symétrique et qu'il vaut environ 50ns (de V<sub>ds</sub> du N-MOSFET au V<sub>ge</sub> de l'IGBT) et environs 140ns pour le début de la carte au primaire à la tension V<sub>ge</sub> de l'IGBT.



Fig. 9: Résultats expérimentaux d'un driver pour la distance d'isolantion de 0.5mm

#### IV. Conclusion et perspectives

Dans cette thèse, nous nous focalisons sur la fonction de transmission d'ordres et la fonction de transmission de puissance pour drivers d'IGBT dans un contexte d'une forte tension d'isolation galvanique (jusqu'à 40kV) et plus particulièrement pour les onduleurs de structure multi-niveau de type MMC. Les études sur le matériau isolant et la forme du transformateur sont aussi présentées.

Nous proposons les schémas électriques et une description géométrique d'un transformateur planaire pour répondre à cette problématique. Dans une optique de généricité et d'approche par prototypage virtuel, nous avons développé un outil de dimensionnement basé sur un algorithme génétique qui fait appel à des outils numériques variés (FEMM pour des simulations magnétiques par éléments-finis et LTSpice pour des simulations transitoires rapides).

Les résultats d'optimisation sont analysés succinctement et la prise en compte de contraintes additionnelles nous conduisent à faire un choix de solutions sur les différents fronts de Pareto proposés. La phase de prototypage physique et les résultats expérimentaux sont comparés avec les résultats de simulation pour bien valider notre démarche.

Les nombreuses perspectives sont résumées ci-dessus :

- Etude sur le transformateur pour la tenue en tension : problèmes des points triples des matériaux, claquage électriques, ...
- Commande rapprochée intelligente : mesurer la tension de condensateur de chaque SM-MMC, ...
- Packaging 3D-MMC : possibilités d'intégrer les composants du driver dans le packaging 3D (voir Fig. 10), ...



Fig. 10: Packaging 3D pour un SM-MMC

## **Publications :**

- <u>S. Am</u>, P. Lefranc, D. Frey, "Optimisation d'une function de transmission d'ordres pour driver à haute isolation galvanique. Application aux modules IGBT pour onduleur multi-niveaux MMC (Modular Multilevel Converter)," *SGE'14*, ENS Cachan, 2014
- 2. <u>S. Am</u>, P. Lefranc, D. Frey, "Design methodology for optimizing a high insulated gate bipolar transistor gate driver signal transmission function," *IET Power Electronic.*, vol. 8, no. 6, pp. 1035-1042, June 2015
- S. Am; P. Lefranc; D. Frey and M. Ibrahim, "A generic virtual prototyping tool for Multi-level Modular Converters (MMCs)," *IECON'15*, pp. 1489-1494, Yokohama, Japan, 9-12 Nov. 2015
- S. Am; P. Lefranc; D. Frey and M. Ibrahim, "Design methodology for a high insulation voltage power transmission function for IGBT gate driver," APEC'16, pp. 2401-2408, Long Beach, CA, USA, 20-24 Mar. 2016
- S. Am; P. Lefranc; D. Frey, "A virtual prototyping tool for a high galvanic insulation power transmission IGBT gate driver," *in Proc. VDE ECPE IEEE 9th Int. Conf. on Integrated Power Electronic. Syst. (CIPS)*, Nuremberg, Germany, 8-10 Mar. 2016
- S. Am; P. Lefranc; D. Frey, Rachelle Hanna, "Design and optimization of IGBT gate drivers for high insulation voltage up to 30kV," SGE'16, Grenoble (France), 7-9 Jun 2016
- 7. <u>S. Am</u>, P. Lefranc, D. Frey, Rachelle Hanna, "Design methodology for very high insulation voltage capabilities power transmission function for IGBT gate drivers based on a virtual prototyping tool," *IET Power Electronic.*, 2016
- M. Ibrahim, P. Lefranc, D. Frey, L. Gonnet, J.-P. Ferrieux, <u>S. Am</u>,: "Design optimization of single-phase PFC rectifier using Pareto-Front analysis and including electro-thermal modelling," *IECON 2015 41<sup>st</sup> Annual Conf. of the IEEE Indust. Electronic. Soc.*, pp. 3253-3258, Nov. 2015, Yokohama, Japan.
- M. Ibrahim, P. Lefranc, D. Frey, L. Gonnet, J.-P. Ferrieux, <u>S. Am</u>,: "Effectiveness of Pareto-Front analysis applied to the design of a single-phase PFC rectifier," 2016 IEEE App. Pow. Electronic. Conf. and Expo. (APEC), pp. 2700-2705, Mar. 2016, Long Beach, CA., USA.