

# CMOS 180 nm Compact Modeling Including Ageing Laws for Harsh Environment

Thi-Phuong-Yen Tran

#### ▶ To cite this version:

Thi-Phuong-Yen Tran. CMOS 180 nm Compact Modeling Including Ageing Laws for Harsh Environment. Electronics. Université de Bordeaux, 2022. English. NNT: 2022BORD0185. tel-03783471

## HAL Id: tel-03783471 https://theses.hal.science/tel-03783471

Submitted on 22 Sep 2022

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# université BORDEAUX

#### THÈSE PRÉSENTÉE POUR OBTENIR LE GRADE DE **DOCTEUR DE L'UNIVERSITÉ DE BORDEAUX**

ÉCOLE DOCTORALE DES SCIENCES PHYSIQUES ET DE L'INGÉNIEUR SPÉCIALITÉ ÉLECTRONIQUE

Par Thi Phuong Yen TRAN

Soutenue le 03 Juin, 2022

### CMOS 180nm Compact Modeling Including Aging Laws for Harsh Environment

Directrice de thèse: **Cristell MANEUX**, Professeur, Université de Bordeaux Co-encadrant: **Yann DEVAL**, Professeur, Bordeaux INP Co-encadrante: **Claire TASSIN**, Docteur Ingénieur, Etudes et Productions Schlumberger

Membres du jury :

| Professeur, IES, Université de Montpellier | Rapporteur                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Professeur, Grenoble INP                   | Rapporteur                                                                                                                                                                                                                                                                                                                                             |
| MdC, IMS, Université de Bordeaux           | Examinateur                                                                                                                                                                                                                                                                                                                                            |
| CdR, IMS, Université de Bordeaux           | Examinateur                                                                                                                                                                                                                                                                                                                                            |
| Docteur Ingénieur, Dolphin Design          | Examinateur                                                                                                                                                                                                                                                                                                                                            |
| Docteur Ingénieur, Schlumberger            | Examinatrice                                                                                                                                                                                                                                                                                                                                           |
| Professeur, Bordeaux INP                   | Président                                                                                                                                                                                                                                                                                                                                              |
| Professeur, Université de Bordeaux         | Directrice de thèse                                                                                                                                                                                                                                                                                                                                    |
|                                            | <ul> <li>Professeur, IES, Université de Montpellier</li> <li>Professeur, Grenoble INP</li> <li>MdC, IMS, Université de Bordeaux</li> <li>CdR, IMS, Université de Bordeaux</li> <li>Docteur Ingénieur, Dolphin Design</li> <li>Docteur Ingénieur, Schlumberger</li> <li>Professeur, Bordeaux INP</li> <li>Professeur, Université de Bordeaux</li> </ul> |

#### Université de Bordeaux

Laboratoire de l'Intégration du Matériau au Système UMR CNRS 5218, F-33400 Talence, France

## Acknowledgements

This thesis work is the collaborated research between the IMS laboratory, University of Bordeaux, and Etudes et Production Schlumberger. I would like to thank all people for their help and patience in bringing this manuscript a reality.

First of all, I would like to express my deep gratitude to my supervisors, Cristell Maneux and Yann Deval, for their constant support and valuable guidance. In particular, I would like to express my deepest and most sincere thanks to Cristell, who contributed significantly to the completion of this work. Thanks to her valuable and helpful advice right from the start, I was able to put this research on the right track. I'm so grateful she was so patient with me during my early days when I was still asking the dumbest questions. I feel myself improving day by day on her detailed corrections in red, which I am truly grateful for.

I also would like to thank Claire Tassin, my mentor at Schlumberger. She helped me integrate into the company from the very first day I arrived. Thanks to her facilitation and enthusiastic support, my experiments at Schlumberger could be completed as soon as possible. She gave me a clear direction so that I could stick in. I am really grateful to her for always being available when I need help.

In the ASIC team, I would like to thank Mohamed Salim Cherchali for familiarizing me with the lines of code to program the automatic test bench. He was very patient in explaining the basics of Python straightforwardly, thereby laying the foundation for me to learn on my own later. He also taught me to use the instruments in the Schlumberger lab for my experiments. Besides, I would like to thank Toshihiro Nomura, who always answered my little questions in a detailed and prompt manner. He was the first person I went to when my experimental setups went wrong. In the first days of set-up installation, there were many difficulties and technical problems. Toshi and Salim had to stay at the lab regularly until after 9pm to help me locate the problems and find the solutions together. We failed many times before we got a completed setup. Thanks to their knowledgeable and enthusiastic guidance, my measurements were conducted, and I learned many new things from their practical experiences.

Thanks to Simone Dang Van, former secretary at IMS lab, and her husband for their spaciousness and warm welcome at their home occasionally on weekends. They explained a lot to me about French culture and helped me integrate into life in Bordeaux from the very beginning.

I also want to thank all my friends at IMS lab for the lunchtimes we had together and the fun conversations, sharing the difficulties and encouraging each other to overcome.

Thank you to my Vietnamese friends, who are also doctoral students in many different cities in France, for always being by my side, encouraging and "reminding" me to exercise regularly. We traveled together during the holidays and comforted each other when homesick. Finally, I would like to express my sincere thanks to my parents and relatives for always supporting me and being a great source of encouragement during my most challenging times.

I feel lucky to have met very kind people during my time in France. Looking back on the past time, I went through many challenges and difficulties, but it was totally worth it. This journey has helped me learn new things and become more mature, which is really precious to me.

## Abstract

In the past decades, the demand for complicated functionality and high-density integration for Integrated Circuits (ICs) has resulted in metal-oxide-silicon (MOS) devices' scaling down. In this scenario, the reliability issues are the considerable concerns due to the device miniaturization, such as Hot Carrier Injection (HCI) and Bias Temperature Instability (BTI) that seriously impact the device performance. In some application fields where the cost of failure is extremely high such as space, oilfield, or healthcare, the device must be able to stably and reliably work, especially at an extensive temperature range. Although device failure mechanisms have been intensively investigated in the past, the investigations of these mechanisms at high temperatures are seldom studied till now.

This thesis aims at developing the aging laws for  $0.18\mu$ m CMOS technology to optimize circuit design for a targeted lifetime under extreme temperatures. We conducted an intensive aging test campaign for both nMOS and pMOS featuring several gate lengths. The intrinsic HCI and BTI mechanisms were characterized and modeled under typical operating voltages to avoid the risk of over-accelerating other wear-out mechanisms that are not supposed to be experienced in practical application. Our experiment is a long-term test during several months. Furthermore, this thesis presents measurement results above 200°C that have never been studied before in the literature for this technology.

The aging laws are finally integrated into an electronic design automation (EDA) environment to predict the evolution of the degraded transistor/circuit electrical parameters and the lifetime estimation due to the aging effects. In addition, the reliability tests at the circuit level have been performed to validate and verify the proposed aging models. This approach offers the possibility to assess and simulate the IC specification drift due to the aging effect in the early design phase and optimize the circuit design over lifetime.

*Keywords*— CMOS - Reliability - Hot Carriers Injection - Bias Temperature Instability-Circuit reliability simulation

## Résumé

Au cours des dernières décennies, la demande de fonctionnalités complexes et de grande densité intégration des Circuits Intégrés (CI) a mené à une réduction de la taille des dispositifs métal-oxyde-silicium (MOS). Dans cette dynamique de développement, les problèmes de fiabilité sont les préoccupations majeures du fait de la miniaturisation du transistor, telles que injection de porteurs chauds (HCI) et instabilités thermiques (BTI) qui ont un impact important sur les performances du transistor. Dans certains domaines d'application où le coût des pannes est extrêmement élevé, comme l'espace, les champs pétrolifères ou les soins de santé, du transistor doit pouvoir fonctionner de manière stable et fiable, en particulier dans une plage de températures étendue. Bien que les mécanismes de défaillance des dispositifs aient été intensivement éludiés dans le passé, les investigations de ces mécanismes à hautes températures sont jusqu'à présent rarement étudiées.

L'objectif de cette thèse est de développer les lois de vieillissement de la technologie CMOS  $0.18\mu$ m afin d'optimiser la conception des circuits pour une durée de vie ciblée sous des températures extrêmes. Nous avons mené une campagne intensive de tests de vieillissement pour nMOS et pMOS avec plusieurs longueurs de grille. Les mécanismes HCI et BTI intrinsèques ont été caractérisés et modélisés sous des tensions de polarisation de fonctionnement typique pour éviter le risque de sur-accélération. Notre expérimentation est un test à longue durée sur plusieurs mois. Cette thèse présente des résultats de mesure au-delà de 200°C qui n'ont jamais été étudiés auparavant dans la littérature pour cette technologie.

Les lois de vieillissement sont finalement intégrées dans un environnement de conception assistée par ordinateur (EDA) pour prédire l'évolution des paramètres électriques dégradés du transistor/circuit et l'estimation de la durée de vie selon les effets du vieillissement. De plus, les tests de fiabilité au niveau du circuit ont été réalisés pour valider et vérifier les modèles de vieillissement proposés. Cette approche offre la possibilité d'évaluer et de simuler la dérive de spécification du CI du fait du vieillissement dans la phase précoce de conception.

*Keywords*— CMOS - Hot Carrier Injection (HCI) - Bias Temperature Instability (BTI), simulation de circuit incluant la fiabilité.

# Table of Contents

| Ab | Abstract                 |         | iii         |                                                           |    |
|----|--------------------------|---------|-------------|-----------------------------------------------------------|----|
| Li | List of Abbreviations xv |         |             | XV                                                        |    |
| 1  | Intro                    | oductio | n           |                                                           | 1  |
|    | 1.1                      | CMOS    | Scaling a   | nd reliability                                            | 1  |
|    | 1.2                      | Motiva  | tion        |                                                           | 5  |
|    | 1.3                      | Thesis  | organizati  | on                                                        | 7  |
| 2  | MO                       | SFET fa | ailure mec  | chanisms: Description, Physics and Characterization       | 9  |
|    | 2.1                      | Introdu | iction      |                                                           | 9  |
|    | 2.2                      | Bias T  | emperature  | e Instability (BTI)                                       | 9  |
|    |                          | 2.2.1   | NBTI str    | ess configuration                                         | 10 |
|    |                          | 2.2.2   | Impact of   | f NBTI damage to MOSFET key electrical parameters         | 12 |
|    |                          | 2.2.3   | NBTI ph     | ysical mechanisms                                         | 14 |
|    |                          | 2.2.4   | NBTI de     | pendence on stress condition and experimental observation | 16 |
|    |                          |         | 2.2.4.1     | Dependence on the gate voltage                            | 16 |
|    |                          |         | 2.2.4.2     | Dependence on the temperature                             | 17 |
|    |                          |         | 2.2.4.3     | Time evolution                                            | 18 |
|    |                          | 2.2.5   | NBTI cha    | aracterization                                            | 20 |
|    |                          |         | 2.2.5.1     | Classical technique                                       | 20 |
|    |                          |         | 2.2.5.2     | On-the-fly technique                                      | 21 |
|    |                          |         | 2.2.5.3     | Fast switching methodology                                | 21 |
|    |                          | 2.2.6   | NBTI mo     | odels                                                     | 22 |
|    |                          |         | 2.2.6.1     | Reaction-Diffusion model                                  | 22 |
|    |                          |         | 2.2.6.2     | Defect-Centric model                                      | 23 |
|    |                          | 2.2.7   | Concludi    | ng remarks                                                | 24 |
|    | 2.3                      | Hot Ca  | rrier Injec | tion                                                      | 24 |
|    |                          | 2.3.1   | Physical    | generation and injection mechanisms                       | 25 |
|    |                          |         | 2.3.1.1     | Electric field in pinch-off region                        | 25 |
|    |                          |         | 2.3.1.2     | Electron-phonon scattering                                | 28 |
|    |                          |         | 2.3.1.3     | Electron-Electron scattering                              | 28 |
|    |                          |         | 2.3.1.4     | Impact ionization (II)                                    | 29 |
|    |                          |         | 2.3.1.5     | Localized self-heating effects                            | 30 |
|    |                          | 2.3.2   | HCI char    | racterization                                             | 31 |
|    |                          | 2.3.3   | Summary     | /                                                         | 32 |

| 3 | Dev  | ice Under Test and Experimental Procedure                               | 34  |
|---|------|-------------------------------------------------------------------------|-----|
|   | 3.1  | Devices Under Test (DUT)                                                | 34  |
|   | 3.2  | Aging test campaign and stress conditions                               | 37  |
|   | 3.3  | Techniques and methodologies used in this work                          | 41  |
|   | 3.4  | Vth extraction methodology                                              | 44  |
|   |      | 3.4.1 Constant Current Method                                           | 46  |
|   |      | 3.4.2 Extrapolation in the linear region method (ELR)                   | 46  |
|   |      | 3.4.3 Transconductance extrapolation method in the linear region (GMLE) | 47  |
|   |      | 3.4.4 Extrapolation method in the saturation region (ESR)               | 48  |
|   | 3.5  | Power-Law degradation                                                   | 48  |
|   |      | 3.5.1 Conclusion                                                        | 50  |
| 4 | Exp  | erimental results and reliability modelling                             | 51  |
|   | 4.1  | Introduction                                                            | 51  |
|   | 4.2  | Initial characterization at wafer level                                 | 52  |
|   | 4.3  | Bias Temperature Instability Modelling                                  | 52  |
|   |      | 4.3.1 Negative Bias Temperature Instability (NBTI)                      | 53  |
|   |      | 4.3.2 Positive Bias Temperature Instability (PBTI)                      | 62  |
|   | 4.4  | Hot Carrier Injection Modelling                                         | 62  |
|   | 4.5  | Conclusion                                                              | 67  |
| 5 | Inte | gration of Aging Laws into circuit simulator                            | 69  |
|   | 5.1  | BSIM3v3 introduction                                                    | 69  |
|   | 5.2  | Optimization of BSIM3v3 parameter for reliability simulation            | 71  |
|   | 5.3  | Unified Reliability Interface Introduction                              | 75  |
|   | 5.4  | Reliability simulation with SPECTRE <sup>®</sup>                        | 78  |
|   |      | 5.4.1 Reliability block                                                 | 80  |
|   |      | 5.4.2 Reliability Graphical User Interface                              | 82  |
|   | 5.5  | Implementing aging-law equations                                        | 84  |
|   |      | 5.5.1 Degradation during stress simulation                              | 84  |
|   |      | 5.5.2 Degradation at aging time                                         | 88  |
|   |      | 5.5.3 Scaling BSIM3v3 parameter and calculation of lifetime             | 89  |
|   | 5.6  | Conclusion                                                              | 93  |
| 6 | Veri | fication and Validation of the compact model including aging laws       | 94  |
|   | 6.1  | Transistor level                                                        | 94  |
|   | 6.2  | 3.3V CMOS Inverters                                                     | 99  |
|   |      | 6.2.1 Inverter description                                              | 99  |
|   |      | 6.2.2 Inverter aging test                                               | 100 |
|   |      | 6.2.3 Reliability simulation results                                    | 103 |
|   |      | 6.2.4 Reliability simulation results                                    | 105 |
|   | 6.3  | Ring Oscillators                                                        | 107 |

|    |                | 6.3.1    | Ring Oscillator description      | 107 |
|----|----------------|----------|----------------------------------|-----|
|    |                | 6.3.2    | Ring Oscillator aging test       | 115 |
|    |                | 6.3.3    | Reliability simulation results   | 116 |
|    |                | 6.3.4    | Validation of reliability models | 122 |
|    | 6.4            | Conclu   | ision                            | 127 |
| 7  | Gen            | eral cor | clusions and perspectives        | 128 |
| Ap | pend           | ix A     |                                  | 132 |
| Ap | Appendix B 175 |          |                                  |     |
| Ap | Appendix C 190 |          |                                  |     |

# List of Figures

| 1.1                                 | Miniaturization trend of the transistor dimension in different technology nodes as a function of time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2  |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 1.2                                 | Methodology for circuit reliability prediction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 7  |
| 2.1                                 | NBTI and PBTI comparision in nMOS and pMOS for L>90nm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 10 |
| 2.2                                 | Two NBTI stress test configurations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 11 |
| 2.3                                 | Drift of interface states concentration (open squares) and the threshold volt-<br>age (filled squares) under NBTI stress condition (phase A) and relaxation<br>(phase B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 13 |
| 24                                  | Main physical mechanisms contributing to NBTI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 15 |
| 2.5                                 | Dependency of $V_{th}$ shift and $N_{it}$ activation of several pMOSFETs in inverted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 15 |
|                                     | channel at several gate oxide filed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 17 |
| 2.6                                 | NBTI-induced $\Delta V_{th}$ for different gate voltage in lin–lin scale (a) and in log–<br>log scale (b)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 18 |
| 2.7                                 | The generation of interface traps as a function of stress time at two different                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|                                     | temperatures and a constant gate voltage, demonstrating power law depen-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |
|                                     | dency and saturation effects at longer stress duration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 19 |
| 2.8                                 | $\Delta V_{th}$ vs. stress time for several gate voltage at 200°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 20 |
| 2.9                                 | The basis idea of fast switching method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 22 |
| 2.10<br>2.11                        | Pinch-off region                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 26 |
|                                     | (right)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 27 |
| <ul><li>2.12</li><li>2.13</li></ul> | $I_{ds} - V_{ds}$ curves of a nMOSFET device before and after a HC stress<br>Diagram and characteristic time scales of the energy transfer processes in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 27 |
|                                     | silicon                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 30 |
| 2.14                                | (a) HCI lifetime follows an exponential dependency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 31 |
| 2.15                                | Hot carrier mechanisms taking place in MOSFET device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 33 |
| 3.1                                 | Cross section of nMOS and pMOS in this work                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 35 |
| 3.2                                 | Overview of the testchip modules (right side) and DIL-40 package (left side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 36 |
| 3.3                                 | An aging test set-up at Schlumberger laboratory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 38 |
| 3.4                                 | NBTI degradation of a pMOS under eMSM technique at different tempera-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 40 |
| 25                                  | Threshold voltage degradation due to NPTI on 2.2V pMOS devices showing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 42 |
| 5.5                                 | a recovery during the interruption at $t = 800h$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 13 |
| 36                                  | Experimental set-up for DAHC test                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 45 |
| 3.7                                 | CC method implemented on the $L_{do} V_{ac}$ transfer characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 46 |
| 2                                   | $g_s$ transfer ending | .0 |

| 3.8  | ELR method implemented on the $I_{ds}$ -V <sub>gs</sub> transfer characteristics    | 47 |
|------|-------------------------------------------------------------------------------------|----|
| 3.9  | GMLE method implemented on the $g_m = dI_{ds}/dV_{gs}$ versus $V_g$ characteristics | 48 |
| 3.10 | ESR method implemented on the measured $\sqrt{I_{ds}}$ $V_{gs}$ characteristics     | 49 |
| 4.1  | A 1.8V nMOS (W/L=20/0.18um) showing degradation of drain current with               |    |
|      | stress time under CHE bias conditions at 150°C                                      | 51 |
| 4.2  | Measured NBTI-induced $\Delta V_{th}$ as a function of stress time under NBTI 1     |    |
|      | and NBTI 2 at $150^{\circ}C$ and $210^{\circ}C$ .                                   | 54 |
| 4.3  | Measured NBTI-induced $\Delta V_{th}$ as a function of stress time under NBTI_1,    |    |
|      | NBTI_2 ((a) and NBTI_2, NBTI_3 (b) at $150^{\circ}C$ and $210^{\circ}C$ .           | 57 |
| 4.4  | Measured NBTI-induced $\Delta V_{th}$ as a function of stress time under NBTI_1*,   |    |
|      | NBTI_2* (Figure (a)) and NBTI_2*, NBTI_3* (Figure (b)) at $150^{\circ}C$ .          | 58 |
| 4.5  | Measured NBTI-induced $\Delta V_{th}$ as a function of stress time under NBTI_1*,   |    |
|      | NBTI_2* (Figure (a)) and NBTI_2*, NBTI_3* (Figure (b)) at $210^{\circ}C$ .          | 60 |
| 4.6  | Measured NBTI-induced $\Delta V_{th}$ as a function of stress time under NBTI_1     |    |
|      | and NBTI_2 at 150°C and 210°C. Experimental data collected on W/L=20/0.18           |    |
|      | $\mu m pMOS$ .                                                                      | 61 |
| 4.7  | Threshold voltage shift $\Delta V$ th associated with PBTI degradation under PBTI   |    |
|      | bias conditions at 150°C and 210°C of $0.18\mu$ m nMOS                              | 62 |
| 4.8  | The threshold voltage shift $\Delta V$ th under DAHC bias conditions at 25°C,       |    |
|      | 150°C, and 210°C of 1.8V nMOS.                                                      | 63 |
| 4.9  | The threshold voltage shift $\Delta$ Vth under CHE bias conditions at 25°C, 150°C,  |    |
|      | and 210°C of 1.8V nMOS.                                                             | 64 |
| 4.10 | The threshold voltage shift $\Delta V$ th under CHE and PBTI bias conditions at     |    |
|      | 150°C, 210°C and 230°C of 1.8V nMOS                                                 | 65 |
| 4.11 | Temperature dependence of CHE following Arrhenius law with activation               |    |
|      | energy $E_a=0.48 \text{ eV}$ .                                                      | 66 |
| 4.12 | Threshold voltage shift $\Delta V$ th associated with HCI degradation under CHH     |    |
|      | bias conditions at 25°C of the $0.18\mu$ m and $0.5\mu$ m pMOS                      | 67 |
| 4.13 | Threshold voltage shift $\Delta$ Vth associated with HCI degradation under CHE*     |    |
|      | and DAHC* bias conditions at 210°C of 3.3V nMOS                                     | 68 |
| 4.14 | $\Delta V_{th}$ due to several wear-out mechanisms                                  | 68 |
| 5.1  | URI Call Sequence                                                                   | 76 |
| 5.2  | Reliability simulation with URI                                                     | 79 |
| 5.3  | Relationship between the fresh simulation, stress simulation, and aging sim-        |    |
|      | ulation.                                                                            | 80 |
| 5.4  | Reliability simulation with GUI                                                     | 82 |
| 5.5  | Configuration for reliability simulation with GUI                                   | 83 |
| 5.6  | Configuration for reliability simulation with GUI                                   | 83 |
| 5.7  | Fresh simulation (red line) and aging simulation result (yellow line) of a          |    |
|      | Ring Oscillator after 2,000 hours applying stress at 235°C.                         | 84 |

| 6.1<br>6.2 | Schematic of 1.8V nMOS transistor for reliability simulation                            | 95  |
|------------|-----------------------------------------------------------------------------------------|-----|
| 0.2        | $(W/I = 20/0.18 \mu m)$ under CHE bias condition at 25°C 150°C and 210°C af-            |     |
|            | $(WL=2000, 10\mu \text{m})$ under CHE blas condition at 25 C, 150 C and 210 C ar-       | 97  |
| 63         | Comparison of aged simulations and aged measurements of a 1.8V pMOS                     | . ) |
| 0.5        | $(W/I = 20/0.18 \mu m)$ under NBTL 2 bias condition at 25°C 150°C and 210°C             |     |
|            | after 2 000h stress. The values of V are 0.9V 1.2V 1.5V and 1.8V respec-                |     |
|            | tively $f_{sg}$ are $0.5$ v, $1.2$ v, $1.5$ v and $1.6$ v, respectively                 | 98  |
| 64         | Schematic of Inv 1                                                                      | 100 |
| 6.5        | Inv 1 initial characterizations on five samples at several temperatures and             | 100 |
| 0.5        | the associated simulation results                                                       | 101 |
| 66         | Inv 2 initial characterizations on five samples at several temperatures and             | 101 |
| 0.0        | the associated simulation results                                                       | 102 |
| 67         | CMOS inverter configuration under NBTI stress                                           | 103 |
| 6.8        | Configuration of an inverter for reliability simulation                                 | 103 |
| 6.0<br>6.9 | The aging simulation results of Inv 1 at 2 000h stress under $T=210^{\circ}C$ and       | 105 |
| 0.7        | $V_{24}(4xxx) = 2.5V \cdot 3.6V \text{ and } 3.9V$                                      | 104 |
| 6.10       | The aging simulation results of Inv 1 at 2 000h stress under $T=210^{\circ}C$ and       | 101 |
| 0.10       | $V_{dd(dress)} = 3 \text{ 6V}$ The stress time are 2.000h 5.000h and 10.000h. The aging |     |
|            | time shown in this figure has been converted equivalently in seconds                    | 105 |
| 6.11       | Comparison of measurements and simulations of Inv 1                                     | 106 |
| 6.12       | Comparison of measurements and simulations of Inv_1                                     | 106 |
| 6.13       | Basic block diagram                                                                     | 108 |
| 6.14       | Schematic of NAND gate in RO 1.                                                         | 109 |
| 6.15       | Schematic of ring oscillator unit (dlm ringo1 unit)                                     | 110 |
| 6.16       | Schematic of the buffer (BUFx1)                                                         | 110 |
| 6.17       | Schematic of frequency divider.                                                         | 111 |
| 6.18       | RO1 frequency dependence on $V_{dd}$ and temperature. Eleven RO 1 devices               |     |
|            | was taken into account for initial characterizations before the aging tests.            | 112 |
| 6.19       | Aging test configuration for RO1                                                        | 116 |
| 6.20       | Reliability simulation result of output signal for RO_1 after 2,000h stress at          |     |
|            | $235^{\circ}C$ and $V_{dd}=1.95V$                                                       | 117 |
| 6.21       | Reliability simulation data of RO_1 at 235°C and 2,000 hours stress.                    | 118 |
| 6.22       | NBTI and HCI stress time window arising in inverter during RO operation                 | 119 |
| 6.23       | Schematic of an inverter in RO_1                                                        | 120 |
| 6.24       | Reliability Analysis Result Display                                                     | 120 |
| 6.25       | The transistor which meets the failure criteria is highlighted on the circuit           |     |
|            | schematic.                                                                              | 121 |
| 6.26       | Comparison of aged measurements and simulation results of RO_1 to RO_4.                 | 123 |
| 6.27       | Comparison of aged measurements and simulation results of RO_5 to RO_8.                 | 124 |
| 6.28       | Comparison of aged measurements and simulation results of RO_9 to RO_12                 | 125 |
|            |                                                                                         |     |

| 6.29 | Comparison of aged measurements and simulation results of RO_13 to RO_16                                                                                                                                                                      | 126  |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 7.1  | The reliability Monte Carlo (MC) simulation flow with process variation (PV) and age variation (AV)                                                                                                                                           | 131  |
| 2    | $I_{ds} - V_{ds}$ curves of 1.8V nMOS (W/L=10/0.18 $\mu$ m) at different temperatures.<br>The values of V <sub>gs</sub> are 0.9V, 1.2V, 1.5V, 1.8V, respectively. The color indi-                                                             |      |
| 3    | cates the according temperature. x-axis of all figures are in the same scale .<br>$I_{ds} - V_{gs}$ curves of 1.8V nMOS (W/L=10/0.18µm) at different temperatures.<br>Values of V are 0.1V and 1.8V respectively. The color indicates the sec | 136  |
|      | cording temperature. x-axis of all figures are in the same scale $\dots$                                                                                                                                                                      | 137  |
| 4    | $I_{bs} - V_{gs}$ curves of 1.8V nMOS (W/L=10/0.18 $\mu$ m) at different temperatures<br>and V <sub>ds</sub> =1.8V. The color indicates the according temperature                                                                             | 138  |
| 5    | Comparisons of measurements (circle marks) and simulations (solid lines) of 1.8V nMOS (W/L=10/0.18 $\mu$ m) at different temperatures. The color indi-                                                                                        |      |
| 6    | cates the according temperature. $I_{ds} - V_{ds}$ curves of 1.8V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures.<br>The values of V <sub>s</sub> are 0.9V 1.2V 1.5V 1.8V respectively. The color indi-                                  | 138  |
| 7    | cates the according temperature. x-axis of all figures are in the same scale .<br>$I_{ds} - V_{gs}$ curves of 1.8V nMOS (W/L=10/0.5µm) at different temperatures.                                                                             | 141  |
|      | values of $V_{ds}$ are 0.1V and 1.8V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale                                                                                                | 142  |
| 8    | $I_{bs} - V_{gs}$ curves of 1.8V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures<br>and V = -1.8V. The color indicates the according temperature                                                                                          | 143  |
| 9    | Comparisons of measurements (circle marks) and simulations (solid lines) of 1.8V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures. The color indicates                                                                                     | 175  |
| 10   | the according temperature. $I_{ds} - V_{ds}$ curves of 3.3V nMOS (W/L=10/0.35 $\mu$ m) at different temperatures.                                                                                                                             | 143  |
|      | The values of $V_{gs}$ are 1.5V, 2.1V, 2.7V, 3.3V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale .                                                                                 | 146  |
| 11   | $I_{ds} - V_{gs}$ curves of 3.3V nMOS (W/L=10/0.35 $\mu$ m) at different temperatures.<br>Values of V <sub>ds</sub> are 0.1V and 3.3V, respectively. The color indicates the ac-                                                              |      |
| 12   | cording temperature. x-axis of all figures are in the same scale $\dots$ $I_{bs} - V_{as}$ curves of 3.3V nMOS (W/L=10/0.35 $\mu$ m) at different temperatures                                                                                | 147  |
| 10   | and $V_{ds}$ =3.3V. The color indicates the according temperature.                                                                                                                                                                            | 148  |
| 13   | comparisons of measurements (circle marks) and simulations (solid lines) of 3.3V nMOS (W/L=10/0.35 $\mu$ m) at different temperatures. The color indi-                                                                                        | 1.40 |
| 14   | cates the according temperature. $I_{ds} - V_{ds}$ curves of 3.3V nMOS (W/L=10/0.5µm) at different temperatures.                                                                                                                              | 148  |
|      | The values of $V_{gs}$ are 1.5 v, 2.1 v, 2.7 v, 3.3 v, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale .                                                                             | 151  |

| 15 | $I_{ds} - V_{gs}$ curves of 3.3V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures.<br>Values of V <sub>ds</sub> are 0.1V and 3.3V, respectively. The color indicates the ac- |     |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|    | cording temperature. x-axis of all figures are in the same scale                                                                                                                | 152 |
| 16 | $I_{bs} - V_{as}$ curves of 3.3V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures                                                                                            |     |
|    | and $V_{ds}$ =3.3V. The color indicates the according temperature                                                                                                               | 153 |
| 17 | Comparisons of measurements (circle marks) and simulations (solid lines) of                                                                                                     |     |
|    | 3.3V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures. The color indicates                                                                                                   |     |
|    | the according temperature.                                                                                                                                                      | 153 |
| 18 | $I_{ds} - V_{ds}$ curves of 1.8V pMOS (W/L=10/0.18µm) at different temperatures.                                                                                                |     |
|    | The values of $V_{qs}$ are -0.9V, -1.2V, -1.5V, -1.8V, respectively. The color                                                                                                  |     |
|    | indicates the according temperature. x-axis of all figures are in the same scale                                                                                                | 156 |
| 19 | $I_{ds} - V_{gs}$ curves of 1.8V pMOS (W/L=10/0.18 $\mu$ m) at different temperatures.                                                                                          |     |
|    | Values of $V_{ds}$ are -0.1V and -1.8V, respectively. The color indicates the                                                                                                   |     |
|    | according temperature. x-axis of all figures are in the same scale                                                                                                              | 157 |
| 20 | $I_{bs} - V_{gs}$ curves of 1.8V pMOS (W/L=10/0.18 $\mu$ m) at different temperatures                                                                                           |     |
|    | and $V_{ds}$ =-1.8V. The color indicates the according temperature                                                                                                              | 158 |
| 21 | Comparisons of measurements (circle marks) and simulations (solid lines)                                                                                                        |     |
|    | of 1.8V pMOS (W/L=10/0.18 $\mu$ m) at different temperatures. The color indi-                                                                                                   |     |
|    | cates the according temperature.                                                                                                                                                | 158 |
| 22 | $I_{ds} - V_{ds}$ curves of 1.8V pMOS (W/L=10/0.35 $\mu$ m) at different temperatures.                                                                                          |     |
|    | The values of $V_{gs}$ are -0.9V, -1.2V, -1.5V, -1.8V, respectively. The color                                                                                                  |     |
|    | indicates the according temperature. x-axis of all figures are in the same scale                                                                                                | 161 |
| 23 | $I_{sd} - V_{sg}$ curves of 1.8V pMOS (W/L=10/0.35 $\mu$ m) at different temperatures.                                                                                          |     |
|    | Values of $V_{ds}$ are -0.1V and -1.8V, respectively. The color indicates the                                                                                                   |     |
|    | according temperature. x-axis of all figures are in the same scale                                                                                                              | 162 |
| 24 | $I_{bs} - V_{gs}$ curves of 1.8V pMOS (W/L=10/0.35 $\mu$ m) at different temperatures                                                                                           |     |
|    | and $V_{ds}$ =-1.8V. The color indicates the according temperature                                                                                                              | 163 |
| 25 | Comparisons of measurements (circle marks) and simulations (solid lines)                                                                                                        |     |
|    | of 1.8V pMOS (W/L=10/0.35 $\mu$ m) at different temperatures. The color indi-                                                                                                   |     |
| •  | cates the according temperature.                                                                                                                                                | 163 |
| 26 | $I_{ds} - V_{ds}$ curves of 3.3V pMOS (W/L=10/0.3 $\mu$ m) at different temperatures.                                                                                           |     |
|    | The values of $V_{gs}$ are -1.5V, -2.1V, -2.7V, -3.3V, respectively The color indi-                                                                                             |     |
| 07 | cates the according temperature. x-axis of all figures are in the same scale .                                                                                                  | 166 |
| 27 | $I_{ds} - V_{gs}$ curves of 3.3V pMOS (W/L=10/0.3 $\mu$ m) at different temperatures.                                                                                           |     |
|    | values of $V_{ds}$ are -0.1 v and -3.3 v, respectively. The color indicates the                                                                                                 | 177 |
| 20 | according temperature. x-axis of all figures are in the same scale $\dots$                                                                                                      | 10/ |
| 28 | $I_{bs} - V_{gs}$ curves of 3.3 v pMOS (w/L=10/0.3µm) at different temperatures                                                                                                 | 160 |
| 20 | and $v_{ds}$ =-5.5 v. The color indicates the according temperature.                                                                                                            | 108 |
| 29 | Comparisons of measurements (circle marks) and simulations (solid lines) of $2.3V \text{ pMOS}$ (W/I = 10/0.3 µm) at different temperatures. The color indicates                |     |
|    | 5.5  v prios (w/L=10/0.5µm) at unrerent temperatures. The color indicates the according temperature                                                                             | 168 |
|    |                                                                                                                                                                                 | 100 |

| 30 | $I_{ds} - V_{ds}$ curves of 3.3V pMOS (W/L=10/0.6 $\mu$ m) at different temperatures. |     |
|----|---------------------------------------------------------------------------------------|-----|
|    | The values of $V_{gs}$ are -1.5V, -2.1V, -2.7V, -3.3V, respectively. The color        |     |
|    | indicates the according temperature. x-axis of all figures are in the same scale      | 171 |
| 31 | $I_{ds} - V_{gs}$ curves of 3.3V pMOS (W/L=10/0.6 $\mu$ m) at different temperatures. |     |
|    | Values of $V_{ds}$ are -0.1V and -3.3V, respectively The color indicates the ac-      |     |
|    | cording temperature. x-axis of all figures are in the same scale                      | 172 |
| 32 | $I_{bs} - V_{gs}$ curves of 3.3V pMOS (W/L=10/0.6 $\mu$ m) at different temperatures  |     |
|    | and $V_{ds}$ =-3.3V. The color indicates the according temperature                    | 173 |
| 33 | Comparisons of measurements (circle marks) and simulations (solid lines) of           |     |
|    | 3.3V pMOS (W/L=10/0.6 $\mu$ m) at different temperatures. The color indicates         |     |
|    | the according temperature.                                                            | 173 |

# List of Tables

| 1.1 | Compact Modelling Council (CMC) table for reliability simulation frame-<br>works vs required capabilities | 5   |
|-----|-----------------------------------------------------------------------------------------------------------|-----|
| 3.1 | Gate oxide thickness                                                                                      | 35  |
| 3.2 | Operating condition of isolated 1.8V and 3.3V MOSFETs                                                     | 35  |
| 3.3 | Description of REL1 bonding plan into DIL-40 package. Green indicates the                                 |     |
|     | devices used for aging test.                                                                              | 36  |
| 3.4 | Description of REL1 bonding plan into DIL-40 package. Green indicates the                                 |     |
|     | devices used for aging test.                                                                              | 37  |
| 3.5 | Bias stress conditions for 1.8V transistors                                                               | 38  |
| 3.6 | Bias stress conditions for 3.3V transistors                                                               | 39  |
| 3.7 | DUTs (1.8V MOSFETs) dedicated for aging test: 52 devices in total                                         | 40  |
| 3.8 | DUTs (3.3V MOSFETs) dedicated for aging test: 48 devices in total                                         | 40  |
| 4.1 | Value of n extracted from our experiments                                                                 | 53  |
| 4.2 | Effect of different species on time exponent n                                                            | 55  |
| 5.1 | Performance comparison of several compact models                                                          | 70  |
| 6.1 | Stress conditions for ROs                                                                                 | 115 |

# List of Abbreviations

| API   | Application Program Interface                  |
|-------|------------------------------------------------|
| ASIC  | Application-Specific Integrated Circuit        |
| CHC   | Channel Hot Carrier                            |
| CHE   | Channel Hot Electron                           |
| CHH   | Channel Hot Hole                               |
| CMC   | Compact Modelling Council                      |
| CMOS  | Complementary Metal-Oxide-Semiconductor        |
| СР    | Charge Pumping                                 |
| D-C   | Defect-Centric                                 |
| DAHC  | Drain Avalanche Hot Carrier                    |
| EDA   | Electronic Design Automation                   |
| EES   | Electron-Electron scattering                   |
| ELR   | Extrapolation in Linear Region                 |
| EM    | Electromigration                               |
| eMSM  | Extended Measure-Stress-Measure                |
| ESD   | Electrostatic Discharge                        |
| FIT   | Failures In Time                               |
| HCI   | Hot Carrier Injection                          |
| IC    | Integrated Circuit                             |
| IGFET | Insulated-Gate Field-Effect-Transistor         |
| II    | Impact Ionization                              |
| LEM   | Lucky Electron Model                           |
| MC    | Monte Carlo                                    |
| NBTI  | Negative Bias Temperature Instability          |
| OTF   | On-the-Fly                                     |
| PBTI  | Positive Bias Temperature Instability          |
| R-D   | Reaction-Diffusion                             |
| RO    | Ring Oscillator                                |
| SHE   | self-heating effect                            |
| SILC  | Stress Induced Leakage Current                 |
| SIV   | Stress-Induced Voiding                         |
| SPICE | Simulation Program with Integrated Circuit Em- |
|       | phasis                                         |
| TDDB  | Time-Dependent Dielectric Breakdown            |
| URI   | Unified Reliability Interface                  |
| VLSI  | Very Large Scale Integration                   |
| VTC   | Voltage Transfer Curve                         |
|       |                                                |

# 1 Introduction

Metal-oxide-semiconductor (MOS) structures are essential components of most electronic devices used in daily life. The integration of billions of MOS field-effect transistors (MOSFETs) on microelectronic chips is the heart of electronic devices thanks to computation and control operations. Unfortunately, the speed and lifetime of these devices are limited by inevitably aging mechanisms over time, especially with ultra-scaled devices. This chapter discusses the impact of device scaling, the corresponding degradation phenomena, and the modeling attempts. Then, accordingly, the motivation for this Ph.D. research work is mentioned. Finally, we will summarize how this thesis contributes to a better understanding of the underlying aging mechanisms, reliability modeling, and integration of aging laws into a circuit simulator as well as its verification through ICs aging test results comparison.

#### 1.1 CMOS Scaling and reliability

Transistor continuing scaled-down in size has led to significant improvements in the high-density integration, cost, speed, and power consumption for integrated circuits (ICs). Figure 1.1 depicts the miniaturization trend of the transistor which was formed in the early 1970s. The nano-electronic era began in 2003 when transistor sizes reduced to below 100 nm [1]. The parasitic capacitance and resistance continuously increased in the scaled devices; finally, 3D FinFETs were introduced and were gradually replaced bulk planar MOS transistors, which is a significant milestone in the semiconductor industry, paving the way for sub-22 nm FinFETs development with enhanced performance [2].

The transistor downscaling enables high-density integration and operation at lower supply voltages. The problem is that the power supply voltage of ICs cannot decrease proportionally with the process technology. The rapid reduction of device dimensions leads to increasing the electric field inside, negatively affecting device reliability. The aggressive electric field is the main factor that induces electromigration, dielectric breakdown, bias temperature instability, and hot carrier injection. Since then, transistor aging and reliability are becoming increasingly difficult for IC designers, significantly when the transistor is scaled down to 10nm and below [3].



Figure 1.1: Miniaturization trend of the transistor dimension in different technology nodes as a function of time [2].

One of the most important requirements for modern IC designs is reliability. Degradation mechanisms cause changes in electrical device behavior, resulting in shortened circuit lifetime and degraded circuit performance over time. Therefore, transistor degradation has become a limiting factor and a significant challenge in IC designing for reliability-critical applications. In order to achieve reliable products, circuit performance failures due to transistor degradation must be adequately considered early in the circuit design phase. Lengthy and costly testing is required to assess circuit performance degradation over time, which raises the overall manufacturing cost. Therefore, a cost-effective method to estimate the lifetime of circuits due to wear-out mechanisms is critical.

The minimum device lifetime varies dramatically depending on the application. This could be as little as two or three years for a daily life device and as much as ten years or above for oilfield downhole tools, space applications or telecommunications devices [4], [5]. So far, the number of devices that require high reliability has been increasing, particularly in industrial applications where the cost of failure is extremely high. Therefore, understanding the physics mechanisms is essential to investigate unexpected failures and vulnerabilities. Due to the fact that aging mechanisms are complex and difficult to fully predict, many chip

designs today are often over-designed to ensure adequate margin for target lifetime operation [6], [7]. Wafer Level Reliability (WLR) trials are frequently used to estimate product reliability margins utilizing worst-case, Physics-of-Failure (PoF) techniques. These margins result in both speed and power performance penalties, which are becoming more severe in advanced CMOS nodes [8]. However, this traditional approach of over-designing a chip is no longer an wise choice, especially when competitors use effective techniques to reduce the need for overdesign.

There are the several well-known degradation mechanisms in MOSFET, finFET, or FD-SOI devices. They will affect the threshold voltage and drain current, causing the transistor operation to slow down. Some issues related to transistor scaling and reliability such as:

- Hot carrier injection (HCI) is a mechanism that occurs in transistors when electrons or a holes gain enough kinetic energy to overcome a potential barrier, becoming "hot" and then injected into a different area of the transistor. HCI represents a degradation in the gate dielectric of the device, forming electron and hole traps, increasing leakage current and causing threshold voltage shifts. Transistor becomes unstable over time and fail [9].
- Negative bias temperature instability (NBTI) is due to high electric fields degrading the dielectric with the presence of high temperature, which increases the transistor threshold voltage and reduces transistor switching speeds.
- **Time-dependent Dielectric breakdown (TDDB)** happens when applying high electric fields, causing total breakdown of the gate oxide and resulting in catastrophic transistor failure [10].
- Electromigration (EM), which is one of the reliability concerns and caused by the transport of materials within a conducted wires. Electromigration has become increasingly important since the introduction of 14nm/16nm finFETs [11].
- Thin wires are the source of many aging-related problems such as stress-induced voiding [12]. Wires cannot scale proportionally with advanced nodes, causing large resis-

tance/capacitance issues.

- **Quantum effect** is another issue to consider in scaled transistors due to the very thin gate oxide. It is known that quantum mechanics cause uncertainty in the device. Some of the randomness failures cannot be avoided [13].
- Self-heating effect (SHE) is becoming much more serious in nano-scale devices [14]. There are fewer concerns about self-heating with a planar CMOS because of the numerous ways to dissipate heat with a planar device, but this is not the case with fin-FETs. The heat is trapped, and it is difficult for it to dissipate. SHE affects both the transistor itself and the metal level beneath.

Aging degradation is highly context-sensitive. Two identical transistors in two different designs will experience completely different age stress patterns and thus degrade differently. The degradation of one transistor will differ from another one in the the same design. Guard banding is a common solution to deal with this problem. However, at advanced nodes, guard banding can have an impact on both power and performance [15].

In order to investigate reliability during the IC design phase, several electronic design automation (EDA) vendors offer aging simulation built into SPICE [16]. The outstanding of the aging simulation is the ability to mimic the long-term behavior of transistors due to wear-out mechanisms. Table 1.1 presents the reliability simulation capabilities requested by Compact Modelling Council (CMC) vs. the various framework strategies [8].

Aging simulation enables designers to forecast how much the circuits will degrade over time. After aging simulation, each transistor will be updated its parameters based on where it is located in the circuit and what electrical stress it is experiencing during operation. Finally, we can see theoretically how its electrical characteristic changes after several years of operation.

Another issue is the methodology to define the reliability models. The accelerated life test including harsh conditions that will allow us to reduce a product life to three months or less so that the system reliability can be investigated and guaranteed accordingly. Traditionally, people perform accelerated aging test by applying the temperatures and biases beyond normal operations. On the one hand, an accelerated life test must be able to accelerate a

| Framework strategy<br>Capability         | Application Programming<br>Interface<br>(UDRM, MOSRA, RelXpert)      | Wrapper style flow<br>(TSMC Modeling Interface)<br>(TMI2)                 | External wrapper<br>program<br>(VerilogA module)                     | Built-in simulator<br>(equation written in<br>simulator language) | End-Of-Life Models<br>(aged SPICE corner)      |
|------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------|
| Separation ageing flow from SPICE flow   | Yes                                                                  | No                                                                        | Yes                                                                  | Νο                                                                | No                                             |
| Integration effort                       | <b>No</b><br>external .lib for ageing<br>parameter and C code        | Additional integration<br>TMI2 dedicated options are<br>written in .model | Additional scripting<br>for files postprocessing                     | Additional integration<br>steps                                   | No                                             |
| Ease at use                              | Yes                                                                  | Yes                                                                       | No<br>additional postprocessing                                      | Yes                                                               | Yes                                            |
| Deployment in<br>industrial flow         | Yes                                                                  | Yes                                                                       | Limited<br>due to additional<br>postprocessing scripting             | Yes                                                               | Yes                                            |
| Equation<br>implementation<br>capability | Complex function<br>capability to implement<br>recovery contribution | Complex function capability<br>to implement recovery<br>contribution      | Complex function<br>capability to implement<br>recovery contribution | Limited<br>by CAD-vendor functions                                | No                                             |
| Run time                                 | Fast<br>compiled c-code                                              | Fast<br>compiled c-code                                                   | Medium<br>compiled c-code + Perl script                              | <b>Slow</b><br>interpreted function                               | Fast                                           |
| Simulation capability                    | <b>Very High</b><br>1M+ Xtor (SPICE-FastSPICE)                       | <b>High</b><br>Up to 100K Xtor (SPICE)                                    | Low<br>(memory limitations<br>due to postprocessing)                 | <b>High</b><br>Up to 100K Xtor (SPICE)                            | <b>Very High</b><br>1M+ Xtor (SPICE-FastSPICE) |
| Confidentiality of ageing equation       | Yes<br>compiled c-code                                               | Yes<br>compiled c-code                                                    | Yes<br>compiled c-code                                               | <b>No</b><br>Equations in netlist                                 | <b>No</b><br>Equations in models               |

Table 1.1: Compact Modelling Council (CMC) table for reliability simulation frameworks vs required capabilities [8].

specific wear-out mechanism; on the other hand, it is also possible to quantify how much that condition accelerates the wear-out mechanism. There is a link between the accelerated stress conditions and the use condition to quantify the degree or amount of degradation. This quantification is also required to ensure that no extra degradation mechanism activates during the test, which does not exist in the normal use conditions. It is necessary to determine whether the aging behavior is uniform and consistent from accelerating to normal use conditions. The question is whether the data derived from the accelerated aging test can accurately predict the device used under normal operation for a given application. This is a significant consideration for any modeling approach that motivates this thesis work.

#### **1.2** Motivation

Schlumberger is an oil field services company with expertise in designing and manufacturing downhole equipment. This equipment integrates many sensors, and the acquisition is performed by ASICs (Application Specific Integrated Circuit). When downhole tools are operated in oil and gas wells, ASICs are expected to reliably and stably work for several years at extreme pressures and temperatures, often in very corrosive conditions, with little opportunity for visual inspection of equipment. Therefore, the device reliability is essential since it directly affects the company reputation, the economics of operating wells, the environment, and the safety of the area where the wells are located.

One of the most challenging tasks for mission-critical design is ensuring no failure during the specified lifetime for permanent application; no maintenance is allowed for permanent application in wells in production. Compared to daily-life applications with typical operating lifetimes of around three years, design for automotive applications needs up to 15 years [17]. The market is becoming more and more competitive. It continuously requires rigorous reliability levels for present technologies, with single-digit failure rates in FIT units (Failures In Time units) estimated as 1 FIT = 1 failure per one billion working hours.

At Schlumberger, an ASIC design can be validated and released if only it satisfies the strict qualification criteria. This qualification includes an accelerated life test under severe temperatures to verify whether the ASIC has met or failed its intended quality and reliability requirements. The qualification test duration depends on the tool mission profile. If the IC fails the qualification phase, the whole process must be re-spin which takes several months to years for IC redesign, fabrication, characterization, and qualification phase.

Therefore, it is necessary to develop a practical approach to predict the circuit degraded performance, since a minor shift of ASIC specification due to aging can negatively impact the performance of the tool metrology. As discussed previously, the aging processes are complex and hard to fully predict, many IC designs are often over-designed to ensure sufficient margin to meet the reliability requirements. However, in some technologies, this approach becomes cumbersome and may lead to a limited and ineffective circuit performance. With the trend of scaled-down devices for high-density circuit integration in the near future, reliability can be addressed at design phase and Schlumberger wants to benefit from the latest development in EDA tools to avoid respin in foundry if the ASIC performance is drifting above the acceptance criteria after several years of accelerated life test.

As a result, a dedicated methodology flow for IC reliability evaluation has been established [18], as demonstrated in Figure 1.2. The overall goal of this methodology is to provide accurate design solutions that will avoid many iterations in the design phase, foundry, and qualification, which are time and cost-consuming. It has been proven this unique methodology is technology independent and can be achievable with existing design tools [19], [20],



Figure 1.2: Methodology for circuit reliability prediction.

[21]. This approach is based on the following principles: First, the transistors are subjected to dedicated stress conditions, which trigger the degradation mechanisms. The aging tests are performed at the operating voltages and stress duration is up to 2,000 hours to avoid over-accelerating the device. Then, the aging laws are established with the aging parameters extracted from electrical measurements of the transistors before and during the aging test. Finally, aging laws are integrated directly into commercial software, allowing simulate the IC specification drift due to the aging effects, as well as the lifetime of the transistor during the design phase without waiting the circuit characterization.

#### **1.3** Thesis organization

The research objective presented in this thesis was to define the aging laws and associated parameters for  $0.18\mu$ m CMOS technology. Besides, we also considered the reliability assessment for  $0.35\mu$ m CMOS technology to validate our approach further. The main failure mechanisms are HCI and NBTI, which are known as the top-most concerns for scaled CMOS technologies. We proposed the reliability models for a given technology based on the experimental observations. These models are feasible for implementation into the commercial software allowing us to simulate the aging behavior of a circuit at the early phase of IC design.

In Chapter 2, the device failure mechanisms are introduced, focusing on HCI and NBTI. The latest literature results for modeling and reliability are reviewed. Chapter 3 describes the device under test used in this work, the aging test configurations, and the measurement techniques. Chapter 4 presents the initial characterization of MOSFETs at the wafer level to investigate the technology stability and the compact model accuracy before

launching the aging tests. The aging results for HCI and NBTI suffering from extremely high temperatures (up to 210°C) after 2,000 hours of applying stress were reported. The reliability models explaining the experimental observations were proposed. Chapter 5 was devoted to implementation of the reliability models into a circuit simulator. In Chapter 6, the assessment of the aging degradation and simulation on the circuit level is reported. The circuit aging tests were characterized at temperature up to 235°C. Finally, the general conclusions and perspectives of this work are summarized in Chapter 7.

# 2 | MOSFET failure mechanisms: Description, Physics and Characterization

#### 2.1 Introduction

The lifetime and reliability of an ASIC are considerably influenced by the degradation of transistor electrical characteristics over time. This chapter provides a general explanation of the most important MOSFET degradation mechanisms that have been considered during this PhD research thesis. Even though this chapter does not expect to provide a comprehensive coverage of the vast amount of literature available on the subjects under consideration, it is intended to provide the reader with a sufficient foundation to follow discussions of the experimental works presented in the following chapters.

Most of the chapter is dedicated to NBTI and HCI since these degradation mechanisms pertain to the experimental works given in Chapter 4 and 5.

Several mechanisms are related to CMOS reliability, however they are not covered here such as Latch-up [22], Electrostatic Discharge (ESD) [23], Time-Dependent Dielectric Breakdown (TDDB) [24], [25], Stress-Induced Voiding (SIV) [12], Electromigration (EM) [26]. Latch-up and ESD are not serious reliability issues in IC design industry. The detection of latch-up vulnerability as well as ESD prevention have been intensively researched and established a set of layout design guidelines which designers can follow to mitigate the risk of latch-up and ESD damages [27], [28], [29]. TDDB, SIV and EM degradation are significant for technology node below 100nm [30], therefore, are out of this research scope.

#### 2.2 Bias Temperature Instability (BTI)

Bias Temperature Instability (BTI) is one of the most serious concerns for the reliability of semiconductor technologies, especially for HKMG (High-K Metal Gate) planar, FDSOI and FinFET devices [31], [32], [33], [34]. It is one of the most difficult phenomenon to predict due to its complex behaviour. BTI causes the degradation observed in MOSFET characteristics by generating interface states at the dielectric interface and creating positively charged defects when the gate is biased in inversion regime at elevated temperatures. The typical stress temperature is commonly in the range of 30 to 250°C.

BTI is observed in both NMOS and PMOS. Negative Bias Temperature Instability (NBTI) is driven by negative gate voltage and mainly effects pMOS, while Positive Bias Temperature Instability (PBTI) is driven by positive gate voltage and affects nMOS. The considerable BTI impact is usually observed in pMOSFETs. In the devices having the length of channel larger than 90nm, the impacts of PBTI on nMOS is almost negligible compared to the effects of NBTI on pMOS [35] [36] as presented in Figure 2.1.



Figure 2.1: NBTI and PBTI comparision in nMOS and pMOS for L>90nm [36]

The most distinguishing characteristic of BTI is its recovery when the stress is removed, in which a partial restoration of the degraded characteristics is observed. This recovery dramatically impacts the stress conditions and methodology to characterize BTI. It is frequently considered as the most important factor that need to be monitored for precise BTI understating and modeling, as we will discuss in more detail later in this chapter.

#### 2.2.1 NBTI stress configuration

NBTI configuration must be carefully chosen to ensure that the observed pMOSFET parameter shift accurately represents intrinsic NBTI wear-out and is not contaminated by

testing artifacts or by other mechanisms. Stressing in the cold holes regime (low gate voltage regime where electric field inside the gate oxide is  $E_{ox} \approx 5$ -7MV/cm. Refer to Equation 2.4 for the mathematical description) should be used to describe NBTI [37] because aggressive  $V_{gs}$  stress conditions may trigger other undesirable transistor damage mechanisms, such as hot hole injection or time-dependent dielectric breakdown (TDDB), resulting in considerable confusion with NBTI mechanism. Prior to conducting NBTI aging test, it is critical to choose the right NBTI stress bias configuration to accurately activate only NBTI damage encountered during the test. The lifetime prediction of NBTI damage requires accelerated stressing under sufficiently high  $V_{gs}$  conditions to observed a desired parametric shift within a short stress period (1000 - 10,000 seconds). This approach provides the necessary understating and modeling to extrapolate the impact of NBTI under normally used conditions. However, this aggressive NBTI stress is analogous to a typical gate TDDB reliability stress configuration. Some bulk defects activated by a sufficiently high  $V_{gs}$  conditions may be related to TDDB rather than NBTI [38].



Figure 2.2: Two NBTI stress test configurations

There are two typical NBTI configurations as demonstrated in the Figure 2.2. The transistor is stressed in Figure 2.2(a) using a uniform NBTI with the channel inverted (Vg<0) and the source, drain, and body grounded. Since  $V_{ds} = 0V$ , no channel current is observed in this scenario and this NBTI stress conditions are considered as symmetric. This is a common set-up to characterize NBTI in pMOSFET where the interface states and charged defects are distributed uniformly. Another NBTI configuration is demonstrated in Figure 2.2(b). In this

nonuniform scenario, NBTI damage is defined underneath the inverted channel area and it is common in analog circuits [39]. Note that NBTI may occur concurrently with other wear-out mechanisms, such as channel hot carrier mechanism, time-dependent dielectric breakdown... Another research had proved that NBTI damage in the nonuniform set-up is the main factor causing pMOSFET device shift under channel hot hole (CHH) condition ( $V_{gs} = V_{ds} = V_{dd}$ ) due to self-heating effect (SHE) at drain junction [40].

Due to the fact that the uniform configuration is usually employed to determine NBTI degradation in pMOSFET devices during a reliability test, it will be the primary focus of this thesis.

#### 2.2.2 Impact of NBTI damage to MOSFET key electrical parameters

MOSFETs are evaluated based on their key figures of merit (FOM) which are a generally accepted performance and efficiency indicator. The FOM of the MOS device are usually defined as:

\* 
$$V_{th} = V_{gs}$$
 at  $I_{ds} = W/L \times 100nA$ ,  $V_{bs} = 0V$ ,  $V_{ds} = 100mV$   
\*  $I_{dlin} = I_{ds}$  at  $V_{gs} = V_{gsmax}$ ,  $V_{bs} = 0V$ ,  $V_{ds} = 100mV$   
\*  $I_{dsat} = I_{ds}$  at  $V_{gs} = V_{gsmax}$ ,  $V_{bs} = 0V$ ,  $V_{ds} = V_{dsmax}$ 

design.

Since NBTI damage has significant impact on essential pMOSFET characteristics such as threshold voltage  $(V_{th})$ , linear  $(I_{dlin})$  and saturation  $(I_{dsat})$  drain current, transconductance  $(G_m)$ , it has become the primary MOSFET reliability problem in current circuit

The direct experimental proof of NBTI damage and its impacts can be found in [41]. According to this research work, a symmetric NBTI configuration ( $V_{gs} < 0$ ) was applied for 2500 seconds and followed by a relaxation phase in accumulation ( $V_{gs} > 0$ ) for the next following 500 seconds. The drift of threshold voltage ( $V_{th}$ ) and interface states density using charge pumping method were monitored during the test as Figure 2.3. The charge pumping (CP) technique is an effective method for characterizing the traps at the Si/SiO<sub>2</sub> interface in submicrometer MOS devices which was described described in [42].

The relative shift of interface states  $N_{it}$  and the rise of  $V_{th}$  achieves 1 when NBTI



Figure 2.3: Drift of interface states concentration (open squares) and the threshold voltage (filled squares) under NBTI stress condition (phase A) and relaxation (phase B) [41]

stress is removed after 2500 seconds stressing (in phase A). It was observed that  $N_{it}$  concentration seems to remain constant throughout the relaxation phase, but the threshold voltage  $V_{th}$  shift progressively drops to a saturation value of roughly 0.4 after 500 seconds stressing. Indeed, the similar recovery behaviour obtained by introducing a positive bias after a negative bias stress can be also observed in [43], [44].

The unique relaxing behaviors of the  $N_{it}$  and  $V_{th}$  imply that the NBTI damage is a dual-stage mechanism. Because  $N_{it}$  concentration is found to remain constant throughout the recovery phase,  $N_{it}$  generated in a pMOSFET during the NBTI test cannot account for the whole NBTI-induced  $V_{th}$  shift. It should be noted that throughout this relaxation phase, the  $V_{th}$  recovers to a value that is higher than the fresh  $V_{th}$ . According to the findings of this experiment, the NBTI results in damage by two different mechanisms: the formation of interface states  $N_{it}$  and the generation of positively charged defects  $N_{ot}^+$ . These oxide defects include two components: the non-relaxable (or a fixed)  $N_f^+$  and the recoverable  $N_R^+$  positively-charged defects. The total positive charged defects can be written as  $N_{ot}^+ = N_f^+ + N_R^+$ .

NBTI induces transistor characteristic degradation in several ways. The linear drain current  $I_{dlin}$  is decreased due to the decrease of flatband voltage ( $V_{FB}$ ) and effective channel

mobility ( $\mu_{eff}$ ) that occurs during the stress. It is known that the shift in flatband voltage is caused by a rise of total positive charges in the dielectric layer, which leads to a reduction of threshold voltage  $V_{th}$  [45]:

$$\Delta V_{FB} = -\frac{Q}{C_{ox}} \times (\Delta N_{it} + \Delta N_f^+ + \Delta N_R^+)$$
(2.1)

The change in effective channel mobility  $\mu_{eff}$ , which is influenced by the amount of  $N_{it}$  generated in the channel, is determined as contributing factor to a drop of drain current  $I_{on}$  and the increase of drain series resistance  $R_{ds}$ . It is possible to write  $I_{dlin}$  as follows [46]:

$$I_{dlin} = \frac{C_{ox} + (V_{gs} + V_{th,ext}) \times W \times \mu_{eff} \times V_{ds}}{L + C_{ox} \times (V_{gs} - V_{th,ext} \times W \times R_{ds})}$$
(2.2)

where  $V_{th,ext}$  is the extrapolated threshold voltage which is directly related to flatband voltage  $V_{FB}$  by

$$V_{th,ext} = V_{FB} + 2\phi_B + \frac{\sqrt{4\epsilon q N \phi_B}}{C_{ox}}$$
(2.3)

where  $\phi_B$  is Fermi potential, q is the electric charge measured in coulombs, and  $\epsilon$  is relative permittivity of silicon. According to Equation 5.2, it is clear that the shift of threshold voltage relates to the change of flatband voltage:  $\Delta V_{th,ext} = \Delta V_{FB}$ .

Furthermore, NBTI damage also impacts the subthreshold regime characteristics by increasing the subthreshold swing (SS) and results in a decrease of the saturated drain current  $I_{dsat}$  [47].

#### 2.2.3 NBTI physical mechanisms

In this section, we concentrate on the transistor damage under NBTI uniform stress configuration in cold hole regime and in inverted channel. Despite the intensive researches on NBTI degradation for more than 50 years with the huge quantity of experimental data, the basic physical mechanisms of NBTI remains controversial [48]. Some primary physical mechanisms contributing to NBTI damage have been proposed and graphically explained in Figure 2.4.



Figure 2.4: Main physical mechanisms contributing to NBTI damage (left) and physical mechanisms related to NBTI recovery ( $N_{it}$  repassivation and hole traps neutralization) [49]

After oxidation, majority of the Si atoms are connected to the oxygen and few Si atoms bind to hydrogen along the  $Si/SiO_2$  interface as shown in Figure 2.4 (left). On the one hand, the  $N_{it}$  formation ( $Si^*$ ) mostly is a consequence of the breaking of Si–H bonds at the dielectric interface assisted by the presence of thermal holes (1) through a reaction-diffusion process [50] [51], combining with an electrochemical reaction of  $N_{it}$  generation and passivation (2). Besides, a hydrogen (H\*) species can diffuse in the gate oxide and eventually enter to the poly-gate (3).

On the other hand, positively charged bulk defects are generated through different mechanisms under NBTI stress: i) Positive charged defect generation due to electrochemical reaction between holes and defects at the as the  $Si/SiO_2$  interface (4) [52] or ii) Activation of preexisting hole traps (5) and trapping the holes by near-interface states by thermally-assisted tunneling [53], [54]. iii) Bulk trap formation by trapping of the diffusing species H\*.

The observed NBTI recovery at  $Vg \ge 0$  V can be explained by two main physi-

cal processes demonstrated in Figure 2.4 (right). The process of  $N_{it}$  reduction through  $Si^*$  repassivation by the availability of  $H^*$  at the  $Si/SiO_2$  interface (1) when the stress is removed.  $H^*$  spices may travel in the gate oxide and repassivate with dangling bonds  $Si^*$ –[55]. Also, evidence of NBTI recovery due to a Nit repassivation has been discovered by employing a DC current-voltage method [56], [56]. Additionally, due to the change of electric field direction in the recovery phase, the hole inside the defects can be detrapped and the defects become neutralize by electrons injected from the gate (2) [57]. NBTI recovery has been receiving a lot of attention, however, no general agreement has been built regarding the relative contribution of  $N_{it}$  repassivation (supported by R-D process) and bulk trap neutralization [48].

The dependence of NBTI recovery rate on the temperature can be found in [58] which stated that high temperature can slow down recovery. Their experimental observation at  $125^{\circ}C$  suggest that high temperature accelerates permanent oxide trap creation causing the reduction of recovery rate. According to their explanation, at elevated temperatures, the NBTI recovery is lower because H species are no longer available for repassivation due to the loss of H through diffusion into the poly gate or due to the generation of stable Hydrogen species that do not participate to the recovery process.

## 2.2.4 NBTI dependence on stress condition and experimental observation

BTIs are experienced by both pMOSFETs and nMOSFETs. However, PBTI degradation on nMOSFETs can be negligible while NBTI configuration in pMOS is the worst BTI case [43]. For this reason we will take more attention in this section to the pMOSFET NBTI degradation.

#### **2.2.4.1** Dependence on the gate voltage

Although the presence of holes in inverted channel is required for NBTI degradation, neither threshold voltage shift nor the interface state generation rate are observed to be dependent on the hole channel concentration [59]. However, the NBTI degradation presents

a strong relationship with the oxide electric field applied during the stress as illustrated in Figure 2.5.



Figure 2.5: Dependency of  $V_{th}$  shift and  $N_{it}$  activation of several pMOSFETs in inverted channel at several gate oxide filed [60]

The degree of the NBTI-induced  $\Delta V_{th}$  is consistently observed to depend on the applied gate stress voltage. It means that the larger degradation must occur at higher negative voltages as in Figure 2.6 [61]. More specifically, [62] also investigated NBTI degradation on different oxide thickness of several MOS devices demonstrating that NBTI degradation is dependent on the electric field generated in the oxide layer ( $E_{ox}$ ), not on the absolute value of the gate voltage. When researching NBTI on a given oxide thickness, the NBTI degradation is observed to be related to the gate overdrive voltage  $V_{ov} = |V_G - V_{th0}|$ , this value directly corresponds to the oxide electric field  $E_{ox} = V_{ov}/t_{ox}$  [35].

Several evidences of NBTI dependence on oxide electric field can be found in [63], [64]. From wide variety of experimental data, they have provided some NBTI models, for example, exponential model:  $\Delta V_{th} \approx exp(\gamma E_{ox})$  and power-law model:  $\Delta V_{th} \approx (E_{ox})^n$ where  $E_{ox}$  is given by

$$E_{ox} = \frac{V_{gs} - V_{FB} - 2\phi_B}{T_{ox}}$$
(2.4)

#### **2.2.4.2** Dependence on the temperature

As stated by [65], the degradation of NBTI is a temperature-dependent process. The



Figure 2.6: NBTI-induced  $\Delta V_{th}$  for different gate voltage in lin–lin scale (a) and in log–log scale (b). Experimental data collected on pMOSFETs,  $t_{ox} = 1.6nm$ ,  $T = 125^{\circ}C$  [61]

experimental observations indicate that NBTI has an Arrhenius-like relationship on stress temperature, such that  $\Delta D \approx exp(-E_a/k_BT)$  where D is a degraded device parameter.  $E_a$ ,  $k_B$ , and T are activation energy, Boltzmann constant, and temperature (in Kelvin), respectively. In this scenario,  $\Delta V_{th}$  and  $\Delta N_{it}$  have experimentally determined different values of activation energy, that are  $E_a(V_{th}) = 0.063eV$  and  $E_a(N_{it}) = 0.156eV$ , giving the further evidence of the presence of both interface states  $(N_{it})$  and charged defect. To clarify this point, if the threshold voltage shift was controlled only by  $\Delta N_{it}$ , the activation energies of  $\Delta V_{th}$  and  $\Delta N_{it}$  should be identical (refer to Section 2.2.3 for details).

A detailed analysis of the stress and recovery NBTI kinetics for large range of temperature ( $-40^{\circ}C$  to  $300^{\circ}C$ ) suggested that  $\Delta V_{th}$  during the stress test follows Arrhenius law with an activation enery around 0.12eV, however,  $\Delta V_{th}$  in relaxation phase could not be modeled by simple Arrhenius law [66]. Other researches investigated thermal effect  $(T = -40^{\circ}C \text{ to } +165^{\circ}C)$  to establish NBTI models, such as an Activated Barrier Double Well Thermionic model [67], Transient Trap Occupancy model [68]. Another NBTI investigation presented the emission and capture time constants of individual defects are thermally activated via Arrhenius law [69].

#### 2.2.4.3 Time evolution

To comprehend the physics of NBTI degradation, it is necessary to understand not only
the gate oxide field and temperature dependency of the interface trap generation, but also their time dynamics. It is also a crucial condition for developing an appropriate extrapolation model for device lifetime. A distinguishing feature of the interface traps generation during NBTI stress is their fractional power law time dependence. As seen in Figure 3.10, the fractional time dependency of NBTI degradation decreases with increasing stress duration, presenting a saturation tendency [35].



Figure 2.7: The generation of interface traps as a function of stress time at two different temperatures and a constant gate voltage, demonstrating power law dependency and saturation effects at longer stress duration [35]

It is well-known that saturation of defect generation inside the gate oxide impacts the time slope [70], [71]. With increased stress time,  $\Delta V_{th}$  seems to saturate as illustrated in Figure 2.8. To quantify the observed saturation effect, the stress time was divided into several time regions to derive a power-law ( $\Delta V_{th} = C \times t^m$ ) and calculate time exponent (m) for each area. Additionally, it is critical to note that the observed saturation effect is larger at lower stress voltages. At early stress times, the power-law time exponent m at  $|V_g| = 4V$  is indeed greater than all the rest. The rise of the time exponent m as  $|V_g|$  values decrease is related to the reduction in the  $V_{th}$  shift during the first stress periods [71].



Figure 2.8:  $\Delta V_{th}$  vs. stress time for several gate voltage at 200°C [71].

### 2.2.5 NBTI characterization

NBTI recovery is significantly related to the NBTI stressing and testing methodologies. One drawback that may lead to the inaccurate NBTI measurement results is the recovery phenomena which is induced by the hole detrapping/ neutralization of positive bulk traps by electron injection and subsequent interface states  $N_{it}$  repassivation. NBTI degradation was monitored in terms of the shift in threshold voltage ( $\Delta V_{th}$ ) which is a parameter directly tracking the damage at the interface [72].

#### 2.2.5.1 Classical technique

It is the common approach with many interruptions: measure-stress-measure. In this approach, the given  $V_{gs}$  was applied to the device using uniform NBTI configuration ( $V_{ds} = 0, V_{bs} = 0, V_{gs} < 0$ ). After a given time, the stress was interrupted to measure the shift of transitor parameters ( $V_{th}, I_d$ , ect.) due to NBTI damage. However, this method does not consider the delay time between the stress and the measurement in which the NBTI recovery occurs. To minimize the impact of the NBTI recovery during the periodical measurements, it is crucial to minimize the off-stress time between the ending of the stress and the beginning of the measurement. A long off-stress time may lead to inaccurate estimation of NBTI degradation. Since 2003, it was widely recognized that none of the classical methods can

characterize NBTI accurately [73].

#### 2.2.5.2 On-the-fly technique

To limit the impact of NBTI recovery, on-the-fly (OTF) technique was introduced for the first time by [35], and this method keeps constantly growing and consolidating over time. Several variations of the OTF procedure has being proposed [74], [73], [72], [75], [76]. In this method, a very small value of  $V_{ds}$  ( $V_{ds}$  between -25mV and -100mV) is applied that not to disturb the gate oxide field at a given  $V_{gs}$ , thus the same degradation behavior activated by NBTI is obtained respect to conventional method. The linear drain current  $I_{dlin}$ is measured without interrupt the  $V_{gs}$ , thus there is no delays. This method is based on the fact that, there is an experimental linear relation between  $\Delta I_{dlin}$  and  $\Delta V_{th}$  at given  $V_{gs,measure}$ as monitored by conventional method:

$$\frac{\Delta I_{dlin}}{I_{dlin}}(t) = M_{exp} \times \Delta V_{th}$$

where  $M_{exp}$  is the experimentally extracted slope. The extraction  $M_{exp}$  defines the correspondence between  $\Delta V_{th}$  and  $\% \Delta I_{dlin}$  at the  $V_{gs,measure}$ . This equation is valid as long as the device is operating under strong inversion condition ( $V_{gsm} \ge V_{th}$ ). If the device is operating in subthreshold regime or weak inversion regime ( $V_{gs} << V_{th}$ ), the relation between  $\Delta I_{dlin}$  and  $\Delta V_{th}$  is not linear anymore.

#### 2.2.5.3 Fast switching methodology

The idea of this method is from the necessary to estimate the NBTI degradation under very short and controlled time delay, thus minimizing the impact of NBTI recovery. The measurement time is expected to be lower than  $10\mu s$  to avoid any recovery, which is unsuitable in industrial environment because minimum response time of their equipment was around 2-3ms [76]

The basis idea of the fast switching method is monitoring the NBTI degradation at use conditions by means of a very short and controlled time delay to minimize the effect



Figure 2.9: The basis idea of fast switching method [77]

of recovery during the measurement. This procedure is described in Figure 2.9(a). After a given stress time  $t_{stress}$ ,  $V_{gs,stress}$  is reduced to a constant value  $V_{gs,test} \approx V_{th0}$  to measure the  $I_{d,test}$ . This value of  $I_{dtest}$  is measured with very short time delay ( $\Delta \approx 1 \mu s$ ) after stress. According to the initial  $I_{ds} - V_{gs}$  curve, an approximation of the threshold voltage shift can be obtained by horizontal shifting the stressed  $I_{ds} - V_{gs}$  curve as shown in Figure 2.9(b).

### 2.2.6 NBTI models

There is no agreement on the underlying physical mechanism of NBTI, although there are hundreds of published researches over the previous half century. There is still a controversy about whether NBTI is diffusion- limited or reaction-limited [78], [79]. This disagreement leads to two main competing models in the community: Reaction-Diffusion model and Defect-Centric model.

#### 2.2.6.1 Reaction-Diffusion model

The concept of a Reaction-Diffusion (R-D) model rapidly became the default explanation since its ability to successfully explain a large variety of experimental observed data [80]. With the recent recognition of the transient relaxation, the Reaction-Diffusion model was modified to agree with the experiments. However, the validity of the underlying physics is still a question [81].

The R-D model have been established based on interface state generation along the dielectric interface:

$$(passivated - defect) + hole \Leftrightarrow N_{ot} + N_{it} + X$$

$$(2.5)$$

where  $N_{it}$ ,  $N_{ot}$  are interface states and oxide positive traps, respectively. X is a mobile spices that can diffuse inside the gate oxide [82]. Despite of this equation indicating the equal roles of interface states  $N_{it}$  and positively charged defects  $N_{ot}$ , no correlation between these two components has been provided. R-D model is built based on the description of silicon dangling bond depassivation by eliminating Hydrogen. The  $N_{it}$  generation is described as  $SiH \rightarrow Si^* + H$ . The interface states  $N_{it}$  recovery can be defined using double-interface model [83]:

$$H_2 + Si^* \to SiH + H \tag{2.6}$$

$$H + Si^* \to SiH \tag{2.7}$$

In the past, R-D model was introduced to explain the power-law time dependent with exponent 1/4 observed from experiment [50]. However, considering the relaxation phenomenon, the 1/6 time exponent for interface state generation was published more recently [80], [84], [78]. Although measured  $t^{1/6}$  dependency is consistent with R-D theory for interface state generation, the defect distribution in the gate oxide is not given proper attention. It turns out  $N_{it}$  dominates the NBTI degradation while other contributors such as positively-charged defects are assumed negligible. The data analysis shows agreement with R-D model, but it could not convince proponents of Defect-Centric model [85].

#### 2.2.6.2 Defect-Centric model

As discussed in section 2.2.3, the NBTI recovery became the interesting subject in early 2000s. The threshold voltage was observed reversible in the relaxation phase. The  $N_{it}$ had minor recovery while  $N_{ot}$  gave the dominant reversion leading to the idea that  $N_{ot}$  have the significant influence on  $\Delta V_{th}$ . Additionally, measurements on ultra-scaled MOSFETs providing individual de-trapping observation [86], further support the Defect-Centric (D-C) model which related to trap transformation assisting by reaction-limited processes [87].

In contrast with RD model which treats interface state generation and passivation as primary NBTI factor, D-C model considers them as simply another class of defect supported by the first-order reaction. This defect model attempts to capture the accurate physics of trapping defect in gate oxide, which is a complicated process.

D-C model has a solid basic in underlying physics, assisted by microscopic measurement of discrete defect, nonetheless, its ability to fully describe the broad data under several NBTI stress and conditions is still limited [78]. D-C model describes the microscopic behavior of discrete traps in relaxation phase by using Time-Dependent Defect Spectroscopy (TDDS) [88], it has not been proved its ability to model threshold voltage shift ( $\Delta V_{th}$ ) during NBTI stress (bias, temperature, duty cycle...) on various device types (HKMG, SiON, SiGe channel...). There are some researches support D-C model such as [89], [90], [91]. However, they are inadequate compared to R-D model which is able to explain NBTI degradation (both stress and recovery phase) over a broad range of stress conditions, as well as deals with a variety of device types. This is the strongest argument of R-D model against other competing models. [82], [78], [84], [32].

### 2.2.7 Concluding remarks

A general description of NBTI degradation considered in this work has been given in this chapter, and it will serve as a underlying physics for the discussion of the experimental results presented hereafter. We have discussed in detail the mechanism stress configuration as well as stress condition which are required to propose an intensive aging test campaign. We also reviewed the Reaction–Diffusion (R-D) model and Defect-Centric modes that pose significant doubts about the correctness of each approach.

### 2.3 Hot Carrier Injection

Hot carrier degradation was first reported in the early 1970s and since then the term has

become more and more popular in the reliability community. Carriers (electrons or holes) are channel carriers that gain significant kinetic energy by passing through high electric field regions. Under the HCI bias conditions, the lateral electric field is responsible for carrier heating, while vertical electric field supports the injection of hot carriers into the gate oxide through impact ionization, thereby causing the damage at the  $Si/SiO_2$  interface. Hot carrier degradation is a major reliability concern, particularly as the dimensions of MOSFET transistors continue to shrink.

Hot carriers induce degradation on channel parameters such as decrease of the channel mobility and flat band voltage ( $V_{FB}$ ), which in turn affect key characteristics such as linear and saturation drain current, threshold voltage, maximum transconductance, subthreshold slope, drain series resistance and the drain junction leakage.

### 2.3.1 Physical generation and injection mechanisms

Most of the researches have been focused on the channel hot carriers (CHC) generated in the channel region in inversion under saturation bias conditions ( $V_{gs} > V_{th}$ ,  $V_{ds} > V_{dsat}$ ). Channel carriers can gain enough energy to become energised when travelling along the channel. The drain collects most of these CHC, however, there is a small fraction being scattered toward the gate and injected into the oxide layer to form the bulk trap and gate additional leakage current. Additionally, they can also generate interface states by continue hitting the Si - H bonds at the  $Si/SiO_2$  interface and break them. Hot carrier degradation is considered one of the most critical reliability concerns in nMOSFETs.

Two factors that are responsible for HC generation: (1) The channel electric field in pinch-off region and/or (2) scattering events (impurity, electron-phonon scattering, electron-electron scattering, ect.) and secondary impact ionization (II).

#### 2.3.1.1 Electric field in pinch-off region

Electric field is the main driving force causing the carrier heating and supports hot carrier injection into the gate oxide. Under the bias condition in the saturation, the lateral electric field in the pinch-off region provide the energy for channel carriers to become hot, while the vertical gate oxide field above the pinch-off region supports the injection of energetic electrons/holes into the oxide layer by modifying the barrier height ( $\phi_B$ ) at the  $Si/SiO_2$  interface.

As shown in Figure 2.10, when a positive gate-source voltage in nMOS is applied  $(V_g > V_{th})$ , the channel will be generated and the carriers (electron or holes) can travel along the channel between the drain and source. As the drain voltage increases, we reach a point where  $V_{ds} = V_{gs} - V_{th}$  that is pinch-off region, at which the current becomes saturated.



Figure 2.10: Pinch-off region

One of the main peculiarities of HCI is its strong localization [92] [93] [94]. Under the electric field, channel carriers accelerates from the source to drain and gain substantially high energy in the drain vicinity. Such hot carriers can cause the damage near the drain region by generating interface states ( $\Delta N_{it}$ ) and/or oxide-trapped charged ( $\Delta N_{ox}$ ) at  $Si/SiO_2$ interface. As shown in the Figure 2.11, the electric field, the carrier energy, and the interface state density get their maximal value near the drain spacer. It is well accepted that the electric field is responsible for the carrier heating and for the interface state generation as well. This consideration leads to the most popular HCI models namely Lucky Electron Model (LEM) proposed by [95].

It is worth to mention that for hot carriers generated by lateral field in the channel, the degradation is localized at the drain side where the pinch-off region is located [96]. Such localized degradation induces an asymmetric shift in the nMOSFET characteristics depending on the direction of the current flow in the channel, as shown in Figure 2.12.

In general, to be injected into the oxide layer, a hot carrier must have sufficiently large



Figure 2.11: Schematic of lateral profiles under HCI condition of different quantities in a MOSFET (left) [92] and an illustration of a damaged MOS device due to HCI (right) [94].



Figure 2.12:  $I_{ds} - V_{ds}$  curves of a nMOSFET device before and after a HC stress. In the saturation regime ( $V_{ds} > V_{gs}$ ), the shift of the characteristic depends on the direction of the current flow in the channel [96]

energy to surpass the barrier height ( $\phi_B$ ) at the  $Si/SiO_2$  interface. That is  $E_{electron} \ge 3.2eV$ for hot electron and  $E_{hole} \ge 4.8eV$  for hot hole to surmount the barrier. However, this point is not adequate to explain the HC degradation in submicron MOS device in which the power supply is much smaller than 3.2V. Therefore, there are further mechanisms that are responsible for creating hot carrier at low  $V_{dd}$ , i.e., electron-phonon (e-p) scattering, electron-electron (e-e) scattering and secondary impact ionization (II2). The first two mechanisms are presented in the next two sections and the secondary impact ionization will be mentioned after that.

#### 2.3.1.2 Electron-phonon scattering

Some channel electron with energy around  $qV_{ds}$  may lose their energy by emitting an optical phonon. There is the possibility that this optical phonon is absorbed by another electron, and in this way, the electron can accumulate the energy gradually to get the energy beyond  $qV_{ds}$ . The highest optical phonon energy is found around 63meV in silicon [97].

#### 2.3.1.3 Electron-Electron scattering

Electron-Electron scattering (EES) is the energy exchange between electrons as a result of Coulomb interaction. For example, two electrons travel in the channel and enter the drain region with an energy  $qV_{ds}$ . There is a possibility that one of the electrons may transfer almost its kinetic energy to the other through EES event. Accordingly, the maximum energy of one electron after scattering is proximately  $2 \times qV_{ds}$  and by this way, after some multiples EES events, an electron can gain enough energy to become a hot electron. The probability of EES events depends on the concentration of the carrier n(E) in the pinch-off region where EES is active. Therefore,  $I_d$  is maximized at  $V_{gs} = V_{ds}$  conditions, this also corresponds to the condition of the worst case CHC degradation in advanced submicron nMOSFET. The dependence of EES on carrier concentration is one of the reasons causing worst case CHC damage in nMOSFET as  $V_{gs}$  increases. The heavier electron concentration at high  $V_{gs}$ , the higher EES rate. Additionally, electron population is closer to the  $Si/SiO_2$  interface creating higher possibility of injection into the dielectric layer [98]. EES is considered as a main role in carrier heating in submicron MOSFET operating in saturation regime where  $qV_{dd} < E_G$ .

### 2.3.1.4 Impact ionization (II)

When the sufficiently electrical force is applied to the device, the channel carriers can gain the kinetic energy larger than silicon bandgap ( $E_G = 1.12eV$  at room temperature), it can break the Si valence bond by collision to generate the electron-hole pairs. This phenomenon is known as impact ionization (II) and can also be considered as a carrier-carrier scattering process. Each of generated carriers (electrons/holes) may also be energized by the electric field and generate additional electron-hole pairs, known as avalanche multiplication. This effect is mainly responsible for the avalanche breakdown of semiconductor junction [99]. Furthermore, II also affects the reliability of device in terms of excess the substrate leakage current. The substrate current  $I_{sub}$  is the direct measurement of the generated holes (in nMOS) or of the generated electrons (in pMOS) by II. Primary impact ionization (1II) is the II process that activated by the primary carriers. High lateral electric fields in pinch-off region is responsible for 1II. In other words, this process is controlled by the  $V_{ds} - V_{dsat}$ difference. In nMOS device, the generated electrons may gain further kinetic energy to creating additional e-h pairs while the generated holes in this case are assumed not to contribute into creating further e-h pairs (if not, this case is considered as the secondary impact ionization). Hot carriers created by 1II are the source of the drain avalanche hot carrier injection. Under the saturation condition, the direct measurement of 1II rate is given by  $R = I_{sub}/I_d$ . Secondary impact ionization (2II) is activated by the byproduct of 1II. 2II takes place only if 1II occurs in pinch-off region. High vertical electric fields in the drain/substrate depleted junction are responsible for 2II. The 1II creates e-h pairs, in turn, becomes the source of 2II. In other words, the electrons are generated from the 1II will contribute to the drain current whereas the holes are diffuse forward to drain/substrate depleted region and then heated by vertical fields. These holes, again, may gain enough energy to generate further e-h pairs by collision with Si atoms. Holes created by 2II process contribute to substrate current and electrons flow back along the vertical electric field to contribute to drain current, or to inject into gate oxide. 2II phenomenon is considered as one of the sources of HCD at bias conditions where lateral electric field is not high enough to produce hot carriers [100].

### 2.3.1.5 Localized self-heating effects

The carriers in the channel before pinch-off point have low energies and they are assumed to be in thermal equilibrium with lattice due to the balance of emission and absorption of acoustic phonons. Acoustic phonons are primarily responsible for heat transfer in Silicon when it is in thermal equilibrium, since they take advantage of efficiently carrying heat. Therefore, there is quite small self-heating in the device before the pinch-off region. When electrons enter the pinch-off region, they gain large kinetic energy to become hot. Due to the high energy, these hot electrons can emit and absorb both acoustic phonons and optical phonons, however, they tend to interact with optical phonon much more strongly than acoustic phonon. The optical phonon is heavier and slower compared to acoustic phonon in term of carrying away the energy of carriers, therefore, causing the local self-heating at the region of their creation until it decays into acoustic phonons that transfer the heat away. The local self-heating phenomenon may lead to the increase  $T_{eff}$  at the region near the drain region. In pMOS, the temperature rising will aggravate the NBTI damage rate. Otherwise, the increased effective temperature can promote the impact ionization rate, exacerbating hot carrier damages even at low drain biases. The onset of self-heating will be much slower than hot carrier degradation because it requires a certain of time as in Figure 2.13 [101].





### 2.3.2 HCI characterization

Channel hot carriers are generated in MOSFET inverted channel ( $V_{gs} > V_{th}$ ) and directly related to the set-up of the saturation condition ( $V_{ds} > V_{dsat}$ ). Under the bias condition in saturation, two regions are identified in the channel: the inverted channel region and the pinch-off region (where majority of HC is generated). In the linear regime ( $V_{gs} > V_{th}, V_{ds} \ge V_{dsat}$ ), a continuous channel is formed entire channel and the channel field F is smaller than  $F_c$ , the critical field for velocity saturation. Therefore, in this linear region, velocity of the carrier is lower than velocity saturation  $v_{sat}$ . As the  $V_{ds}$  rises above  $V_{dsat}$ , we reach a point known as pinch-off at which carriers experience velocity saturation ( $v = v_{sat}$ ) at the voltage  $V_{dsat}$  leading the saturated and constant current flow. Due to the high lateral electric field, carriers in pinch-off region are moving with saturated velocity and become energised.



Figure 2.14: (a) HCI lifetime follows an exponential dependency on  $1/V_D$  [102]. (b)The cumulative charge present in the channel before the device failure follows a power-law of the multiplication factor [103].

To appropriately understand the degradation of the I–V characteristic due to nonuniform carrier injection, it is necessary to examine the nonuniform spatial distribution of the interface state density and trapped-oxide charge. Due to the difficulty in interpreting the degradation in the drain current characteristics, other characterization approaches such as modified lateral-profiling charge pumping are often applied [93].

To determine the device lifetime under Hot Carrier Injection, several device parameter shifts have been used as alternative failure criteria such as a drain current in the linear regime  $I_{dlin}$ , sateration current  $I_{dsat}$ , threshold voltage  $V_{th}$ , a transconductance  $G_m$ , or charge pumping current  $I_{cp}$ . Additionally, several acceleration models have been established to predict HCI degradation at operational application from the accelerated testing. [102] and [103] (Figure 2.14) suggested two of the most often utilized acceleration models as in Equation 2.8 and Equation 2.9, respectively.

$$t \propto exp(\frac{1}{V_{ds}}) \tag{2.8}$$

$$t \times I_d \propto (\frac{I_{sub}}{I_s})^{-m} \tag{2.9}$$

### 2.3.3 Summary

The summary of the HCI mechanism in nMOS is illustrated in Figure 2.15. HCI becomes serious at advanced nodes where the gate length is reduced below 100nm. In Figure 2.15, the carriers in the channel are accelerated by a high lateral electric field and suffer from scattering events (e-e, e-p). During traveling in the channel, they gain energy to become "hot", causing Impact Ionization and local-self heating in the pinch-off region. The carriers with enough high energy (3.7eV for electrons and 4.8eV for holes) can inject into the gate oxide under the support of the gate electric field. The increase of leakage current and charged defects may lead to transistor electrical characteristic shifts. This section has discussed the channel hot carrier (CHC) effects that occur in the inverted channel of MOSFETs, similar to applications in integrated circuits. Typically, two CHC bias stress scenarios are explored for validating CMOS technologies: conducting and nonconducting. The characteristics of these two CHC bias configurations, the methodology used to determine the CHC sensitivity of specific CMOS technology, and their effect on device shift have been mentioned.



Figure 2.15: Hot carrier mechanisms taking place in MOSFET device

# 3 Device Under Test and Experimental Procedure

This chapter describes the devices under test and the measurement techniques. Section 3.1 gives an overview of the testchip structure and devices under test. Section 3.2 will present the details of the technique and methodology implemented in this work, as well as the approaches used for assessing the device reliability from raw measurement data. Aging stress conditions are listed. Finally, in the last two sections, we present the experimental extraction method to estimate the threshold voltage shift due to aging and briefly introduce the well-known power-law equation.

# **3.1** Devices Under Test (DUT)

The test chip is designed for testing the impact of the HCI and BTI mechanisms on single transistors. It includes isolated MOS modules containing 1.8V nMOS 1.8V pMOS, 3.3V nMOS and 3.3V pMOS for high temperature test. Several feature sizes have been investigated: W/L=20 $\mu$ m/0.18 $\mu$ m, W/L=20 $\mu$ m/0.35 $\mu$ m, 20 $\mu$ m/0.5 $\mu$ m and W/L=20 $\mu$ m/0.8 $\mu$ m. The cross section of these nMOS and pMOS is presented in Figure 3.1. All transistors under test are triple-well isolated which provide better substrate noise isolation. These devices have been chosen because most of Schlumberger's ASIC are mixed-signal which requires good noise isolation.

Table 3.1 and Table 3.2 give the information of gate oxide thicknesses and the operating conditions provided in datasheet, respectively. In Table 3.2, functional operation of the device at conditions between maximum operating conditions and absolute maximum (or between minimum and absolute minimum) is not implied; however, exposure to these conditions for extended periods may affect device reliability (e.g. hot carrier degradation, oxide breakdown). Applying conditions beyond absolute values may induce damages to the devices.

STI: Shallow Trench Iolation POLY: poly silicon gate



Figure 3.1: Cross section of nMOS and pMOS in this work

| Туре      | Low value | Typical value | High value | Unit |
|-----------|-----------|---------------|------------|------|
| 1.8V nMOS | 3.9       | 4.1           | 4.3        | nm   |
| 1.8V pMOS | 3.7       | 3.9           | 4.1        | nm   |
| 3.3V nMOS | 6.2       | 6.5           | 6.8        | nm   |
| 3.3V pMOS | 6.0       | 6.3           | 6.6        | nm   |

Table 3.1: Gate oxide thickness

| Туре       | Name | Temp. range    | Abs. min | Min    | Max   | Abs. max |
|------------|------|----------------|----------|--------|-------|----------|
| 1 8V MOS   | VDS  | -40°C to 175°C | -2.3V    | -1.98V | 1.98V | 2.3V     |
| 1.0 V 1005 | VGS  | -40°C to 175°C | -2.3V    | -1.98V | 1.98V | 2.3V     |
| 3.3V MOS   | VDS  | -40°C to 175°C | -4V      | -3.6V  | 3.6V  | 4V       |
|            | VGS  | -40°C to 175°C | -4V      | -3.6V  | 3.6V  | 4V       |

Table 3.2: Operating condition of isolated 1.8V and 3.3V MOSFETs

The testchips under test includes some modules for reliability characterizations as presented in Figure 3.2:

- BIP for bipolar transistor DC measurements
- CAPA CAPF for capacitor measurements
- DIOA DIOF for diode measurements
- MOSA MOSF for MOS DC measurements

- RELA - RELD for MOS reliability characterization

- RESA - RESB for resistor measurements

- REL1 - REL2 corresponds to different bonding plans. REL1 is the bonding plan for 1.8V and 3.3V nMOS. REL2 is for 1.8V and 3.3V pMOS as listed in Table 3.3 and Table 3.4



Figure 3.2: Overview of the testchip modules (right side) and DIL-40 package (left side)

| 50<br> | Device. | D  | G  | S,B | Parameters                    |
|--------|---------|----|----|-----|-------------------------------|
| ·      | #1      | 37 | 36 | 4   | W/L=10µm/0.18 µm, nfinger=2   |
|        | #2      | 39 | 38 | 4   | W/L=10 µm /0.18 µm, nfinger=2 |
|        | #3      | 1  | 40 | 4   | W/L=10 µm /0.18 µm, nfinger=2 |
| 1 01/  | #4      | 3  | 2  | 4   | W/L=10µm/0.18µm, nfinger=2    |
| 1.0V   | #5      | 7  | 6  | 4   | W/L=10µm/0.2µm, nfinger=2     |
| niviOS | #6      | 9  | 8  | 4   | W/L=10µm/0.22µm, nfinger=2    |
| -      | #7      | 11 | 10 | 4   | W/L=10µm/0.25µm, nfinger=2    |
|        | #8      | 13 | 12 | 4   | W/L=10µm/0.5µm, nfinger=2     |
| 2      | #9      | 15 | 14 | 4   | W/L=0.42µm/0.18µm, nfinger=2  |
|        | #10     | 17 | 16 | 24  | W/L=10µm/0.35µm, nfinger=2    |
|        | #11     | 19 | 18 | 24  | W/L=10µm/0.35µm, nfinger=2    |
|        | #12     | 21 | 20 | 24  | W/L=10µm/0.35µm, nfinger=2    |
| 0.01/  | #13     | 23 | 22 | 24  | W/L=10µm/0.35µm, nfinger=2    |
| 3.3V   | #14     | 27 | 26 | 24  | W/L=10µm/0.4µm, nfinger=2     |
| niviOS | #15     | 29 | 28 | 24  | W/L=10µm/0.5µm, nfinger=2     |
|        | #16     | 31 | 30 | 24  | W/L=10µm/0.6µm, nfinger=2     |
|        | #17     | 33 | 32 | 24  | W/L=10µm/0.8µm, nfinger=2     |
|        | #18     | 35 | 34 | 24  | W/L=0.42µm/0.35µm, nfinger=2  |

Table 3.3: Description of REL1 bonding plan into DIL-40 package. Green indicates the devices used for aging test.

|        | Device. | D                                        | G  | S.B | Parameters                    |  |  |  |
|--------|---------|------------------------------------------|----|-----|-------------------------------|--|--|--|
|        | #1      | 37                                       | 36 | 4   | W/L=10µm/0.18 µm, nfinger=2   |  |  |  |
|        | #2      | 39                                       | 38 | 4   | W/L=10 µm /0.18 µm, nfinger=2 |  |  |  |
|        | #3      | 1                                        | 40 | 4   | W/L=10 µm /0.18 µm, nfinger=2 |  |  |  |
| 1 01/  | #4      | 1.8V ESD pad verification at pads 2, 3   |    |     |                               |  |  |  |
| 1.0V   | #5      | 7                                        | 6  | 4   | W/L=10µm/0.2µm, nfinger=2     |  |  |  |
| piviOS | #6      | 9                                        | 8  | 4   | W/L=10µm/0.22µm, nfinger=2    |  |  |  |
|        | #7      | 11                                       | 10 | 4   | W/L=10µm/0.25µm, nfinger=2    |  |  |  |
|        | #8      | 13                                       | 12 | 4   | W/L=10µm/0.5µm, nfinger=2     |  |  |  |
|        | #9      | 15                                       | 14 | 4   | W/L=0.42µm/0.18µm, nfinger=2  |  |  |  |
|        | #10     | 17                                       | 16 | 24  | W/L=10µm/0.35µm, nfinger=2    |  |  |  |
|        | #11     | 19                                       | 18 | 24  | W/L=10µm/0.35µm, nfinger=2    |  |  |  |
|        | #12     | 21                                       | 20 | 24  | W/L=10µm/0.35µm, nfinger=2    |  |  |  |
| 2.21/  | #13     | 3.3V ESD pad verification at pads 22, 23 |    |     |                               |  |  |  |
| 3.3V   | #14     | 27                                       | 26 | 24  | W/L=10µm/0.4µm, nfinger=2     |  |  |  |
| piviOS | #15     | 29                                       | 28 | 24  | W/L=10µm/0.5µm, nfinger=2     |  |  |  |
|        | #16     | 31                                       | 30 | 24  | W/L=10µm/0.6µm, nfinger=2     |  |  |  |
|        | #17     | 33                                       | 32 | 24  | W/L=10µm/0.8µm, nfinger=2     |  |  |  |
|        | #18     | 35                                       | 34 | 24  | W/L=0.42µm/0.35µm, nfinger=2  |  |  |  |

Table 3.4: Description of REL1 bonding plan into DIL-40 package. Green indicates the devices used for aging test.

# **3.2** Aging test campaign and stress conditions

Before launching the aging tests, an initial characterization at wafer level was performed using probe station and equipment available at IMS laboratory. The details about the test bench and associated equipment can be found in Appendix A. At least 10 devices for each type were characterized to evaluate the typical technological dispersion. Furthermore, the measurements on wafer at different temperatures (25°C, 50°C, 125°C, 175°C, 200°C and 230°C) provided us data for evaluating the accuracy of the associated compact model and defined a reasonably extreme temperature for aging test campaign to avoid device catastrophic failure. After that, all dies were packaged into ceramic DIL-40 allowing performing the long-term tests at elevated temperatures.

An intensive aging test campaign for both nMOS and pMOS featuring different gate lengths was conducted using Schlumberger test facility as (Figure 3.3). BTI and HCI were characterized under operating voltage biases and elevated stress temperatures (25, 150°C, 210°C and 230°C). The duration of aging tests were up to 2,000 hours. Table 3.5 and Table 3.6 present bias stress conditions for 1.8V and 3.3V transistors; note that the asterisk (\*) is used to distinguish the stress conditions of 3.3V from 1.8V transistors.



Figure 3.3: An aging test set-up at Schlumberger laboratory.

For HCI characterization, drain avalanche hot carrier (DAHC) in nMOS has been performed with  $V_{gs} \approx 0.5 V_{ds}$  corresponding to the maximum body current. This stress condition is commonly used in standard hot carrier characterization for low-voltage MOSFETs [104], [105], where the generated hot carriers are proportional to the body current and therefore, HCI degradation is maximized when body current achieves its peak value.

Channel hot electron (CHE) mechanism in nMOS or channel hot hole (CHH) mechanism in pMOS has been performed with maximum drain voltage and maximum gate voltage  $|V_{gs}| = |V_{ds}|$ , which corresponds to maximum device biases recommended in datasheet.

|            | Vds  (V) | Vgs  (V) |
|------------|----------|----------|
| DAHC       | 2.0      | 1.0      |
| CHE        | 2.0      | 2.0      |
| NBTI_1     | 0.05     | 1.8      |
| NBTI_2     | 0.05     | 2.0      |
| NBTI_3/CHH | 2.0      | 2.0      |
| PBTI       | 0.05     | 2.0      |

Table 3.5: Bias stress conditions for 1.8V transistors

For NBTI characterization, NBTI\_1 and NBTI\_2 correspond to two different  $|V_{gs}|$  values (1.8V - 2.0V for 1.8V pMOS and 3.3V - 3.6V for 3.3V pMOS, respectively). In order

to activate uniform NBTI degradation, drain voltage  $|V_{ds}|$  is kept quite small (0.05V - 0.1V) during the stress phase. A more aggressive  $|V_{ds}|$  would have triggered unwanted HCI causing the overestimation of the NBTI degradation.

Because the CHH bias conditions combined with the presence of high temperature can activate NBTI, the CHH bias condition is also considered as NBTI\_3 to investigate the contribution of high  $|V_{ds}|$  to the NBTI degradation.

|              | Vds  (V) | Vgsl (V) |
|--------------|----------|----------|
| DAHC*        | 3.6      | 1.8      |
| CHE*         | 3.6      | 3.6      |
| NBTI_1*      | 0.1      | 3.3      |
| NBTI_2*      | 0.1      | 3.6      |
| NBTI_3*/CHH* | 3.6      | 3.6      |
| PBTI*        | 0.1      | 3.6      |

Table 3.6: Bias stress conditions for 3.3V transistors

Regarding the impact of body bias  $(V_b)$  on NBTI and HCI degradation, literature results are somehow conflicting. In [106], the enhancement of NBTI degradation at high  $V_{bs}$  is thought to be caused by substrate hot hole injection, which results in more interface state and positive charge generation, leading to worse NBTI degradation. In [51], threshold voltage shift was discovered to be independent of high  $V_b$  at the beginning of the test ( $\approx 10^2 s$ ) and then rapidly increasing with stress time. [107] reported an increase of threshold voltage shift for a value of the electric field in the gate oxide of about 9 MV/cm regardless the value of  $V_b$ . In addition,  $\Delta V_{th}$  was stated independently of  $V_b$  by [35].

In the course of this thesis aging test campaign, the body bias is zero in all cases to reflect the real practical applications in Schlumberger circuits. The number of DUTs dedicated for this aging test campaign are listed in Table 3.7 and Table 3.8.

| Tomp  | <b>W/L (μm)</b> | Number of DUTs |     |      |        |        |            |  |
|-------|-----------------|----------------|-----|------|--------|--------|------------|--|
| remp. |                 | DAHC           | CHE | PBTI | NBTI_1 | NBTI_2 | NBTI_3/CHH |  |
| 25°C  | 20/0.18         | 3              | 3   | 2    | 0      | 2      | 1          |  |
| 23 C  | 20/0.5          | 1              | 1   | 0    | 0      | 0      | 0          |  |
| 150°C | 20/0.18         | 3              | 3   | 2    | 2      | 2      | 1          |  |
| 150 C | 20/0.5          | 1              | 1   | 0    | 1      | 1      | 0          |  |
| 210°C | 20/0.18         | 3              | 3   | 2    | 2      | 2      | 1          |  |
| 210 C | 20/0.5          | 1              | 1   | 0    | 1      | 1      | 0          |  |
| 220°C | 20/0.18         | 0              | 3   | 1    | 0      | 0      | 0          |  |
| 230 C | 20/0.5          | 0              | 1   | 0    | 0      | 0      | 0          |  |

Table 3.7: DUTs (1.8V MOSFETs) dedicated for aging test: 52 devices in total.

| Tomp  | W/L (um)  | Number of DUTs |     |      |         |         |               |  |  |
|-------|-----------|----------------|-----|------|---------|---------|---------------|--|--|
| remp. | νν/L (μm) | DAHC           | CHE | PBTI | NBTI_1* | NBTI_2* | NBTI_3*/ CHH* |  |  |
|       | 20/0.35   | 1              | 1   | 1    | 1       | 1       | 1             |  |  |
| 25°C  | 20/0.5    | 1              | 1   | 0    | 1       | 1       | 1             |  |  |
|       | 20/0.8    | 1              | 1   | 0    | 1       | 1       | 1             |  |  |
|       | 20/0.35   | 1              | 1   | 1    | 1       | 1       | 1             |  |  |
| 150°C | 20/0.5    | 1              | 1   | 0    | 1       | 1       | 1             |  |  |
|       | 20/0.8    | 1              | 1   | 0    | 1       | 1       | 1             |  |  |
|       | 20/0.35   | 1              | 1   | 1    | 1       | 1       | 1             |  |  |
| 210°C | 20/0.5    | 1              | 1   | 0    | 1       | 1       | 1             |  |  |
|       | 20/0.8    | 1              | 1   | 0    | 1       | 1       | 1             |  |  |

Table 3.8: DUTs (3.3V MOSFETs) dedicated for aging test: 48 devices in total. The red parts indicate the missing results due to the test set-up issue.

# **3.3** Techniques and methodologies used in this work

As discussed in Chapter 2, the partial recovery of NBTI after stress conditions are reduced/removed is a critical feature. Therefore, one has to take care of the aging test protocol to fix it Simple measurement approaches consisting of periodic stress interruptions for monitoring the full I–V characteristic of the DUTs are not appropriate for NBTI studies due to the significant relaxation observed after a few microseconds [50]. To deal with the NBTI relaxation time, two major techniques have been proposed in the literature. As mentioned in Chapter 2, the first technique includes the so-called Fast Measure-Stress-Measure techniques, which are based on capturing both the degradation and relaxation behaviour of NBTI. The second one includes the so-called On-The-Fly (OTF) techniques, which aim to monitor the entire NBTI-induced degradation without allowing any relaxation.

There were some experimental efforts to decrease delayed time between the stress phase and the subsequent measurement in order to minimise the recovery effect. While [108] measured with a time delay of 0.4 s, [58] published the NBTI results with a time delay of 1 ms, [109] and [110] reported with a time delay of 30  $\mu$ s and 1  $\mu$ s, respectively. Recently, [111] performed a massive fast measurement for NBTI with a time delay of 1 ns.

The rapid recovery following NBTI stress presents challenges for the characterisation of BTI, however, this recovery also contains important information about the defect kinetics that has been exploited by the extended measure-stress-measure (eMSM) technique [112], which is described as follows: It is decided to extend the recovery period in order to record threshold voltage recovery behaviour with time and then applying stress conditions again with incremental stress periods. Conveniently, if the stress times are increased exponentially by a factor of 10, the subsequent phases are often unaffected by the recovery effect [110], [113] as shown in Figure 3.4. Each interruption in stress results in recovery phases that quickly restored to the same trend as prior to the interruption [113].

The technique of choice used in this PhD thesis is the eMSM technique. The eMSM approach was chosen because it gives a huge amount of information without needing specific custom built circuitry for its implementation [114]. Regarding to our work, there was a long interruption ( $\approx 60h$ ) of the aging test on all 3.3V transistors at t = 800h because the



Figure 3.4: NBTI degradation of a pMOS under eMSM technique at different temperatures in lin-log (A) and log-log (B) scale. The measurements were conducted on pMOS with  $T_{ox} = 1.4$  nm,  $V_{gs} = -2$  V, and  $E_{ox} \approx 8$  MV/cm [113]



Figure 3.5: Threshold voltage degradation due to NBTI on 3.3V pMOS devices showing a recovery during the interruption at t = 800h

laboratory had an electrical shutdown during the weekend for maintenance. The aging tests were restarted again at t = 860h and it shown a clearly reduction in  $\Delta V_{th}$ . But the  $\Delta V_{th}$  has quickly "restored" to the undisturbed level at t = 1000h as in Figure 3.5. Refer to Figure 4.4 and Figure 4.5 in Chapter 4 to see the  $\Delta V_{th}$  in log-log scale, which show the insignificant impact of recovery to the trend of NBTI degradation. The recovery effect were not observed in 3.3V nMOS (Figure 4.13 in Chapter 4)

Figure 3.6 depicts the implementation of the eMSM technique for DAHC characterization of nMOS devices. For simplicity, just the set up of DAHC test is described here. The real implementation is much more complicated than in Figure 3.6 to be able to perform all mechanisms under test at 25, 150, and 210°C. The system used for the reliability tests consisted of Keithley source meters (2410SM), data acquisitions (34970A) with switch units (34903 SU), power supplies and the ovens. The first Keithley source meter (denoted as K1) is used to measurement the drain and the second one (denoted as K2) is for the gate. The data acquisitions (34970A) consists of maximum three slots for inserting switch unit which have 20 channels (switches) denoted from CH\_1 to CH\_20. The packaged chips are placed on a printed circuit board and put into the oven. The measurement system must be capable of the simultaneous application of voltage and measurement of current at the gate, drain, and substrate terminals of the device. Before any data collection, the repeatibility of the monitored parameters (such as  $I_{dlin}$ ,  $I_{dsat}$ ,  $V_{th}$ ) must be within 0.5%. In DAHC stress phase, the channels of the drain and the gate are switched to 2V and 1V. The source is switched to float on the one end. Note that the source, the body and the substrate are connected and grounded on the other end. In the characterization phase, the channels of the drain and the gate are switched to K1(+) and K2(+). The source is switched to K1(-) and K2(-) to measure the I-V characteristics. When one DUT is in characterization phase, the rest of DUTs are in stress phase. We have encrypted a dedicated Python programs to control the entire system through a GPIB interface. The use of a high-level programming language to operate the entire system enables advanced capabilities, such as the ability to construct complex measurement sequences that are conducted on multiple DUTs.

A final  $I_{gs} - V_{gs}$  characteristic was recorded at the end of each characterization sequence to ensure that the DUT was still functional and no significant increase in gate leakage current was caused by exceed temperature and bias stress (due to Stress Induced Leakage Current (SILC) or Time-Dependent Dielectric Breakdown (TDDB) mechanisms), as this can affect the accuracy of the measured  $\Delta V_{th}$ .

### **3.4** Vth extraction methodology

The threshold voltage  $V_{th}$  is a critical parameter in the analysis of MOS transistors. The classical definition of threshold,  $\Phi_s = 2\Phi_F + V$  which links the surface potential, the Fermi level, and the channel potentials together. Threshold voltage may be fundamentally understood as the gate voltage value at which the transition between weak and strong inversion takes place. Because this transition is so gradual, no noticeable point in the  $I_{ds}$  vs.  $V_{gs}$  characteristic can be easily recognized as the threshold voltage. This is one of the reasons why several threshold voltage definitions have been offered in the literature. There are multiple theoretical definitions [115], [116], [117] as well as several experimental extraction methods



Figure 3.6: Experimental set-up for DAHC test

which are explained hereafter.

### 3.4.1 Constant Current Method

The Constant Current technique [118] calculates the threshold voltage as the gate voltage,  $V_{gs}$ , for a given arbitrary constant drain current,  $I_{ds}$ , and  $V_{ds} = 100mV$ .  $W \times 10^{-7}$  is a typical number for this arbitrary constant drain current, where W and L are the channel width and length, respectively. This approach is commonly utilized in industry. Despite its simplicity, this technique has the significant problem of being completely dependent on an arbitrarily set value of the drain current level. This method is demonstrated in Figure 3.7, where different gate voltages at different drain current levels may be used to represent the threshold voltages.



Figure 3.7: CC method implemented on the  $I_{ds}$ - $V_{gs}$  transfer characteristics [118].

### **3.4.2** Extrapolation in the linear region method (ELR)

The ELR technique [118] is one of the most widely used threshold-voltage extraction methods. It entails determining the gate-voltage axis intercept (i.e.,  $I_{ds} = 0$ ) of the linear extrapolation of the  $I_{ds}V_{gs}$  curve at its maximum first derivative value (i.e., the maximum transconductance,  $g_m$ ), as shown in Figure 3.8. The value of  $V_{th}$  is derived by adding  $V_d = 2V$  to the resultant gate voltage axis intercept, which is 0.51 V for the device under consideration. The main disadvantage of this method is that the maximum slope point may be uncertain; as a result, the extrapolated  $V_{th}$  can be heavily impacted.



Figure 3.8: ELR method implemented on the  $I_{ds}$ -V<sub>gs</sub> transfer characteristics [118].

### **3.4.3** Transconductance extrapolation method in the linear region (GMLE)

GMLE technique developed in 1998 [118] implies that the threshold voltage is equal to the gate voltage axis intercept of the  $g_m$ –V<sub>gs</sub> characteristics at their highest first derivative (slope) point. When the device is biased in the linear area, this technique is as follows (i) In weak inversion, the transconductance is exponentially related to the gate bias; (ii) In strong inversion, if the series resistance and mobility degradation are negligible, the transconductance approaches a constant value; (iii) In strong inversion, the transconductance decreases slightly with gate bias due to the series resistance and mobility degradation; and (iv) In the transition region between weak and strong inversion, the transconductance is linearly related to the gate bias. Figure 3.9 illustrates how this strategy is applied to the  $g_m$ – $V_{gs}$  characteristics, resulting in an apparent value for  $V_{th}$  of just 0.44 V.



Figure 3.9: GMLE method implemented on the  $g_m = dI_d/dV_g$  versus  $V_g$  characteristics [118].

### **3.4.4** Extrapolation method in the saturation region (ESR)

This method was used in this thesis work to extract the threshold voltage shift due to the aging. To determine the saturation threshold voltage  $V_{thsat}$ , the drain current must be measured as a function of gate voltage at  $V_{ds} = V_{gs}$ , ensuring that the device is operating in the saturation regime. The drain current in saturation mode obeys the square law:

$$I_{dsat} = \frac{W}{L} C_{ox} \mu \frac{1}{2} (V_{gs} - V_{th})^2$$
(3.1)

Plotting  $\sqrt{I_{ds}}$  versus  $V_{gs}$ , should result in a straight line that intercepts the  $V_{gs}$ , axis in  $V_{th}$ , as in Figure 3.10. By fitting a straight line through the points,  $V_{th}$  can be found at the interception of the line with the  $V_{gs}$  axis.

# 3.5 Power-Law degradation

The simple power-law degradation is often encountered in literature and can be de-



Figure 3.10: ESR method implemented on the measured  $\sqrt{I_{ds}}$   $V_{gs}$  characteristics [118].

scribed in the form of

$$y = A \times x^n \tag{3.2}$$

where A is a constant, x is the stress time, n is a power-law time dependence which is in the range between 0 and 1. Note that the simple power law can be written as

$$logy = logA + nlogx \tag{3.3}$$

Thus, a power law function appears as a straight line on a log-log plot.

Equation 3.2 was already used to characterize BTI in 1978, and it was measured by the shift of the flatband voltage  $\Delta V_{FB}$  as a function of stress time t and stress voltage  $V_g$  by [119]

$$\Delta V_{FB} \approx A |V_g|^{\gamma} t^n exp(\frac{-E_a}{k_B T})$$
(3.4)

where *n* is the power law time dependency (0.2 in the original work), *A* is the offset of  $\Delta V_{FB}$ , and  $E_a$  is the activation energy. Since then, the power law description has been frequently used for BTI investigation to provide simple and relatively accurate assessments of degradation.

### 3.5.1 Conclusion

This chapter gave a general description of the devices under test. A vast number of transistors have been considered to investigate wear-out mechanisms. We performed the aging test campaign on 1.8V and 3.3V transistors with dedicated bias and temperature conditions to activate each intrinsic degradation mechanism (CHE/CHH, DAHC, NBTI, PBTI). The schematic of the test configurations and methodologies were described in detail. We applied the eMSM technique to capture transistor degradation during the aging tests, and threshold voltage shifts were extracted using ESR method. Finally, we introduced power law, which is often encountered in literature. This chapter gives the necessary information for readers before going deeper into the analysis of aging results presented in the next chapter.

# 4 Experimental results and reliability modelling

# 4.1 Introduction

To develop the aging models and associated parameter values to the technologies under test, the aging test campaign was launched to investigate the wear-out mechanisms. The first activity of this campaign is the initial characterization of the transistors at wafer level as presented in Section 4.2. The second one is the aging tests of packaged chips at various temperatures up to 230°C. In most of the published research works [120] [121], [122], HCI and BTI characterizations have been conducted at elevated voltages beyond the safe operating conditions to accelerate the degradation within a short time (from seconds to several hours). This approach presents the risk of over-accelerating other different wear-out mechanisms that are not supposed to be experienced in circuit at normal operating conditions. Therefore, we performed a long-term test in which we characterized BTI and HCI degradation at the operating voltages with the stress time up to 2,000 hours. These experimental results are expected to reflect the real wear-out in practical application. Due to the aging effects, the transistor characteristics degrade gradually with stress time under dedicated stress conditions already explained in Table 3.5 and Table 3.6 (Figure 4.1). This chapter mainly focuses on the final results and analysis of the aging tests after the completion of the full 2000 hours and the derived aging models for HCI/NBTI are proposed after that.



Figure 4.1: A nMOS device showing degradation of drain current under CHE bias condition at 150°C. Experimental data collected on W/L=20/0.18  $\mu$ m 1.8V nMOS.

# 4.2 Initial characterization at wafer level

The DC initial characterization (before aging tests) was performed for temperatures exceeding 175°C to evaluate the compact model accuracy before aging test. Indeed, the temperature range exceeds the specification of the industrial technologies under test. The electrical characterization was measured within the safe operating area for several transistor geometries for both 1.8V and 3.3V isolated transistors. The detailed results are presented in Appendix A.

In this phase, at least 10 devices of each geometry were characterized at wafer level to evaluate the technology dispersion. According to our results, the average dispersion of less than 5% indicates the maturity of the technology. The measurements and simulations were compared for temperatures higher than 175°C for which the compact model associate to these technologies is not initially designed for. Depending on the operation regimes and biases, it shows that the compact model is not really accurate. The simulation differences compared to a mean measurement value are sometimes up to 15% in some cases, for instance, 1.8V nMOS (W/L=10/0.5 $\mu$ m) at room temperatures and 3.3V nMOS (W/L=10/0.35 $\mu$ m) at temperature above 200°C. Therefore,  $V_{th0}$  of the compact model have been slightly modified ( $\pm 0.02 - 0.05V$ ) to fit the simulation results with the measurement ones. Finally, The DUTs are still well functional and present a low dispersion (below 5%) even at 230°C. The body leakage current potentially generated by the impact ionization were measured also. The peak of the body currents were found at  $V_{gs} = 0.4 - 0.6V_{ds}$ , which is in line with the value provided in the datasheet.

# 4.3 Bias Temperature Instability Modelling

As discussed in Chapter 2, BTI is a physical phenomenon related to the generation and activation of the interface traps and oxide trapped charges inside the dielectric layer. The mechanism is accelerated by elevated temperature (in the range of 100°C to 250°C) and high vertical electric field. BTI is observed in both nMOS and pMOS. Negative Bias Temperature Instability (NBTI) mainly impacts pMOS when negative gate voltage is applied and Positive

Bias Temperature Instability (PBTI) mainly impacts nMOS with positive gate voltage at elevated temperature. The sub sections hereafter present the BTI dependency as a function of  $V_{gs}$ , temperature,  $V_{ds}$  and gate length for 1.8V and 3.3V transistors.

### **4.3.1** Negative Bias Temperature Instability (NBTI)

Two configurations NBTI\_1 and NBTI\_2 bias conditions were applied at 150°C and 210°C to characterize NBTI degradation at different  $V_{gs}$ . According to our results, the threshold voltage shifts due to NBTI\_1 and NBTI\_2 bias voltages have been observed following a power-law as function of stress time (Figure 4.2):

$$\Delta V_{th} = A \times t^n \tag{4.1}$$

where A is the prefactor and n is the time exponent parameter. At 150°C, the value of n is in the range of 0.29-0.31 regardless of different  $|V_{gs}|$  bias conditions. However, this value decreases down to 0.16-0.17 under 210°C with the similar stress voltages applied. These n values associated with their respective stress conditions are presented in the Table 4.1.

| Т⁰С | Bias type | n value     |  |  |
|-----|-----------|-------------|--|--|
| 150 | NBTI_1    | 0.29 - 0.31 |  |  |
| 150 | NBTI_2    | 0.31 - 0.32 |  |  |
|     | NBTI_3    | 0.30        |  |  |
|     | PBTI      | Not clear   |  |  |
| 010 | NBTI_1    | 0.17 - 0.18 |  |  |
| 210 | NBTI_2    | 0.16        |  |  |
|     | NBTI_3    | 0.18        |  |  |
|     | PBTI      | 0.18 - 0.23 |  |  |

Table 4.1: Value of n extracted from our experiments

According to Table 4.1, the values of n do not depend on bias stress conditions. However, it seems that n features a dependency according to the stress temperature, i.e,  $n \approx 0.3$ at 150°C and  $n \approx 0.18$  at 210°C.



(b) Measured NBTI-induced  $\Delta V_{th}$  in logarithmic-logarithmic scale

Figure 4.2: Measured NBTI-induced  $\Delta V_{th}$  as a function of stress time under NBTI\_1 and NBTI\_2 at 150°C and 210°C. Experimental data collected on W/L=20/0.18  $\mu$ m 1.8V pMOS. Dot lines are fitted lines to the experimental data.
Referring to published works [123], [124] on NBTI degradation for temperatures in the range of 100°C - 200°C, a various value of  $n \approx 0.16 - 0.5$  are reported depending on the mobile species inside the oxide layer, i.e,  $H_2$  or/and  $H_0$  or/and H+ using reactiondiffusion (R-D) model. In these works, the values of n have been considered independent with temperature, but n varies with stress time due to the creation and/or recombination of hydrogen ions during the test. Table 4.2 presents the reported value of n depending on the type of mobile species inside the dielectric layer.

| Model | Reaction                                             | Mobile<br>Species                                   | n value    |
|-------|------------------------------------------------------|-----------------------------------------------------|------------|
| Ι     | $SiH + H^+ \Leftrightarrow Si^+ + H$                 | Н                                                   | 0.25       |
| II    | $SiH + H^+ \Leftrightarrow Si^+ \!\!+ \!\!0.5 \ H_2$ | $H_2$                                               | 0.165      |
| III   | Model I and II                                       | H, H <sub>2</sub>                                   | 0.165-0.25 |
| IV    | $SiH + 2H^+ \Leftrightarrow Si^+ + H^+$              | $\mathrm{H}^{+}$                                    | 0.25-0.5   |
| V     | Models I, II and III                                 | H <sup>0</sup> , H <sup>+</sup> ,<br>H <sub>2</sub> | 0.165-0.5  |
| VI    | Model I and trapping of H                            | Н                                                   | > 0.25     |
| VII   | Model I and release of<br>H                          | Н                                                   | < 0.25     |
| VIII  | Model II and trapping of H <sub>2</sub>              | H <sub>2</sub>                                      | >0.165     |
| IX    | Model II and release of H <sub>2</sub>               | H <sub>2</sub>                                      | < 0.165    |

Table 4.2: Effect of different species on time exponent n [123]

From the experimental results, our proposal hypothesis here is that different temperatures can trigger different types of mobile species resulting in the discrepancy of n as presented in Table 4.2. Another inspected reason is the different NBTI recovery rates at different temperatures where the faster recovery may occur at higher temperature leading the different n values.

It is well-known that the saturation of defect generation in the gate oxide may lead to

the saturation of the BTI degradation, eventually impact the time slope n [35], however, the saturation effect was not clearly observed in our 1.8V pMOS after 2,000h stressed.

NBTI is a homogeneous effect depending on the oxide electric field applied to the gate [125]. Therefore, NBTI does not depend on lateral electric fields and it should not exhibit any gate length dependence. However, some published studies indicate that the  $|\Delta V_{th}|$  of p-MOSFET increases with the decreasing of channel length due to a spatially non-uniform degradation along the channel. It has been reported that the defect density near the gate edge and the gate source/drain overlapping regions is higher than that existing in the center region of the channel [126], [127], [128].

Our NBTI tests conducted on  $0.18\mu$ m and  $0.5\mu$ m gate length devices revealed the independence of BTI degradation. Our NBTI tests conducted on  $0.18\mu$ m and  $0.5\mu$ m gate length devices revealed the independence of BTI degradation on gate length value, i.e., the similar threshold voltage shifts have been obtained when applying the same stress conditions as shown in Figure 4.3 (a), implying that the defects are uniformly distributed in the whole channel of the transistors.

To investigate the role of  $|V_{ds}|$  in NBTI degradation, we performed the aging test with NBTI\_3 bias condition and compared the  $V_{th}$  with one suffering NBTI\_2 bias condition under 150°C and 210°C. The high  $|V_{ds}|$  in NBTI\_3 bias condition may activate both NBTI and HCI. In our case, NBTI degradation was not affected by  $|V_{ds}|$  for  $|V_{ds}|$  lower than 2V. The  $\Delta V_{th}$  under NBTI\_2 and NBTI\_3 are quite similar implying that HCI under NBTI\_3 is negligible and  $|V_{ds}|$  does not have a significant impact on NBTI degradation (Figure 4.3 (b)). With  $|V_{ds}|$  lower than 2V, it is expected that holes have less chance to gain the energy up to 4.5eV to become channel hot carriers [49].

In 3.3V pMOS, NBTI degradation under NBTI\_1\*, NBTI\_2\* and NBTI\_3\* are well fitted with the power-law for temperature equal to 150°C (Figure 4.4). However, we observed a saturation behavior of threshold voltage shift for temperature equal to 210°C (Figure 4.5) and we cannot fit it with a single power-law equation. At beginning of the test, the  $\Delta V_{th}$ features a time exponent close to  $t^{0.3}$ , while  $\Delta V_{th}$  of the rest of the test features a time exponent close to  $t^{0.18}$ . Like for the 1.8V devices, the role of  $|V_{ds}|$  in NBTI degradation appears not significant because the  $\Delta V_{th}$  under NBTI\_2\* and NBTI\_3\* condition are approximately



Figure 4.3: Measured NBTI-induced  $\Delta V_{th}$  as a function of stress time under NBTI\_1, NBTI\_2 (a) and NBTI\_2, NBTI\_3 (b) at 150°C and 210°C. Experimental data in Figure (a) and Figure (b) were collected on W/L=20/0.18µm and 20/0.5µm 1.8V pMOS.



Figure 4.4: Measured NBTI-induced  $\Delta V_{th}$  as a function of stress time under NBTI\_1\*, NBTI\_2\* (Figure (a) and NBTI\_2\*, NBTI\_3\* (Figure (b)) at 150°C. Experimental data collected on W/L=20/0.35 $\mu$ m, 20/0.5 $\mu$ m and 20/0.8  $\mu$ m 3.3V pMOS. Note that the measurement data of W/L=20/0.8 $\mu$ m in Figure (a) was missed due to the set-up issue as already mentioned in Table 3.8

equal as shown in Figure 4.4 (b) and Figure 4.5 (b).

As discussed in Chapter 2, the magnitude of the NBTI degradation was seen to be proportional to the applied gate stress voltage, i.e, higher negative voltages result in greater degradation. A study of NBTI degradation with varying gate oxide thicknesses [62] reported that the shift of threshold voltage  $\Delta V_{th}$  does not depend on the gate oxide thickness. When investigating NBTI on DUTs with a given oxide thickness, the degradation depending on the gate overdrive voltage  $V_{ov} = |V_{gs} - V_{th0}|$  is often observed, with this voltage being directly related to the oxide electric field ( $E_{ox} \approx V_{ov}/t_{ox}$ ). The prefactor A in Equation 4.1 is commonly seen to follow a power-law of the applied  $V_{ov}$ .

$$A \propto E_{ox}^{\gamma} \approx \left(\frac{V_{ov}}{t_{ox}}\right)^{\gamma} \approx \left(\frac{|V_{gs} - V_{th0}|}{t_{ox}}\right)$$
(4.2)

where  $\gamma$  is in typical range of [2.5-3] for Si device [61].

We fitted our experiment results to the Equation 4.2 and found that the values of  $\gamma$  are close to 3.3 for 1.8V pMOS and close to 3.0 for 3.3V pMOS (Figure 4.6(a). Contrary with the pre-factor *A*, the time exponent *n* is independent with the applied gate voltage [35].

The temperature dependence of NBTI degradation is well known to follow an Arrhenius law [35]:

$$\Delta V_{th} \propto exp(\frac{-E_a}{k_B T}) \tag{4.3}$$

where  $k_B$  is the Boltzmann constant, T is the stress temperature (in Kelvin), and  $E_a$  is the activation energy which was reported in the range of [0.06–0.08] eV [35], [0.1-0.2] eV [129], [130], [131], [132]. Our NBTI degradation results on 1.8V pMOS and 3.3V are following Arrhenius law with activation energy around [0.1 - 0.12] eV (Figure 4.6(b)).

Our NBTI model based on stress time, oxide field, and temperature can be summarized into a compact analytic form that corresponds to the observations discussed above:

$$\Delta V_{th} \approx Cexp(\frac{-E_a}{k_B T})(\frac{|V_g - V_{th}|}{t_{ox}})^{\gamma} t^{n(T)}$$
(4.4)

where n(T) implies the temperature dependence of the time exponent. When integrating NBTI model to the compact model, we choose n equals to 0.18 for  $T_{stress}$  higher than 200°C.



Figure 4.5: Measured NBTI-induced  $\Delta V_{th}$  as a function of stress time under NBTI\_1\*, NBTI\_2\* (Figure (a)) and NBTI\_2\*, NBTI\_3\* (Figure (b)) at 210°C. Experimental data collected on W/L=20/0.35, 20/0.5 $\mu$ m and 20/0.8 $\mu$ m 3.3V pMOS.



Figure 4.6: The power-law prefactors A are fitted to a linear line with the applied electric field  $E_{ox}$  at 150°C and 210°C (Figure (a)). Temperature dependence of NBTI following Arrhenius law with activation energy  $E_a$ =0.12eV and 0.1 eV for 1.8V pMOS and 3.3V pMOS, respectively. Experimental data collected on W/L=20/0.18  $\mu$ m 1.8V pMOS and W/L=20/0.35  $\mu$ m 3.3V pMOS.

#### **4.3.2 Positive Bias Temperature Instability (PBTI)**

PBTI degradation in nMOS is usually neglected due to its limited impact. Our results after 2,000 hours stress show that PBTI degradation under 150°C show limited  $\Delta$ Vth below 1.5%. However, PBTI becomes more pronounced at 210°C within the same stress period and bias conditions as the PBTI test at 150°C. PBTI degradation at 210°C also follows power-law with stress time and the prefactor A close to [0.01-0.02] and n close to 0.2 as shown in Figure 4.7.



Figure 4.7: Threshold voltage shift  $\Delta$ Vth associated with PBTI degradation under PBTI bias conditions at 150°C, 210°C and 230°C of W/L=20/0.18 $\mu$ m 1.8V nMOS.

### 4.4 Hot Carrier Injection Modelling

The body current is often considered as a criterion of HCI degradation. Therefore, the worst-case scenario is usually realized at DAHC bias conditions for which the maximum body current is obtained. With technology nodes lower than  $0.1\mu$ m, the worst-case situation occurs at CHE/CHH bias condition (|Vgs| $\approx$ |Vds|) for both p- and n-channel [133].

Considering that the threshold energy  $\Phi_B$  is 3.2 eV for electrons injected into the gate oxide [49], the HCI degradation has been assumed to occur since  $V_{dd}$  equal to 3.2V

is large enough. However, HCI degradation can be observed in advanced CMOS technologies with power supplies much lower than 3.2 V. Several mechanisms are responsible for heating up the channel carriers allowing hot carriers at low Vdd voltages injected into oxide layer: electron-phonon scattering (e-p), electron-electron scattering (e-e) and secondary impact ionization (II2) as discussed in Chapter 2. HCI degradation (both CHE and DAHC) is weakly dependent on the stress temperature [102], [103]. It has been reported that the HCI degradation in the case of the large gate length devices higher than  $0.1\mu$ m increases when the temperature decreases, whereas the HCI in ultra-scaled devices becomes more serious at high temperature [133].



Figure 4.8: The threshold voltage shift  $\Delta$ Vth under DAHC bias conditions at 25°C, 150°C, and 210°C of 1.8V nMOS. Experimental data collected on W/L=20/0.18 $\mu$ m and 20/0.5 $\mu$ m 1.8V nMOS.

We performed both DAHC and CHE bias condition at 25°C, 150°C and 210°C. Like BTI, the threshold voltage shifts due to HCI also obey the power law with stress time. DAHC and CHE impact on  $V_{th}$  degradation are the same at 25°C and 150°C. However, CHE exceeds greatly DAHC at 210°C which was unforeseen. Figure 4.8 and Figure 4.9 present the threshold voltage shift due to DAHC and CHE mechanisms. According to their related



Figure 4.9: The threshold voltage shift  $\Delta$ Vth under CHE bias conditions at 25°C, 150°C, and 210°C of 1.8V nMOS. Experimental data collected on (a) W/L=20/0.18  $\mu$ m and (b) 20/0.5  $\mu$ m of 1.8V nMOS.



power law values, DAHC exhibit poor relationship with temperature while CHE degradation becomes more and more serious at high temperature.

Figure 4.10: The threshold voltage shift  $\Delta V$ th under CHE and PBTI bias conditions at 150°C, 210°C and 230°C. Experimental data collected on W/L=20/0.18  $\mu$ m 1.8V nMOS.

HCI degradation at extreme temperature (210°C) exhibits a complex behavior, which is the combination of PBTI and intrinsic CHE damage. Nevertheless, PBTI cannot support the entire CHE degradation at 210°C. According to our results, the magnitude of the  $V_{th}$ shifts at 210°C due to PBTI is rather small compared with the one caused by CHE (Figure 4.10). Therefore, we expected that CHE is strongly dependent on temperature when stress temperature exceeds a critical value where it is a complex combination of PBTI and other mechanisms (e-e, p-e, II2...). To investigate the temperature dependence of CHE, we conducted additional CHE aging tests at higher temperature above 230°C up to 500 hours as shown in Figure 4.9. We found an Arrhenius behavior with an activation energy is around 0.48 eV and we found that the critical temperature is around 150°C where it may activate other mechanisms (Figure 4.11).

Our HCI characterization on different transistor sizes (W/L=20/0.18 $\mu$ m and 20/0.5 $\mu$ m) presents an important dependence of the degradation according to the gate length. As shown

in Figure 4.8 and Figure 4.9, the smaller transistor exhibits larger threshold voltage shift which is in accordance with literature [133].



Figure 4.11: Temperature dependence of CHE following Arrhenius law with activation energy  $E_a=0.48$  eV. Experimental data collected on W/L=20/0.18  $\mu$ m 1.8V nMOS.

HCI in pMOS can be negligible since threshold voltage shift due CHH degradation is below 1% after 2,000 hours applying stress at 25°C as presented in Figure 4.12.

The most commonly HCI model was firstly proposed by [102] in which the device time-to-failed follows an exponential dependence on  $1/V_d$ . According to our results, we have slightly modified this model. Depending on the stress bias and temperature conditions, we proposed the model for nMOS degradation as follows:

i) For temperatures lower than 150°C, the gate voltage  $V_{gs}$  is greater than threshold voltage and lower than drain voltage  $V_{ds}$  ( $V_{th} < V_{gs} \le V_{ds}$ ):

$$\Delta V_{th} = C_1 \cdot \left(\frac{W}{L}\right)^m \cdot exp\left(\frac{-\alpha}{V_{ds}}\right) t^n \tag{4.5}$$

For temperatures lower than 150°C, both CHE and DAHC are expected to be independent with temperature.  $\alpha$ = 1, C<sub>1</sub> and *m* are fitted parameter extracted from the experiments.

ii) For temperatures greater than 150°C, the gate voltage  $V_{gs}$  is larger than drain voltage  $V_{ds}$  and great large than threshold voltage  $V_{th}$  ( $V_{gs} \ge V_{ds} \gg (V_{th})$ :

$$\Delta V_{th} = C_2 \cdot \left(\frac{W}{L}\right)^m \cdot exp\left(\frac{-\alpha}{V_{ds}}\right) \cdot exp\left(\frac{-E_a}{k_B T}\right) \cdot t^n \tag{4.6}$$

Above 150°C, CHE model integrates Arrhenius law, indicating the larger degradation at higher temperature as discussed above.  $\alpha$ = 1, E<sub>a</sub>=0.48eV. C<sub>2</sub> and *m* are fitted parameter extracted from the experiments.



Figure 4.12: Threshold voltage shift  $\Delta$ Vth associated with HCI degradation under CHH bias conditions at 25°C of the 0.18 $\mu$ m and 0.5 $\mu$ m 1.8V pMOS

HCI degradations in 3.3V MOSFETs are not as serious as NBTI even at extremely high temperature (210°C) as in Figure 4.13.

### 4.5 Conclusion

The above discussed experimental observations on 1.8V and 3.3V devices with several wear-out mechanisms can be summarized as:

(i) Both CHE and NBTI mechanisms are dominant at extreme temperatures above  $200^{\circ}$  for

1.8V transistors. DAHC and PBTI mechanisms are insignificant.

(ii) NBTI is a serious issue of 3.3V pMOS; while HCI can be negligible.

In summary, Figure 4.14 presents the competition among several degradation mechanisms for 1.8V and 3.3V MOSFETs. The reliability models have been established based on the experimental observations. The next chapter will present our approach to implement these aging models into the circuit simulator.



Figure 4.13: Threshold voltage shift  $\Delta$ Vth associated with HCI degradation under CHE\* and DAHC\* bias conditions at 210°C of 3.3V nMOS. Experimental data collected on W/L=20/0.35, 20/0.5 and 20/0.8  $\mu$ m 3.3V nMOS.



Figure 4.14:  $\Delta V_{th}$  due to several wear-out mechanisms. Experimental data collected on W/L=20/0.18  $\mu$ m 1.8V MOSFETs (Figure (a)) and on W/L=20/0.35  $\mu$ m 3.3V MOSFETs.

# 5 | Integration of Aging Laws into circuit simulator

The previous chapter has introduced the mathematical equations for HCI/NBTI reliability models. In this chapter, we will focus on how to integrate these reliability models into a commercial software. First, a brief review of BSIM3v3 compact model for circuit simulation is presented.  $V_{th0}$  parameter in BSIM3v3 compact model is chosen to capture BTI/HCI degradation. After that, we introduces the Unified Reliability Interface (URI) which is an application program interface provided by Cadence that enable us to implement our reliability models into SPECTRE<sup>®</sup>. Then, we explain in detail the implementation procedure of the aging laws into SPECTRE<sup>®</sup>. The simulator embedded aging laws has the ability to predict aging behaviors of a circuit over time. This implementation is a preliminary step to develop a reliability tool for future ASIC designs in Schlumberger.

### 5.1 BSIM3v3 introduction

Along with the non-stop development of VLSI, circuit simulators (principally SPICE) have been considered as a necessary tools for circuit design to optimize performance and verify functionalities of circuits. Several commercial softwares such as SPECTRE<sup>®</sup> (Cadence<sup>®</sup>), SPICE (MicroSim), ELDO (Mentor Graphics), SSPICE (Silvaco) are widely employed SPICE for circuit simulations. The accuracy of the simulators is strongly dependent on the accuracy of the included device models. So far, device models have been divided into three categories: table lookup models [134], [135], numerical models [136], [137] and compact models, how-ever, table lookup models and numerical models are less feasible for circuit simulator than compact models [138], [139].

Compact models are mathematical equations of discrete elements (diodes, resistors, capacitors) connected to describe complex behaviors of the device in the circuit. They are mainly based on physics and are commonly used in today's simulators. Since the 1970s, hundreds of MOSFET compact models have been reported [140] and integrated into some

circuit simulators. At that time, many large semiconductor companies were in the race to develop their transistor compact model. Therefore, most of the existing compact models were confidential and proprietary; just a tiny number that was released for free are well-known and widely used. Some compact models such as MOS1, MOS2, MOS3, BSIM1, BSIM2, BSIM3, BSIM4 were popular thanks to free source code licenses and can be downloaded freely. This chapter will focus on BSIM3v3 compact model, which has been widely used by industry for the 0.5, 0.35, 0.25, and 0.18 $\mu$ m MOS technology nodes.

BSIM stands for Berkeley Short Channel IGFET Model. BSIM1 model was released for MOSFET 1 $\mu$ m (and above) by Device Group at University of California (Berkeley) in 1987. This model introduced many fitting parameters (which did not have any physical meaning) for each model parameter to improve the model scalibility, however, the accuracy of the model was not totally satisfying [141]. Furthermore, the channel length of MOSFETs has been continuously scaled down over years, raising challenges for device modelling. The appearance of new physical mechanisms in scaled devices forced BSIM to be extensively modified. As a result, compact model BSIM3v3 (BSIM3 version 3) was released in 1995 with significant improvements from BSIM1, BSIM2, and BSIM3v2 [142]. Table 5.1 provides the performance comparison of these models.

| Model   | Min        | Min          | Model    | $I_d$ accu- | $I_d$ ac- | Small   | Scalability |
|---------|------------|--------------|----------|-------------|-----------|---------|-------------|
|         | $L(\mu m)$ | $T_{ox}(nm)$ | continu- | racy in     | curacy    | signal  |             |
|         |            |              | ity      | strong      | in sub-   | parame- |             |
|         |            |              |          | inversion   | threshold | ter     |             |
| MOS1    | 5          | 50           | Poor     | Poor        | Not       | Poor    | Poor        |
|         |            |              |          |             | modeled   |         |             |
| MOS2    | 2          | 25           | Poor     | Poor        | Poor      | Poor    | Fair        |
| MOS3    | 1          | 20           | Poor     | Fair        | Poor      | Poor    | Poor        |
| BSIM1   | 0.8        | 15           | Fair     | Good        | Fair      | Poor    | Fair        |
| BSIM2   | 0.35       | 7.5          | Fair     | Good        | Good      | Fair    | Fair        |
| BSIM3v2 | 0.25       | 5            | Fair     | Good        | Good      | Good    | Good        |
| BSIM3v3 | 0.15       | 4            | Good     | Good        | Good      | Good    | Good        |

Table 5.1: Performance comparison of several compact models [140]

BSIM3v3 ccompact model is the physics-based, deep-submicron MOSFET model for circuit designs. It includes analytical equations to present the complex behaviour of the

transistor drain current,  $I_{ds}$ , as a function of gate voltage  $V_{gs}$ , drain voltage  $V_{ds}$ , body voltage  $V_{bs}$ , and geometries (width, length). These model equations contain several effects observed in modern MOS devices, i.e, short and narrow channel effects on threshold voltage, channel length modulation, velocity saturation, bulk charge effect, self-heating, subthreshold conduction, and so on [142]. In 1997, the Compact Model Council (CMC)<sup>1</sup> selected BSIM3v3 as the international first standard transistor model for IC simulation. Since then, it has been becoming popular in semiconductor industry.

# 5.2 Optimization of BSIM3v3 parameter for reliability simulation

It is well accepted that BTI and HCI induced physical damage impacts to channel mobility ( $\mu_0$ ) and flatband voltage ( $V_{FB}$ ), which in turn affect key MOSFET model parameters such as linear ( $I_{dsLIN}$ ), saturation ( $I_{dsSAT}$ ) drain current and threshold voltage ( $V_{th}$ ) [143], [144], [145], [146]. Therefore, to replicate the transistor failures, it is commonly adapted to tune many parameters in SPICE level simulations to predict it, which also varies from technology node to fabrication as well. According to [147] and [148], several BSIM parameters were modified to capture the aging behaviour such as  $V_{th0}$  (long-channel threshold voltage at zero substrate bias),  $\mu_0$  (low-field carrier mobility),  $v_{sat}$  (saturation velocity), and  $r_{dsw}$  (parasitic resistance per unit width). In [149],  $A_{qs}$  (gate bias coefficient of the bulk charge effect) and  $D_{sub}$  (Drain-Induced Barrier Lowering (DIBL) coefficient exponent in subthreshold region) were also taken into account to describe aging effects. In [150], seven parameters in original BSIM3v3 source code were tuned to simulate the impact of HCI, i.e,  $V_{th0}$ ,  $K_1$  (the first-order body-effect factor),  $\mu_0$ ,  $\mu_c$  (body-effect coefficient of mobility-degradation),  $A_0$ (channel-length dependency parameter of the bulk charge effect),  $A_{gs}$ , and  $K_{eta}$  (body-bias coefficient of the bulk charge effect). Therefore, the aging behaviours have been considered to be very subjective and difficult to predict.

Based on our aging experimental results, the transistors suffer from a large deviation

<sup>&</sup>lt;sup>1</sup>CMC is a collaborative group in the Electronic Design Automation industry focused on the standardization of SPICE models

a large degradation in saturation regime. Threshold voltages primarily affected by BTI and HCI were extracted using ESR method (section 3.4.4). We have investigated the dependency of several BSIM3v3 model parameters on the electrical output characteristics to determine the primary parameters that are affected due to the aging effect. In our case, we found that the threshold voltage shift defined in BSIM3v3 is enough to reproduce HCI/BTI degradation. Hereafter, we will discuss about several important BSIM3v3 model parameters and their close relationship with threshold voltage ( $V_{th}$ ), illustrating the major role of  $V_{th}$  to the output characteristics shift due to aging.

#### **Threshold Voltage Model**

Accurate modeling of threshold voltage  $(V_{th})$  is one of the critical requirements for proper simulation of device characteristics.  $V_{th}$  can be used as a reference point to distinguish different device's operation regimes. If  $|V_{gs}| > |V_{th}|$ , the device is operating in the strong inversion regime and the drift current is dominant. If  $|V_{gs}| < |V_{th}|$ , the device is in weak inversion (subthreshold) regime and the diffusion current becomes dominant. If  $|V_{gs}| \approx |V_{th}|$ , the device operates in the transition regime where diffusion and drift current are equal. In order to quantify BTI and HCI degradation, the shift of the threshold voltage  $\Delta V_{th}$  is often used since it represents the impact of charged defects in the gate oxide and at the interface on the transistor [143], [146].

The threshold voltage of a MOSFET for long channel length/width and uniform doping concentration is given as [142]:

$$V_{th} = V_{FB} + \phi_s + \gamma \sqrt{\phi_s - V_{bs}} = V_{th0} + \gamma (\sqrt{\phi_s - V_{bs}} - \sqrt{\phi_s})$$
(5.1)

where  $V_{FB}$  is the flat band voltage,  $V_{bs}$  is the body bias,  $\phi_s$  is the surface potential,  $V_{th0}$  is the ideal threshold voltage at zero volt substrate bias, and  $\gamma$  is the substrate bias effect coefficient.

When the gate length of the device is scaled below  $1\mu m$ , the threshold voltage expression includes several physical effects such as vertical non uniform effect, lateral non uniform doping effect, short channel effect, and narrow channel effect. It can be summarised as:

 $V_{th} = V_{th0} + V_{vertical-non-uniform-effect}$ 

- +  $V_{lateral-non-uniform-doping-effect}$
- $V_{short-channel-effect}$
- $V_{narrow-channel-effect}$

$$= V_{th0} + K_{1}(\sqrt{\phi_{s} - V_{bseff}} - \sqrt{\phi_{s}}) - K_{2}V_{bseff}$$

$$+ K_{1}(\sqrt{1 + \frac{N_{LX}}{L_{eff}}} - 1)\sqrt{\phi_{s}} + (K_{3} + K_{3b}V_{bseff})\frac{T_{ox}}{W_{eff} + W_{0}}\phi_{s}$$

$$- D_{VT0w}(exp(-D_{VT1w}\frac{W_{eff}L_{eff}}{2l_{tw}}) + 2exp(-D_{VT1w}\frac{W_{eff}L_{eff}}{l_{tw}}))(V_{bi} - \phi_{s})$$

$$- D_{VT0}(exp(-D_{VT1}\frac{L_{eff}}{2l_{t}}) + 2exp(-D_{VT1}\frac{L_{eff}}{l_{t}}))(V_{bi} - \phi_{s})$$

$$- (exp(-D_{sub}\frac{L_{eff}}{2l_{t0}} + 2exp(-D_{sub}\frac{L_{eff}}{l_{t0}}))(E_{tao} + E_{tab}V_{bseff})V_{ds}$$
(5.2)

Refer to [142] for detailed explanations of Equation (5.2) and related physical effects. Vertical non-uniform doping effect is related to vertical doping concentration which is gradually decreasing with the depth of the substrate. Lateral non-uniform doping effect is referred to lateral doping concentration which is higher in the region near drain/source than in the middle of the channel. As channel length shrinks, the lateral doping concentration is higher leading to the threshold voltage increase. The short channel effect and narrow channel effect are phenomenon related to feature size (length and width) and drain voltage. Therefore, these effects mentioned above cannot be affected by wear-out mechanisms. The shift of  $V_{th}$  in Equation 5.2 due to aging can be inferred from the shift of flatband voltage  $V_{FB}$ , which in turn leads to the shift of  $V_{th0}$ .

#### Mobility model

Surface carrier mobility is one of the important parameters of BSIM compact model which depends on process parameters and bias conditions, such as gate oxide thickness, doping concentration, threshold voltage  $V_{th}$ , gate voltage  $V_{qs}$ ... The unified equation of mobility is

given by:

$$\mu_{eff} = \frac{\mu_0}{1 + (E_{eff}/E_0)^{\nu}} \tag{5.3}$$

$$E_{eff} \approx \frac{V_{gs} + V_{th}}{6T_{ox}} \tag{5.4}$$

where  $T_{ox}$  is the gate oxide thickness.  $E_{eff}$  is considered as the average electrical field in the inversion regime.  $\mu_0$ ,  $E_0$  and  $\nu$  are obtained from experiment and they have different values for channel electrons and holes. Equation 5.3 and 5.4 show the close relationship between  $V_{th}$  and  $\mu_{eff}$ .

#### **Carrier drift velocity**

According to semiconductor physics, the velocity of charged carriers is directly proportional to the electric field for values lower than the critical field, and the proportionality constant is referred to as the carrier mobility. However, if the electric field is increased beyond a particular value where velocity is saturated, the charged carrier's velocity does not change in response to the electric field anymore [151]. In BSIM3v3, carrier drift velocity model is a semi-empirical saturation velocity model as follows:

$$\begin{cases} v = \frac{\mu_{eff}E}{1 + (E/E_{sat})}, \quad (E < E_{sat}) \end{cases}$$
(5.5a)

$$v = v_{sat}, \qquad (E > E_{sat}) \tag{5.5b}$$

where E is the electric field,  $E_{sat} = (2v_{sat})/\mu_{eff}$  is a critical field value. The carrier drift velocity is related to  $\mu_{eff}$ , therefore, the change in  $V_{th}$  due to degradation can indirectly impact the carrier drift velocity.

#### **Drain current model**

The current equation for both linear and saturation current is given as:

$$I_{ds} = \frac{I_{dso(Vdseff)}}{1 + \frac{R_{ds}I_{dso(Vdseff)}}{V_{dseff}}} (1 + \frac{V_{ds} - V_{dseff}}{V_A}) (1 + \frac{V_{ds} - V_{dseff}}{V_{ASCBE}})$$
(5.6)

where

$$V_{dseff} = V_{dsat} - \frac{1}{2}(V_{dsat} - V_{ds} - \delta + \sqrt{(V_{dsat} - V_{ds} - \delta)^2 + 4\delta V_{dsat}})$$
(5.7)

$$V_{dsat} = \frac{E_{sat}L(V_{gsteff} + 2v_t)}{A_{bulk}E_{sat}L + V_{gsteff} + 2v_t}$$
(5.8)

 $I_{ds0}$  is the intrinsic current,  $R_{ds}$  is a variable representing the influence of the parasitic resistances at the source and drain.  $V_{dseff}$  is the effective drain voltage,  $V_A$  is the Early Voltage.  $V_{ASCBE}$  is the early voltage due to the substrate current induced body effect and it is a strong function of  $V_{ds}$ .  $A_{bulk}$  is a parameter accounting for the bulk charge effect.  $E_{sat}$  is proportional with  $\mu_{eff}$ . Therefore, in the case of a threshold voltage  $V_{th}$  degradation due to the wear-out, drain current will decrease correspondingly.

### **5.3 Unified Reliability Interface Introduction**

Due to the demand for high reliability of the sub-micron semiconductor technologies, many Electronic Design Automation (EDA) vendors have offered some built-in degradation models based on SPICE simulation. Several reliability simulation tools are available such as BERT (University of California, Berkeley), MOSRA (Synopsys), ELSO-UDRM (Mentor Graphics), PRESTO (NXP semiconductors) and RelXpert (Cadence). However, it is challenging to validate their model accuracy for each given semiconductor technology. Because there are no standard transistor degradation models, aging simulations from different EDA vendors can obtain different results for the same technologies under the same aging conditions. For this reason, besides developing built-in models, EDA vendors also provide an Application Program Interface (API), allowing users to embed their degradation models into the circuit simulator.

At Schlumberger, Cadence's products are used to design and simulate circuits. Cadence's solution Unified Reliability Interface (URI) offers the possibility to create userdefined reliability models and integrate them into a simulator which can be SPECTRE<sup>®</sup>, SPECTRE<sup>®</sup> Accelerated Parallel Simulator (APS) or RelXpert. SPECTRE<sup>®</sup> simulator is used in the scope of this work. As its name indicated, URI is an interface that provides means for implementing the reliability models and interacting with Cadence's simulator.



Figure 5.1: URI Call Sequence

Our reliability models have been integrated successfully into SPECTRE<sup>®</sup> simulator allowing to modify BSIM3v3 model parameters due to the aging effect. It has been done with URI by writing a C or C++ dynamic library, called URI library. We used C language to write this library, and the whole code for implementation of aging laws can be found in Appendix B. The URI library contains required functions for reliability simulation, i.e, function

*calcA* for age rate calculation, *calcDeltaD* calculates delta degradation up to the simulation time in the transient time period, *calcDegradation* for degradation calculation at a specified future time, and *calcLifetime* for lifetime estimation. These functions can be identified and called by the SPECTRE<sup>®</sup> simulator during a reliability simulation. The URI call sequence is described in the Figure 5.1. When a reliability simulation is run, SPECTRE<sup>®</sup> simulator first loads the URI library and initializes reliability model's parameters for each transistor using *setupModel* and *addParam* functions. Then, a stress simulation (see details in 5.4.1), which is a transient analysis, is run. The functions *calcA* and *calcDeltaD* compute the age rate and degradation respectively due to HCI/NBTI at every time step of the transient analysis. The device's lifetime and final degradation are calculated by *calcLifetime* and *calcDegradation* functions. Finally, by using the function *scaleParam* URI library modifies BSIM3v3 parameter based on the calculated degradation.

One of the difficulties that we faced during the implementation of the reliability models was the limited access to BSIM3v3 parameters through URI. This limitation is due to Cadence's performance concern and to reduce the memory usage. For example, the NBTI degradation are modeled as Equation 5.9. It depends on the initial value of the threshold voltage,  $V_{th0}$ , which is a BSIM3v3 parameter. Since  $V_{th0}$  cannot be retrieved while running the reliability simulation, we introduced an additional reliability model parameter  $rel_V th0$ . Similar to other reliability model parameters (e.g: C,  $\gamma$ , n,...),  $rel_V th0$  is defined in model card and is read at the beginning of reliability simulation.  $rel_V th0$  is just an duplicate of  $V_{th0}$ . However,  $V_{th0}$  has different values depending on the device geometry (gate width and length), so selecting the correct value of  $V_{th0}$  for each device is difficult, especially in a circuit with hundreds of transistors with different sizes. This selection needs to be done automatically.

$$\Delta V_{th0} \approx Cexp(\frac{-E_a}{k_B T})(\frac{|V_{gs} - V_{th0}|}{t_{ox}})^{\gamma} t^{n(T)}$$
(5.9)

To overcome this obstacle, we have to add *if..else* conditional statement to the model card based on device's dimensions. In that way, we can get the right value of  $V_{th0}$  corresponding to different device's geometry and run the NBTI reliability simulation without accessing directly BSIM3v3 model parameters. Here is an example of the selection of  $V_{th0}$ :

```
simulator lang=spectre
parameters vth0_select=0
subckt nei (d g s b)
. . .
if ( 2.09e-007 <= w && w <= 5e-007 && 1.8e-007 <= 1 && 1 <= 5
  e - 007)
parameters vth0\_select = 0.59486757
}
if (2.09e-007 \le w \&\& w \le 5e-007 \&\& 5e-007 \le 1 \&\& 1 \le 1
  0.000200001)
parameters vth0_select = 0.59856139
}
if ( 5e-007 <= w && w <= 0.000200001 && 1.8e-007 <= 1 && 1 <=
   5e - 007){
parameters vth0\_select = 0.68878118
}
if (5e-007<= w && w <= 0.000200001 && 5e-007 <= 1 && 1 <=
  0.000200001)
parameters vth0_select = 0.58895269
}
ends nei
*relxpert: .agemodel neimod agelevel=104
. . .
*relxpert: +rel_vth0 = vth0_select
```

### **5.4 Reliability simulation with SPECTRE®**

The Figure 5.2 depicts all the steps in a reliability simulation with SPECTRE<sup>®</sup>. Netlist, SPICE models, and the reliability models created with URI are required for this simulation.



Figure 5.2: Reliability simulation with URI

First, a "fresh" simulation is run. The result of the "fresh" simulation is considered as an original/fresh state of devices. Next, a stress simulation is run to apply the stress conditions and calculate the degradation. Next, an aging simulation is carried out by applying the degradation calculated during the stress simulation. Finally, the "aging" simulation results can be compared to the fresh simulation to estimate the characteristic drift due to the aging effect. The relationship among fresh simulation, stress simulation and aging simulation is presented in Figure 5.3.



Figure 5.3: Relationship between the fresh simulation, stress simulation, and aging simulation.

#### 5.4.1 Reliability block

For running a reliability simulation with SPECTRE<sup>®</sup>, a reliability block needs to be defined in the netlist. It composes a group of syntax to instruct SPECTRE<sup>®</sup> how to run the reliability simulation. More precisely, it contains control statements, stress simulation statements and aging simulation statements:

- **Reliability control statements**: used to control how the simulation behaves, for example: defining the time at which we want to calculate degradation (aging time), the devices which will be included/excluded from the reliability simulation, the path where the reliability URI library can be found, ...
- Stress statements: used to define a stress simulation. The bias conditions in this simulation are used to calculate the degradation. If we want to use the reliability simulation to foresee the behaviors of a circuit in N years (aging time), the stress conditions need to be closed to the actual operating condition applied to the circuit. This is because we can only run the stress simulation in a small amount of time ( $t_{sim}$ ), and the degradation calculated during simulation time will be used to extrapolate the degradation after N years. Hence, the choice of the stress simulation is important and will affect the degradation result.

Aging statements: used to define an aging simulation. Similarly to stress simulation, aging simulation or post-stress simulation is a transient analyse. SPECTRE<sup>®</sup> simulator applies the degradation at aging time to BSIM3v3 parameters then run a simulation. The result of this simulation can be used to compare with the fresh simulation, for which circuit is not degraded.

An example of reliability block embedded in a circuit netlist is shown bellow:

```
// Reliability block
my_rel_block reliability {
// Control Statements
age time=[1y]
deltad value = 0.1
uri_lib file="../libURI.so" debug = 1 uri_mode=scaleparam
report_model_param value = yes
// Stress Statements
tran_stress tran stop=100ns param=Vds param_vec=[0ns 2 100ns
2] param_step=1ns
// Aging Statements
tran_aging tran stop=100ns param=Vds param_vec=[0ns 0 100ns
1.8] param_step=1ns
}
```

### 5.4.2 Reliability Graphical User Interface

There are two ways to run a reliability simulation. The first is creating reliability block directly in netlist which is a flexible way to configure and run reliability simulations with SPECTRE<sup>®</sup>. The second one is using Graphical User Interface (GUI) provided by Cadence. This approach can be done through Cadence Virtuoso Analog Design Environment (ADE). In ADE, reliability simulation can be chosen as Figure 5.4. Then, aging time, path to URI library, choice of simulator and other parameters can be configured as shown in Figure 5.5. Comparing to reliability block example in Section 5.4.1, these configurations are equivalent to the reliability control statements in the netlist. Since reliability model parameters, or fitted parameters, are read from model card, we need to add those parameters to model card and indicate path to these files, see Figure 5.6. An example of reliability simulation results is shown in Figure 5.7.



Figure 5.4: Reliability simulation with GUI

| F                                             | Reliability                                                                                                   |                                                                                                                                                                                                     |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Basic Aging Advanced HCI                      | Activate reliability analysis                                                                                 |                                                                                                                                                                                                     |
| Reliability Analysis                          | 299                                                                                                           | this function calculates the age rate value                                                                                                                                                         |
| Enable analysis                               |                                                                                                               | * returns age rate value if successful<br>*/urns age rate value if successful<br>double nmoshitCalcA( URI, Model *model, const URI Var *const uriVar,<br>const URI Four Konst anu const int infohum |
| Analysis Mode                                 | Reliability     Solution                                                                                      | URI_SHOREDINSSTATE still URI_InstState *st2 )  MMOSHIT *wwandel = ( IMOSHIT * )model:                                                                                                               |
| Simulator Mode                                | Spectre native ReiXpert                                                                                       | URI_MosVar *uriMosVar = ( URI_MosVar * )uriVar;<br>NMOSNITINSTSTATE *25 = ( NMOSNITINSTSTATE * )st2;<br>NMOSNITINSTERDISTSTATE ≠1 = ( NMOSNITSHAREDINSTSTATE * )st1;                                |
| Aging Simulation Mode                         | 310<br>311<br>312<br>312                                                                                      | double ageRate = 0.0;<br>double to: uriHosYar->tox;<br>float vgs = uriHosYar->ugs;<br>doat vg = uriHosYar->ugs;                                                                                     |
| Enable stress                                 | Choose Spectre simulator                                                                                      | float vtb = uriMostar-zvos;<br>float vtb = uriMostar-zvos;                                                                                                                                          |
| Enable aging                                  |                                                                                                               | oulde t = mymodel.>ka;<br>double KB = mymodel.>KB;<br>//aubu a dt semerature of remonant 2                                                                                                          |
| RelXpert options                              | Choose the aging time                                                                                         | <pre>//adjoc to coperation of composition -<br/>double T = env-steep + 273.15;<br/>if( fabs(vns) &lt; vtb) {</pre>                                                                                  |
| Mode                                          | ✓ Hot-Carrier Injection (HCI)<br>323<br>324                                                                   | ageRate = 0;<br>}                                                                                                                                                                                   |
|                                               | Negative Bias Temperature Instability (NBTI)     225     Docitive Bias Temperature Instability (NBTI)     327 | <pre>else {     ageRate = C * pow([fabs(vgs).fabs(mymodel-&gt;rel_vth0))/tox, mymodel-&gt;gama) * exp(-Ea/(KB*T));     ageRate = pow(ageRate, 1/(mymodel-&gt;kn));</pre>                            |
| Aging time                                    | 10 Years 938                                                                                                  | /<br>s2->agerate = ageRate;<br>if (isDebug ) {                                                                                                                                                      |
| Enable lifetime calculation                   | ✓ 332<br>334                                                                                                  | printf("mmosHitCalcA done for %s (%s) agerate is %.18f, \n*, s1->devName, s1->modName, s2->agerate);<br>}<br>return ageRate;   p oad your own roliobility librony                                   |
| Degradation criteria                          | 0.1                                                                                                           |                                                                                                                                                                                                     |
| Unified reliability interface (URI) libraries | )/degradation/my_project/apiexamples/libURI.so                                                                |                                                                                                                                                                                                     |
| URI mode                                      | agemos                                                                                                        |                                                                                                                                                                                                     |
| Append Type                                   | 🖲 none 🔾 dev 🔾 inline 🔾 sub                                                                                   |                                                                                                                                                                                                     |
|                                               | OK Cancel Defaults Apply Help                                                                                 |                                                                                                                                                                                                     |

Figure 5.5: Configuration for reliability simulation with GUI

| ABE L (1) Launch Session Setup Analyses Variables Outputs | - yen nei schematic<br><u>S</u> imulation <u>R</u> esults <u>T</u> ools <u>H</u> elp | cādence Upload ne<br>fitted para                                                                    | w Model Libraries included ameters of aging laws                                                                                                                                     |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Design Variables                                          | Enable                                                                               | spectre0: Model Library S                                                                           | stup                                                                                                                                                                                 |
| Name Model Libraries                                      | s<br>me/Signal/E                                                                     | /bip.scs<br>/cap.scs<br>/config.scs<br>/dio.scs<br>/mos.scs<br>/param.scs<br>/photo.scs<br>/res.scs | Section<br>tm<br>tm<br>default<br>tm<br>tm<br>3s<br>tm<br>tm<br>tm<br>tm<br>tm<br>tm<br><u>C</u><br><u>C</u><br><u>C</u><br><u>C</u><br><u>C</u><br><u>C</u><br><u>C</u><br><u>C</u> |
| Plot afte 2(3) MATLAB/Simulink                            | r simulation: Auto Plotting mode: Replace<br>  Status: Ready   T=27 C   Simu         | ator: spectre                                                                                       |                                                                                                                                                                                      |

Figure 5.6: Configuration for reliability simulation with GUI



Figure 5.7: Fresh simulation (red line) and aging simulation result (yellow line) of a Ring Oscillator after 2,000 hours applying stress at 235°C.

## 5.5 Implementing aging-law equations

### 5.5.1 Degradation during stress simulation

Both our HCI and NBTI degradation models followed the time power law,  $t^n$ :

$$\Delta D(t) = A \times t^n \tag{5.10}$$

where D stands for Degradation, A is a function of bias conditions, device geometries,...:

$$A = f(V_{ds}, V_{qs}, W, L, ...)$$
(5.11)

During our aging test, a set of DC bias conditions is applied to the transistors, and it's unchanged over time. However, in circuit simulation, we need to have the possibility of running simulations that represent a dynamic conditions of the circuit in reality. In other words, bias conditions of stress simulation are time-varying parameters. In order to satisfy this requirement, we have added time t as a parameter of A, it means:

$$A = f(V_{ds}, V_{gs}, W, L, t, ...)$$
(5.12)

We can rewrite the degradation equation using the quasi-static approximation [152]:

$$\Delta D(t_{sim}) = A.t_{sim}^n \tag{5.13}$$

$$\Delta D(t_{sim}) = (B.t_{sim})^n = \left[\int_0^{t_{sim}} B \, dt\right]^n \tag{5.14}$$

with  $B = A^{1/n}$ , and  $t_{sim}$  is the simulation time.

*B* is what we call age rate, the amount of degradation per unit of time. The quasi-static approximation allows *A* to be used as a function of time and the degradation to be calculated with time-varying bias conditions. The calculation of age rate and degradation during stress time for NBTI (Equation 4.4) is implemented in functions *pmosYenCalcA* and *pmosYenCal-cDeltaD* (alias of *calcA* and *calcDeltaD* respectively in figure 5.1) as below:

```
double pmosYenCalcA( URI_Model *model,
1
           const URI_Var *const uriVar,
2
           const URI_Env *const env, const int isDebug,
           URI_sharedInstState *st1, URI_InstState *st2 )
4
   {
5
       PMOSYEN *mymodel = ( PMOSYEN * )model;
6
       URI_MosVar *uriMosVar = ( URI_MosVar * )uriVar;
       PMOSYENINSTSTATE *s2 = ( PMOSYENINSTSTATE * )st2;
8
       PMOSYENSHAREDINSTSTATE *s1 = ( PMOSYENSHAREDINSTSTATE *
9
           )st1;
        \hookrightarrow
       double ageRate = 0.0;
10
       double tox = uriMosVar->tox;
11
```

```
float vgs = uriMosVar->vgs;
12
        float vds = uriMosVar->vds;
13
        float vth = uriMosVar->von;
14
15
        double C = mymodel->C;
16
        double Ea = mymodel->Ea;
17
        double KB = mymodel->KB;
18
        double T = env - temp + 273.15;
19
20
        if( fabs(vgs) < vth)</pre>
21
        {
22
            ageRate = 0;
23
            printf("mosfet is in cutoff mode, agerate is set to
24
             → 0 vgs = %f vth=%.15f for %s (%s) \n", vgs, vth,
             → s1->devName, s1->modName);
        }
25
        else
26
        {
27
            ageRate = C *
28
             → pow((fabs(vgs)-fabs(mymodel->rel_vth0))/tox,
             \rightarrow mymodel->gama) * exp(-Ea/(KB*T));
                 ageRate = pow(ageRate, 1/(mymodel->n));
29
        }
30
31
        if (ageRate < 0.0) abort();</pre>
32
        s2->agerate = ageRate;
33
        if ( isDebug ) {
34
            printf( "pmosYenCalcA done for %s (%s) agerate is
35
                %.18f, \n", s1->devName, s1->modName,
             \hookrightarrow
                s2->agerate);
             \hookrightarrow
```

```
}
36
        return ageRate;
37
   }
38
39
   double pmosYenCalcDeltaD( URI_Model *model,
40
            const URI_Var *const uriVar, const int isDebug,
41
            URI_sharedInstState *st1, URI_InstState *st2,
42
            const URI_Env *const env )
43
   {
44
        PMOSYEN *mymodel = ( PMOSYEN * )model;
45
        PMOSYENINSTSTATE *s2 = ( PMOSYENINSTSTATE * )st2;
46
        URI_MosVar *uriMosVar = ( URI_MosVar * )uriVar;
47
        PMOSYENSHAREDINSTSTATE *s1 = ( PMOSYENSHAREDINSTSTATE *
48
         \hookrightarrow
           )st1;
49
        double deltaD = s2->deltaD;
50
        double n = mymodel->n;
51
        double ageRate = s2->agerate;
52
53
        if(ageRate > 0.0)
54
        {
55
            double tmpDeg = s2->agerate * uriMosVar->dt;
56
            deltaD = pow( pow( deltaD, 1.0 / n ) + tmpDeg, n );
57
            s2 \rightarrow deltaD = deltaD;
58
        }
59
60
        if ( isDebug ) {
61
            printf( "pmosYenCalcDeltaD done for %s (%s),
62
                deltaD=%.15f, ageRate=%.18f\n",s1->devName,
             \hookrightarrow
               s1->modName, deltaD, ageRate);
             \hookrightarrow
```

```
63 }
64 return deltaD;
```

}

65

1

2

4

5

6

7

8

#### 5.5.2 Degradation at aging time

Aging time is usually in the order of several years. We don't have enough computation resource to run the simulation over a long period of time. Even if we had enough resource, time is a constraint factor. Hence, we need to find a way to accelerate the simulation or extrapolate the degradation at aging time. During the stress simulation we have calculated the degradation as equation 5.13. At aging time *t*, we have:

$$\Delta D(t) = A.t^n \tag{5.15}$$

So the degradation at aging time *t* can be extrapolated as:

$$\Delta D(t) = \left(\frac{t}{t_{sim}}\right)^n \times \Delta D(t_{sim})$$
(5.16)

Combining Equation 5.14 and Equation 5.16 allows us to implement the reliability models to Cadence simulator. This is implemented in function *pmosYenCalcDegradation* (an alias of *calcDegradation* in Figure 5.1):

```
PMOSYENSHAREDINSTSTATE *s1 = ( PMOSYENSHAREDINSTSTATE *
9
            )st1;
        \hookrightarrow
        double deg;
10
11
        if ( isDebug ) {
12
            printf( "Starting CalcDegradation(): ( dev: %s; mod:
13
             }
14
15
        deg = s2->deltaD * pow( futuretime / ( env->tStop -
16
            env->tStart ), mymodel->n );
        \hookrightarrow
        if ( isDebug ) {
17
            printf( "pmosYenCalcDegradation done, deg=%f \n",
18
             \hookrightarrow
               deg );
        }
19
        s2 \rightarrow totaldeg = deg;
20
        return deg;
21
   }
22
```

#### 5.5.3 Scaling BSIM3v3 parameter and calculation of lifetime

In our reliability model, the degradation at aging time corresponds to the shift of BSIM3v3 parameter,  $V_{th0}$ . This shift is a positive value. The absolute value of degraded threshold voltage are always larger than the absolute value of its fresh value, which means:

$$|V_{th0}(t)| = |V_{th0}(t=0)| + \Delta V(t)$$
(5.17)

with  $\Delta V(t) > 0$ .

So, for p-type MOS device, the degraded  $V_{th0}(t)$  is:

$$V_{th0}(t) = V_{th0}(t=0) - \Delta D(t)$$
(5.18)

For n-type MOS devices, we have:

$$V_{th0}(t) = V_{th0}(t=0) + \Delta D(t)$$
(5.19)

The function *pmosYenScaleParam* (an alias of *scaleParam* in Figure 5.1) below shows the implementation for scaling BSIM3v3 parameter,  $V_{th0}$ .

```
double pmosYenScaleParam( URI_Model *model,
           const double age, const char *const name,
2
           const double value, const int isDebug,
           const URI_Var *const uriVar, const
Δ
                URI_sharedInstState *const st1,
            \hookrightarrow
           const URI_Env *const env, const URI_InstState *const
5
                st2 )
            _
   {
6
        PMOSYEN *mymodel = ( PMOSYEN * )model;
7
        PMOSYENSHAREDINSTSTATE *s1 = ( PMOSYENSHAREDINSTSTATE *
8
            )st1;
         \rightarrow
9
        if ( !strcasecmp( name, "VTH0" ) ) {
10
            PMOSYENINSTSTATE *s2 = ( PMOSYENINSTSTATE * )st2;
11
            double vthdeg = s2->totaldeg;
12
            double sign;
13
            if(value < 0.0) sign = -1;
14
            else sign = 1;
15
            double degraded = value + sign* vthdeg;
16
            printf( "Beginning with vth0 %.15f, deg=%f
                                                                ending
17
                 value %.15f, defined para %.15f Starting
              \rightarrow 
                 ScaleParam(): %s ( dev: %s; mod: %s ) \n", value,
             \hookrightarrow
                 vthdeg, degraded, mymodel->rel_vth0, name,
             \hookrightarrow
                 s1->devName, s1->modName );
             \hookrightarrow
```
```
if(fabs(value - mymodel->rel_vth0) >
18
                 fabs(0.00001*mymodel->rel_vth0))
             {
19
                 printf("You have change the size of nmos/pmos,
20
                      please readapte the value of rel_vth0,
                      provied value %.15f, it should be %.15f\n",
                   <u>ے</u>
                      mymodel->rel_vth0, value);
                    \rightarrow 
                  abort();
21
             }
22
             return degraded;
23
        } else {
24
             return value;
25
        }
26
   }
27
```

By giving a specific degradation at which the device is considered to failure, for example 10% of  $V_{th0}$ , we can calculate the time required for this event to happen. This time is called the lifetime of the device. The degradation at lifetime can be given as an input to URI library via control statements of reliability block, see 5.4.1. From the Equation 5.16, we have the expression for the lifetime as below:

$$t = \left(\frac{\Delta D(t)}{\Delta D(t_{sim})}\right)^{1/n} t_{sim}$$
(5.20)

The lifetime calculation is implemented in function *pmosYenCalcLifetime()* (an alias of *calcLifeTime* in Figure 5.1):

double pmosYenCalcLifetime(URI\_Model \*model, const double age, const double degAtLifetime, const int isDebug, URI\_sharedInstState \*st1, URI\_InstState \*st2, const URI\_Env \*const env)

```
{
5
       PMOSYEN *mymodel = ( PMOSYEN * )model;
6
       PMOSYENINSTSTATE *s2 = ( PMOSYENINSTSTATE * )st2;
7
       PMOSYENSHAREDINSTSTATE *s1 = ( PMOSYENSHAREDINSTSTATE *
8
       → )st1;
       double lt;
9
10
       if ( isDebug ) {
11
           printf( "Starting CalcLifeTime(): ( dev: %s; mod: %s
12
            → )\n", s1->devName, s1->modName );
       }
13
14
       lt = ( env->tStop - env->tStart ) * pow( degAtLifetime /
15
       \rightarrow s2->deltaD, 1 / mymodel->n );
       if ( isDebug ) {
16
           printf( "pmosYenCalcLifetime done. Lifetime is
17
            }
18
       return lt;
19
   }
20
```

# 5.6 Conclusion

In this chapter, we have given an introduction of the BSIM3v3 compact model for circuit simulation. Besides, we have identified aging models following power law - for which a DC-to-transient translation is possible for reliability simulation. C code was used to build a dynamic library for URI supporting the integration of aging laws into SPECTRE<sup>®</sup> simulator. The circuit simulator embedded aging laws allows us to anticipate the electrical characteristic due to wear-out mechanisms, as well as the lifetime of a circuit at the early design time. This implementation is the primary step to develop the reliability tool for circuit design using SPECTRE<sup>®</sup> in Schlumberger.

# 6 Verification and Validation of the compact model including aging laws

The intensive aging test campaign and the consistency of the obtained results presented in the previous chapter are important for the accuracy of the reliability simulation. This chapter will focus on validating reliability models implemented in SPECTRE<sup>®</sup> simulator at the circuit level. First, the excellent agreement of aged measurements and aged simulations at the transistor level laid the foundation for validating the proposed aging laws at the circuit level. The circuits used in this work are Inverters and Ring Oscillators, which are the primary circuits for aging assessments. The implementation of reliability models into SPECTRE<sup>®</sup> simulator allows for investigating the impact of aging degradation of a circuit under several biases and temperature stress conditions, regardless of various transistor dimensions.

# 6.1 Transistor level

The NBTI/HCI models presented in the previous chapter have been implemented into SPECTRE<sup>®</sup> simulator. The  $V_{th0}$  evolution as a function of time has been modeled based on the aging test results to simulate the degradation behavior of single transistors observed from experiments.

The compact model provided by the foundry just ensures DC characteristics accuracy lower than 175°C. Therefore, beyond this critical temperature, there is a large discrepancy between simulation and measurement ( $\approx$ 14%). Before performing aging simulation, BSIM3 parameter (V<sub>th0</sub>) has been slightly modified to obtain the better agreement between measurement and simulation of fresh transistors. We present in Figure 6.1 the schematic of the circuit for reliability simulation of a single transistor. Reliability simulations of a 1.8V nMOS and pMOS under CHE and NBTI\_2 stress conditions were performed to validate the proposed aging laws. We obtained very good accuracy compared to experimental results even at extreme temperature close to 210°C as shown in Figure 6.2 and Figure 6.3.



Figure 6.1: Schematic of 1.8V nMOS transistor for reliability simulation.

In order to reproduce the degradation in the aging tests, we need to apply the exact similar stress conditions in the experiments for reliability simulation. A feasible way is to define the aging conditions in the Reliability Block of the circuit netlist. An example of Reliability Block to run the reliability simulation for 1.8V nMOS under CHE stress condition is shown bellow:

```
// Fresh Statements
change0_0 alter param=Vgs value=1.8
change0_1 alter param=temp value=210
tran_fresh tran stop=100ns param=Vds param_vec=[0ns 0 100
ns 1.8] param_step=1ns
// Reliability Block
rel reliability {
    // Control Statements
    enable_ade_process value=yes
    age time=[2000.0000h]
    accuracy level=1
```

```
uri_lib file = ".../libURI.so"
// Stress Statements
change1_0 alter param=Vgs value=2
change1_1 alter param=temp value=210
tran_stress tran stop=100ns param=Vds param_vec=[0ns 2
100ns 2] param_step=1ns
// Aging Statements
change2_0 alter param=Vgs value= 1.8
change2_1 alter param=temp value=210
tran_aging tran stop=100ns param=Vds param_vec=[0ns 0 100
ns 1.8] param_step=1ns
}
```

First, the fresh simulation (at  $t_{stress}=0$ ) will be performed by taking the conditions included in the *Fresh Statements*. Note that the reliability simulation is just available for transient analysis allowing to compute the circuit response as a function of time. Therefore, we assigned  $V_{ds}$  is a transient parameter which can be swept with time. For example, indicating in the code above, we simulated the  $I_{ds}$ - $V_{ds}$  curve at  $V_{gs}=1.8V$  and T=210°C, while the  $V_{ds}$  is swept from 0 to 1.8V during 0ns to 100ns duration.

Then the second simulation applies the stress conditions and stress duration that are defined in *Control Statements* and *Stress Statements*. As in the code above, we applied a stress conditions  $V_{gs}=2V$  and  $V_{ds}=2V$  ( $V_{ds}$  is constant at 2V during the sweep from 0ns to 100ns). Stress duration is 2,000 hours and stress temperature is 210°C. The degradation will be calculated depending on the stress conditions and extrapolated to 2,000 hours.

The third simulation (aged simulation) will be performed with the same conditions as the fresh simulation to show the shift of electrical characteristics due to transistor degradation.



Figure 6.2: Comparison of aged simulations and aged measurements of a 1.8V nMOS (W/L=20/0.18 $\mu$ m) under CHE bias condition at 25°C, 150°C and 210°C after 2,000h stress. The values of V<sub>gs</sub> are 0.9V, 1.2V, 1.5V and 1.8V, respectively.



Figure 6.3: Comparison of aged simulations and aged measurements of a 1.8V pMOS (W/L=20/0.18 $\mu$ m) under NBTI\_2 bias condition at 25°C, 150°C and 210°C after 2,000h stress. The values of V<sub>sg</sub> are 0.9V, 1.2V, 1.5V and 1.8V, respectively.

# 6.2 3.3V CMOS Inverters

The aging tests performed on 3.3V single transistors have shown that HCI and PBTI have a minor impact, while NBTI is dominant (Chapter 4). The NBTI model proposed in the previous chapter has been embedded into the SPECTRE<sup>®</sup> simulator, and it has shown an excellent agreement with measurements at the single transistor level. This section presents an experimental investigation of NBTI impact on CMOS inverters in which we applied a set of DC voltages at 150°C and 210°C for 2,000 hours. The results have shown that NBTI induces a shift in the inverter Voltage Transfer Curve (VTC), and it worsens under both elevated temperatures and high negative stress voltages. Many studies of NBTI impact on CMOS inverter reliability have been reported [153], [154], [155], [156], [157], [158]. Therefore, this section does not intend to give a deep physics and analysis of NBTI on inverter degradation. We will focus on validating and verifying the reliability models in the circuit simulator for as simple topology as the inverter. This validation will then be extended to the complicated circuit presented in the next section.

## 6.2.1 Inverter description

The samples under test are two types of CMOS inverter, denoted as Inv\_1 and Inv\_2. Inv\_1 has aspect ratios of 60/5um for pMOS and 30/5um for nMOS as shown in Figure 6.4. Inv\_2 has aspect ratios of 10/5um for pMOS and 5/5um for nMOS. Both of them are fabricated in  $0.35\mu$ m CMOS technology qualified for high temperature applications.

The initial characterizations for Inv\_1 and Inv\_2 were performed at 25, 150, and 210°C. Inverter Voltage transfer curves (VTC) of five samples of each inverter type were measured to evaluate the dispersion of the fresh measurements. Figure 6.5 and Figure 6.6 present the stability and consistency of the inverter VTC at different temperatures. The simulation result at 25°C is not well fitted with measurements. This difference may be related to the process deviation. However, simulation result tends to converge with measurement results at higher temperatures.



(a)

Figure 6.4: Schematic of Inv\_1

# 6.2.2 Inverter aging test

The aging tests on inverters were carried out on fully automated test benches. It includes power supplies for applying stress voltages, and Keithley source meters (2410SM) for voltage measurements. The DUTs were placed on the oven to perform the test at 150 and 210°C. The test protocol for Inv\_1 and In\_2 is as follows: during the aging test phase, a zero voltage was applied to the inverter input, while a voltage of 3.6V was applied to the V<sub>dd</sub> and inverter output pads as Figure 6.7 [155], [156], [157], [158]. Therefore, during the aging phase, only pMOS of the inverter is stressed with V<sub>sg</sub>=3.6V and V<sub>sd</sub>=0V. This stress condition is expected to activate intrinsic NBTI mechanism in pMOS. The general idea for this aging configuration is to investigate the impact of pMOS degradation due to NBTI mechanism on the overall circuit behavior. During the measurement phase, inverter were switched to Keithley source meters. A conventional DC configuration was used for the measurement phase where a DC voltage of 3V was applied to V<sub>dd</sub>, the inverter inputs were swept from 0 to 3V with step size 0.2V and the outputs were monitored (measured). We encrypted a Python program to automate the switch between stress and measure configurations. The duration of the aging tests are 2,000 hours.



Figure 6.5: Inv\_1 initial characterizations on five samples at several temperatures and the associated simulation results.



Figure 6.6: Inv\_2 initial characterizations on five samples at several temperatures and the associated simulation results.



Figure 6.7: CMOS inverter configuration under NBTI stress



Figure 6.8: Configuration of an inverter for reliability simulation.

# 6.2.3 Reliability simulation results

Many published researches have reported the impact of NBTI on the CMOS inverter

voltage transfer curve [153], [154],[155], [156], [157], [158]. According to these results, VTC is shifted to the left due to NBTI degradation and the magnitude of the VTC shift increases with increased applied field and/or increased stress time. Therefore, we have performed reliability simulation on SPECTRE<sup>®</sup> under various stress voltages and stress time. The configuration for inverter reliability simulation is presented in Figure 6.8.

First, we run reliability simulation for Inv\_1 with  $V_{dd(stress)}$  equal to 2.5V, 3.6V and 3.9V at 210°C. The zero voltage is applied to the input all time during 2,000 hours stress. The aging simulation results at 2,000h are shown in Figure 6.9. We obtain the VTC shift increasing with increased  $V_{dd(stress)}$  as expected.



Figure 6.9: The aging simulation results of Inv\_1 at 2,000h stress under T=210°C and  $V_{dd(stress)}$ = 2.5V, 3.6V and 3.9V.

Then, we try another reliability simulation for Inv\_1 with the constant  $V_{dd(stress)}=3.6V$  with increased stress time. The zero voltage is applied to the inverter input all time during the stress phase. The simulation results after 2,000h, 5,000h and 10,000h are shown in the Figure 6.10. We get the VTC gradually shift to the left which is an excellent agreement with

the results in literature. Therefore, these simulation results have validated our approach. SPECTRE<sup>®</sup> simulator including our reliability models has the accurate capability of predicting the aging behavior of the circuit electrical characteristics.



Figure 6.10: The aging simulation results of Inv\_1 at 2,000h stress under T=210°C and  $V_{dd(stress)}$ = 3.6V. The stress time are 2,000h, 5,000h and 10,000h. The aging time shown in this figure has been converted equivalently in seconds.

# 6.2.4 Reliability simulation results

We have conducted aging tests on Inv\_1 and Inv\_2 at  $V_{dd}$ =3.6V and stress temperatures are 150 and 210°C for 2,000h. Before running the reliability simulation, the  $V_{th}$  of nMOS and pMOS are slightly modified (±0.02 – 0.05V) to fit the fresh simulation with the fresh measurements. Finally, aged simulations are well fitted with the aged measurements even at extreme temperature as 210°C as shown in Figure 6.11 and Figure 6.12.



Figure 6.11: Comparison of measurements and simulations of Inv\_1



Figure 6.12: Comparison of measurements and simulations of Inv\_2

# 6.3 Ring Oscillators

In previous sections, the aging models have shown an accuracy in reproducing experimental characteristics drifts in transistor-level and basis CMOS inverters. This section will present the aging measurements on several Ring Oscillators (ROs) fabricated in the  $0.18\mu$ m and  $0.35\mu$ m CMOS technology qualified for high temperatures. The resulting drifts will be compared to reliability simulations to assess the accuracy of the proposed reliability models in a complicated circuit and its computational efficiency in the SPECTRE<sup>®</sup> circuit simulator after implementing aging laws.

# 6.3.1 Ring Oscillator description

Ring Oscillator is the basic digital circuit that is frequently used to quantify the performance of digital products during the development of technology. Our team in Schlumberger has conducted a massive aging test campaign on several types of RO at different  $V_{dd}$  voltage and temperature conditions to validate the quality of the technology. In this work, we will take into account 16 RO types. Eight RO types fabricated in 0.18µm technology are denoted as RO\_1 to RO\_8, and the other eight types of RO fabricated in 0.35µm technology are named as RO\_9 to RO\_16. The RO\_1 will be described in detail first.

The basic block diagram of RO\_1 is shown in Figure 6.13. It consists of a NAND gate (NANDx1) and 12 ring oscillator units (dlm\_ringo1\_unit) as elementary circuit blocks of an odd number. The output of the last inverter is looped back to one of the inputs of a NAND gate. The output buffer (BUFx1) is used to drive a large load. A ring oscillator made up of inverters and a NAND gate makes it possible to start the oscillations of the circuit through the ENABLE logic signal as input. The frequency divider placed at the output reduces the raw RO frequency by one fourth, allowing the signal to go through long cable from the oven to the measurement instrument.



Figure 6.13: Basic block diagram

#### NAND gate (NANDx1)

The NAND gate placed at the input of the inverter chain allows the start or stop of the RO operation. The ENABLE input signal of the NAND gate triggers switching at the input of the first CMOS inverter, causing the oscillation and propagation of the signal to the last inverter. NAND gate is composed of pMOS L/W= $1.01\mu$ m/ $0.18\mu$ m and nMOS L/W= $0.89\mu$ m/ $0.18\mu$ m. The schematic of NAND gate is shown in Figure 6.14.



Figure 6.14: Schematic of NAND gate in RO\_1.

#### Ring oscillator unit (dlm\_ringo1\_unit)

The characteristics of a RO are related to the number of logic gates or stages. In our case, RO\_1 consists of a NAND gate connected with 12 ring oscillator units. A ring oscillator unit consists of an inverter (INVx1) and a buffer (BUFx1). The transistor dimensions forming the inverter (INVx1) are: W/L=1.41/0.18 $\mu$ m for pMOS and W/L=0.58/0.18 $\mu$ m for nMOS. This inverter cell and buffer cell have the smallest size in our digital test chip using in this work. The schematic of inverter (INVx1) and the buffer (BUFx1) is presented in Figure 6.15 and Figure 6.16, respectively.



Figure 6.15: Schematic of ring oscillator unit (dlm\_ringo1\_unit)



Figure 6.16: Schematic of the buffer (BUFx1)

### Frequency divider (dlm\_ringo\_div1v8)

A frequency divider is placed at the output of the inverter chain, allowing to measure of the frequency because it must be less than 1 MHz at the output of the divider to avoid noise and measurement inaccuracy. The structure of the frequency divider is depicted in Figure 6.17.



Figure 6.17: Schematic of frequency divider.

#### **RO** characteristics

RO1 uses minimum size inverter cell (INVx1) with an extra load of minimum buffer cell (BUFx1). We have performed initial characterizations on eleven RO\_1 devices. The frequency range of RO1\_1 at room temperature is 100 to 180 MHz with  $V_{dd}$  varying from 1.35V to 1.95V as shown in Figure 6.18a. As expected, ring oscillator frequency increases as the increase of supply voltage and decreases as the increase of temperature. The frequency dispersion of RO\_1 is reduced at high temperatures as in Figure 6.18b. This observation is similar with initial characterizations at transistor level (Appendix A), where the dispersion of drain current is smaller at higher temperatures.



Figure 6.18: RO1 frequency dependence on  $V_{dd}$  and temperature. Eleven RO\_1 devices was taken into account for initial characterizations before the aging tests.

### Description of RO\_2 to RO\_16 for aging test

RO\_1 to RO\_8 were designed with 1.8V CMOS transistors ( $0.18\mu$ m CMOS technology). The detailed information of the circuit schematics of RO\_2 to RO\_16 can be found in Appendix C.

• RO\_2 uses minimum size inverter cell (INVx1) as RO\_1 with an extra load of x8 buffer cell (BUFx8). Due to the higher load cell, ring oscillator frequency is less than half of

ring oscillator frequency of RO\_1. At room temperature ring oscillator range is from 45 to 77 MHz at room temperature with  $V_{dd}$  varying from 1.35V to 1.95V.

- RO\_3 uses x8 size inverter cell (INVx8) with an extra load of x8 buffer cell (BUFx8). RO\_3 provides the highest ring oscillator frequency compared to the rest. At room temperature, Ring oscillator frequency range is 120 to 200 MHz with  $V_{dd}$  varying from 1.35V to 1.95V.
- RO\_4 uses x8 size inverter cell (INVx8) with an extra load of four of x8 buffer cell (BUFx8). Oscillator frequency range at room temperature is 75 to 132MHz with  $V_{dd}$  varying from 1.35V to 1.95V.
- RO\_5 uses minimum size 2-input NAND cell (NANDx1) with an extra load of x4 buffer cell (BUFx4). The other input of the NAND cell is connected to high level. Oscillator frequency range at room temperature is 54 to 98MHz with V<sub>dd</sub> varying from 1.35V to 1.95V.
- RO\_6 uses minimum size 2-input NOR cell (NORx1) with an extra load of x4 buffer cell (BUFx4). The other input of the NOR cell is connected to low level. Oscillator frequency range at room temperature is 45 to 88MHz with V<sub>dd</sub> varying from 1.35V to 1.95V.
- RO\_7 uses minimum size OR-NAND cell (OR-NANDx1) with an extra load of x4 buffer cell (BUFx4). The ring oscillator input is connected to one of OR input. The other OR input is connected to low level, and input of NAND is connected to high level. Oscillator frequency range at room temperature is 36 to 67MHz with V<sub>dd</sub> varying from 1.35V to 1.95V.
- RO\_8 uses minimum size AND-NOR cell (AND-NORx1) with an extra load of x4 buffer cell (BUFx4). The ring oscillator input is connected to one of AND input. The other AND input is connected to high level, and input of NOR is connected to low level. Oscillator frequency range at room temperature is 38 to 70 MHz with  $V_{dd}$  varying from 1.35V to 1.95V.

Ring oscillator RO\_9 to RO\_16 were designed with 3.3V CMOS transistors (0.35 $\mu$ m CMOS technology). Configuration of RO\_9 to RO\_16 are exactly as RO\_1 to RO\_8. The difference is the transistor type used for ring oscillator. In general, ring oscillator frequency by 3.3V CMOS transistor (RO\_9 to RO\_16) are faster than that of 1.8V CMOS transistor (RO\_1 to RO\_8) at room temperature. However, at high temperature, 3.3V CMOS transistor is slower than 1.8V CMOS transistor.  $V_{dd}$  dependency is smaller on 3.3V CMOS transistor than 1.8V CMOS transistor.

- RO\_9 uses minimum size inverter cell (3V\_INVx1) with an extra load of minimum buffer cell (BUFx1). Oscillation frequency at room temperature is 116 to 153MHz with the  $V_{dd}$  voltage varying from 2.7V to 3.9V.
- RO\_10 uses minimum size inverter cell (3V\_INVx1) with an extra load of x8 buffer cell (3V\_BUFx8). Oscillation frequency at room temperature is 63 to 84MHz with the V<sub>dd</sub> voltage varying from 2.7V to 3.9V.
- RO\_11 uses x8 size inverter cell (3V\_INVx8) with an extra load of x8 buffer cell (3V\_BUFx8). RO\_11 oscillation frequency at room temperature is 160 to 210 MHz with the  $V_{dd}$  voltage varying from 2.7V to 3.9V. This is the fastest ring oscillator in the digital test chip using in this work. Ring oscillator frequency on RO\_11 (3.3V gate) is faster than that of RO\_3 (1.8V gate) at room temperature.
- RO\_12 uses x8 size inverter cell (3V\_INVx8) with an extra load of four of x8 buffer cell (3V\_BUFx8). RO\_12 oscillation frequency at room temperature is 100 to 130 MHz with the V<sub>dd</sub> voltage varying from 2.7V to 3.9V.
- RO\_13 uses minimum size 2-input NAND cell (3V\_NANDx1) with an extra load of x4 buffer cell (3V\_BUFx4). The other input of the NAND cell is connected to high level. RO\_13 oscillation frequency at room temperature is 69 to 94 MHz with the V<sub>dd</sub> voltage varying from 2.7V to 3.9V.
- RO\_14 uses minimum size 2-input NOR cell (3V\_NORx1) with an extra load of x4 buffer cell (3V\_BUFx4). The other input of the NOR cell is connected to low level.
   RO\_14 oscillation frequency at room temperature is 66 to 91MHz with the V<sub>dd</sub> voltage

varying from 2.7V to 3.9V.

- RO\_15 uses minimum size OR-NAND cell (3V\_OR-NANDx1) with an extra load of x4 buffer cell (3V\_BUFx4). The ring oscillator input is connected to one of OR input. The other OR input is connected to low level, and input of NAND is connected to high level. RO\_15 oscillation frequency at room temperature is 49 to 68 MHz with the  $V_{dd}$  voltage varying from 2.7V to 3.9V.
- RO\_16 uses minimum size AND-NOR cell (3V\_AND-NORx1) with an extra load of x4 buffer cell (3V\_BUFx4). The ring oscillator input is connected to one of AND input. The other AND input is connected to high level, and input of NOR is connected to low level. RO\_16 oscillation frequency at room temperature is 49 to 68 MHz with the  $V_{dd}$  voltage varying from 2.7V to 3.9V. Oscillation frequency is exactly same as RO\_15.

## 6.3.2 **Ring Oscillator aging test**

In Schlumberger, our team have conducted a massive aging tests for digital test chip implemented ROs to qualify  $0.18\mu$ m CMOS technology for high temperature application. ROs were stressed under various aging conditions: the V<sub>dd</sub> ranges from 1.35V to 1.95V for 1.8V ROs and from 2.7V to 3.9V for 3.3V ROs; the stress temperatures are 25, 150, 175, 200, 215, 225, and 235°C. For the scope of this thesis, in the rest of this manuscript, we only present the aging test results at 235°C, and V<sub>dd</sub> = 1.95V and 3.9V for 1.8V ROs and 3.3V ROs, respectively; as Table 6.1.

| <b>RO</b> type | Device        | Stress Voltage | Stress Temperature |
|----------------|---------------|----------------|--------------------|
| 1.8V RO        | RO_1 to RO_8  | 1.95V          | 235°C              |
| 3.3V RO        | RO_9 to RO_16 | 3.9 V          | 235°C              |

Table 6.1: Stress conditions for ROs

The test protocol utilized in this work is described as follows: During the aging test, the terminal  $V_{dd}$  of RO is connected to corresponding power supply. The frequency were frequently measured during the aging test by frequency counter Keysight 53131A. A cus-

tomized test program for the test set-up was written in Python.

## 6.3.3 Reliability simulation results

The configuration for RO aging tests are presented in Figure 6.19. Reliability simulation result for RO\_1 after 2,000h stress at 235°C at  $V_{dd}$ =1.95V is shown in 6.20. The yellow line is the fresh output signal and the red line is the aged output signal after 2,000h applying stress, indicating the drift of the output signal with time.



Figure 6.19: Aging test configuration for RO1

Aging degradation is highly context-sensitive. The transistors in a circuit will experience completely different age stress patterns and thus degrade differently. Our reliability models implemented in SPECTRE<sup>®</sup> simulator provides the ability to investigate the individual transistors aging in a complex circuit. The reliability simulation data shown that the degradation of one transistor differ from another one in the circuit as in Figure 6.21.

It is assumed that the first failure anywhere in the circuit will lead to the whole circuit to fail. However, it has been proven that some circuits may withstand several failures without stopping operation [159]. Therefore, it is difficult to investigate aging effects in complicated circuit in practice. Our reliability models implemented in URI (SPECTRE<sup>®</sup>) can calculate



Figure 6.20: Reliability simulation result of output signal for RO\_1 after 2,000h stress at  $235^{\circ}$ C and  $V_{dd}=1.95$ V

the degradation of each transistor depending on where it is located and how long stress condition is actually experienced in the circuit. Then, the lifetime of an individual transistor can be extrapolated. The C code for detailed implementation of transistor degradation and lifetime calculation can be found in Appendix B.

As in Figure 6.21, hundreds of transistors in RO\_1 are listed in order of their hierarchy name as shown in *elem name*. The *Lifetime* is extrapolated and defined in years to reach the specific value of threshold voltage shift  $\Delta V_{th}$  which is used as failure criterion. This  $\Delta V_{th}$  value depends on the user, as in Figure 6.21, we define failure criterion as 0.05V. If the threshold voltage is larger than 0.05V, the transistor is considered to fail. *Degrd* is the degradation value ( $\Delta V_{th}$ ) after a specific stress time. Age is the age rate which have not integrated to the URI library yet, therefore, the column Age defaults to zero. *Age level* is related to type of aging mechanisms that transistor experienced. We have defined in the C code that AgeLevel=103 corresponds to CHE mechanism in nMOS, and AgeLevel=104 corresponds to NBTI mechanism in pMOS.

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                            | <u>File E</u> dit <u>V</u> iew <u>H</u> elp                                                  |                                             |                                     |            | cādence                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------|------------|-----------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                              | PMOS TRANSISTOR DEGRADA<br><pmos degr<br="" external="" uri="">Transistors are listed</pmos> | ATION RESULT<br>radation Tab<br>in order of | S:<br>le>(URI Model<br>their hierar | : pmosYen) | ∆Vtho after<br>2000h stress |
| Ele Frit View Heln                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              | elem name LifeTime                                                                           | Degrad.                                     | Age                                 | Agelevel   |                             |
| 10         2.05 (20+04)         3.019-04         0.000+00         (104)           11.6.(1v.1db,60m,MR2,n1)         3.049+01         8.136-08         0.000+00         (104)           13.6.42,1.n32,1.n32,1.n32,1.n32,1.n32,1.n32,1.n32,1.n32,1.n32,1.n32,1.n32,1.n32,1.n32,1.n32,1.n33,1.n32,1.n32,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33,1.n33                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                              | I18.bu_out.in_1.MP1.m1<br>1.948e+02                                                          | 2.118e-02                                   | 0.000e+00                           | (103)      |                             |
| 118.unx1     118.u                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                              | 1.830e+02<br>118.dzv.DE0.190.MP1.m1                                                          | 2.148e-02                                   | 0.000e+00                           | (103)      |                             |
| 118.unit(10.14. avg2 : inverse gate current.<br>118.unit(10.14. avg2 : inverse gate current.<br>118.unit(11.24. avg2) : infettse (invers) to reach 0.10 Degradation.<br>118.unit(11.24. avg2) : infettse (inverse) : avg2) varsa<br>118.unit(11.24. avg2) : av                                                                                                                                                                                                                                                                                                              | Transistor Hame              | 2.364e+02<br>118.div.DF0.M23.m1                                                              | 2.025e-02                                   | 0.000e+00                           | (103)      |                             |
| 118.unit<11>.bu<br>118.unit<11><br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<12<br>118.unit<1 | adence                       | 1.534e+02<br>I18.div.DF0.M24.m1                                                              | 2.237e-02                                   | 0.000e+00                           | (103)      |                             |
| 118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).<br>118.unit(1).unit(1).<br>118.unit(1).unit(1).<br>118.unit(1).unit(1).<br>118.unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit(1).unit                                                                                                                                                    |                              | 1.359e+03<br>I18.div.DF0.M25.m1                                                              | 1.355e-02                                   | 0.000e+00                           | (103)      |                             |
| 118.unit147.0.1.18.18.18.19.09.10<br>118.unit147.0.1.19.1<br>118.unit147.001.11.18.00.001.11.18.00.001.11.18.001.01.01.0044-03<br>118.unit147.19.01.01.01.01.044-03<br>118.unit147.01.01.01.01.01.044-03<br>118.unit147.01.01.01.01.01.01.01.01.01.01.01.01.01.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                              | 7.034e+03<br>I18.div.DF0.M28.m1                                                              | 9.281e-03                                   | 0.000e+00                           | (103)      |                             |
| 118. unit-2>. bu, 18. div. Do 1118. div. DO 10. 011. 1.330-e02 2.148-e02 0.000e-00 (103)<br>118. unit-2>. bu, 118. div. DO 10. 011. 118. div. DO 10. 011. 118. div. DO 2. 2.052e-02 0.000e-00 (103)<br>118. div. DO 2011. 118. div. DO 2012. 119. div. DO 2012. 119. div. DO 2011. 118. div. DO 2012. 119. div. DO 2011. 119. div                                                                                                                                                                                                                                                                                                                  | Lifetime (in years) to       | 1.858e+02<br>I18.div.DF0.M30.m1                                                              | 2.141e-02                                   | 0.000e+00                           | (103)      |                             |
| 118. unit 24. 1, 218. 447. 670. 447. 118. 447. 670. 422. 11<br>118. unit 25. 118. 447. 670. 447. 118. 447. 670. 447. 118. 447. 670. 425. 11<br>118. unit 25. 118. 447. 670. 447. 118. 447. 670. 425. 11<br>118. unit 25. 118. 447. 670. 447. 118. 447. 670. 425. 11<br>118. unit 25. 118. 447. 670. 447. 118. 447. 670. 425. 11<br>118. unit 25. 118. 447. 670. 447. 118. 447. 670. 425. 11<br>118. unit 25. 118. 447. 670. 447. 118. 447. 670. 425. 11<br>118. unit 25. 118. 447. 670. 447. 118. 447. 670. 425. 11<br>118. unit 25. 118. 447. 670. 447. 118. 447. 670. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118. 447. 118.                                                                                                                                                                                                                                                                                                       | reach <u>Avth</u> 0=0.05 (v) | 1.918e+02<br>I18.div.DF0.M33.m1<br>2.451e+03                                                 | 2.125e-02                                   | 0.000e+00                           | (103)      |                             |
| 118. unit*3>.mr         18. div.0F0.ui         1.8.58e+02         2.141e+02         0.000e+00         (103)           118. unit*4>.bu.         118. div.0F0.ui         118. div.0F0.200         1.918e+02         2.125e-02         0.000e+00         (103)           118. div.0F0.ui         118. div.0F0.201         2.125e-02         0.000e+00         (103)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                              | 118.div.DF0.M34.m1<br>4.251e+02                                                              | 1.770e-02                                   | 0.000e+00                           | (103)      | ≡.                          |
| 118.411.057 2. 118.411.054.11<br>118.411.057 7. 118.411.054.11<br>118.411.057 7. 118.411.054.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.054.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.045.11<br>118.411.054.054.11<br>118.411.054.054.11<br>118.411.054.054.11<br>118.411.054.054.11<br>118.411.054.11<br>118.411.054.11<br>118.411.054.11<br>118.411.054.11<br>118.411.0                                                                                                            | 1                            | I18.div.DF0.M35.m1<br>7.879e+02                                                              | 1.536e-02                                   | 0.000e+00                           | (103)      |                             |
| 2.307=02 2.0372-02 0.000=+00 (103)<br>118.41v./00.405.n1<br>1.939=402 2.1070=02 0.0000=+00 (103)<br>118.41v./00.7031=03 2.046-03 0.0000=+00 (103)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                              | I18.div.DF0.M36.m1<br>2.307e+02                                                              | 2.037e-02                                   | 0.000e+00                           | (103)      |                             |
| 118.41v.0FD.459.nl<br>118.41v.0FD.454=02 2.010e-02 0.000e+00 (103)<br>118.41v.0FD.151.41e+12 2.155e-02 0.000e+00 (103)<br>118.41v.0FD.12.24F1.et                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                              | I18.div.DF0.M56.m1<br>1.993e+02                                                              | 2.107e-02                                   | 0.000e+00                           | (103)      |                             |
| 1.690-02 2.1882-02 0.000-00 (103)<br>116.dtv/D0-01.490.en<br>116.dtv/D0-20.010-02 0.000+00 (103)<br>118.dtv/D0-20.947.et                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                              | I18.div.DF0.M58.m1<br>7.091e+03                                                              | 9.264e-03                                   | 0.000e+00                           | (103)      |                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                              | 118.div.DF0.M59.m1<br>2.445e+02                                                              | 2.010e-02                                   | 0.000e+00                           | (103)      |                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                              | 1.803e+02                                                                                    | 2.156e-02                                   | 0.000e+00                           | (103)      |                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                              | 1.690e+02<br>118.div.DF0.in 3.MP1.m1                                                         | 2.188e-02                                   | 0.000e+00                           | (103)      |                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                              | 2.440e+02<br>I18.div.DF1.I90.MP1.m1                                                          | 2.011e-02                                   | 0.000e+00                           | (103)      |                             |

Figure 6.21: Reliability simulation data of RO\_1 at 235°C and 2,000 hours stress.

Figure 6.22 shows the typical switching behavior of an inverter in RO. For high input signal  $V_{in}=V_{dd}$ , the output switches to  $V_{out}=V_{ss}$ , and vice versa. During the steady state, one device of the inverter is turned ON and operates in deep region with  $|V_{gs}|=V_{dd}$ and  $|V_{ds}|=0V$ . The other is turned OFF with  $|V_{gs}|=0V$  and  $|V_{ds}|=V_{dd}$ . Therefore, during the steady state at  $V_{in}=V_{dd}$ , nMOS transistor is experienced PBTI stress condition while pMOS is OFF. At  $V_{in}=V_{ss}$ , pMOS transistor is experienced NBTI stress condition while nMOS is OFF. During the switching, there is a short period that nMOS and pMOS entering the HCI stress conditions. Based on our aging results at transistor level, PBTI in nMOS and HCI in pMOS can be negligible due to their minor impact. Taking into these results, when RO is in operation, pMOS experiences NBTI degradation in most of time compared to HCI degradation on nMOS.



Figure 6.22: NBTI and HCI stress time window arising in inverter during RO operation

Figure 6.23 presents the schematic of inverter used in RO\_1 and corresponding transistor degradation after running reliability simulation. The threshold voltage shift of pMOS (due to NBTI) is around 0.02 V, which is much larger than 0.000046 V of nMOS (due to HCI). This result is in agreement with the previous argument.

Furthermore, the reliability simulation can highlight the failed devices due to aging directly on the circuit schematic allowing designer can pay more attention to the vulnerable part of the circuit. First, designer defines the failure criterion as in Figure 6.24, i.e  $\Delta V_{th}$ =0.025V (just an example), then the transistor with the threshold voltage shift larger than 0.025V will be highlighted on the schematic (Figure 6.25A). Descending to the subcircuit, the failed transistors can be found (Figure 6.25B-C). Zooming a failed transistor, the stress time and corresponding degradation value is shown beside the transistor (Figure 6.25D).



Figure 6.23: Schematic of an inverter in RO\_1

| -                                                | spectre10: Reliability Analysis Results Display                                                                                                                                                                                                                                   |
|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Device Lifetime and Degradat</li> </ul> | on Results                                                                                                                                                                                                                                                                        |
| Mode                                             | <ul> <li>Hot-Carrier Injection (HCI)</li> <li>Negative Bias Temperature Instability (NBT Choose a ∆VthO value</li> <li>Postive Bias Temperature Instability (PBT) at which the transistor</li> <li>✓ Unified reliability interface (UB)</li> <li>is considered to fail</li> </ul> |
| Threshold values                                 |                                                                                                                                                                                                                                                                                   |
| Annotate Degradation (>=)                        | 0.025                                                                                                                                                                                                                                                                             |
| Display Lifetime and De                          | radation (input.bo0)                                                                                                                                                                                                                                                              |
|                                                  | <u>Close</u> <u>H</u> elp                                                                                                                                                                                                                                                         |

Figure 6.24: Reliability Analysis Result Display

According to reliability simulation, the transistors in the frequency divider tend to fail faster compared to other parts of the circuit depending on their own stress conditions.



Figure 6.25: The transistor which meets the failure criteria is highlighted on the circuit schematic.

## 6.3.4 Validation of reliability models

It has been reported that aging degradation can cause the reduced and unstable oscillation frequency of ring oscillators. Therefore, the aged frequency measurements on three samples of each RO type will be presented hereafter. Aging conditions for ROs have been listed in Table 6.1 previously. The comparisons between aged measurements and aged simulation are in excellent agreement that validating our proposed reliability models for SPECTRE<sup>®</sup> simulator that presented in Figure 6.26, Figure 6.27, Figure 6.28, Figure 6.29. In these figures, the frequency measurement and simulation data are collected at 2h, 20h, 200h and 2000h stress.



Figure 6.26: Comparison of aged measurements and simulation results of RO\_1 to RO\_4.



Figure 6.27: Comparison of aged measurements and simulation results of RO\_5 to RO\_8.



Figure 6.28: Comparison of aged measurements and simulation results of RO\_9 to RO\_12



Figure 6.29: Comparison of aged measurements and simulation results of RO\_13 to RO\_16
### 6.4 Conclusion

Apart from establishing the reliability models, we have investigated the circuit degradation due to NBTI and HCI in order to provide the foundations for reliability simulation. To verify our model, we simulated circuits under NBTI and HCI conditions and compared the predicted characteristic shift to the one obtained from experiments. The reliability simulations shown a good agreement with the aged measurements, as well as its computational efficiency, making it appropriate for use as a reliability prediction tool in reliability-aware designs for target lifetime. Furthermore, the failed transistors in a circuit can be highlighted in the schematic level, allowing designers to deal with reliability issue at the early design phase.

## 7 General conclusions and perspectives

The continuous downscaling of CMOS technology has posed challenges for reliability investigation. Electric fields and current densities of scaled transistors are more and more approaching their maximum values required for reliable operation. Although transistor failure mechanisms have been extensively researched for the last decades, the scope of investigations in operating conditions is still limited to conventional application domains involving mass markets. Some application areas requiring harsh working conditions at severe temperatures are rarely investigated, even though the associate electronic circuits turned out to be crucial for the application.

This PhD work included a broad study of the reliability of  $0.18\mu$ m and  $0.35\mu$ m technologies. We have performed the intensive aging test campaign to investigate a wide range of intrinsic wear-out mechanisms, such as CHE, DAHC, PBTI in nMOS, and CHH, NBTI in pMOS. Our experiments are long-term tests in which we investigated the degradations at the operating voltages with a stress time of up to 2,000 hours. Based on the experimental results, on  $0.18\mu$ m technology, CHE and NBTI are dominant, especially at extreme temperatures, while PBTI and DAHC have a negligible impact. On the contrary, on  $0.35\mu$ m technology, only NBTI is considered the most severe problem compared to other mechanisms such as CHE and PBTI. The experiments also highlighted the critical role of elevated temperature and device dimension dependencies contributing to aging.

A set of mathematical equations of the proposed aging model based on the dependencies of gate length, voltage biases, temperature, and stress time has shown to be an excellent ability to reproduce the experimental observations. The degradations follows a power law, which is a very well-known law. Despite its simplicity, it offers a reasonable estimation for the degradation and lifetime of devices, as well as the ability to integrate into the SPECTRE simulator. In our case, NBTI and CHE degradations of MOSFETs are described as a changing threshold voltage  $V_{th}$  following power law. Therefore, we can take advantage BSIM3v3 compact model, which is a threshold-voltage-based model, to add this shift to the thresholdvoltage parameter in order to achieve the desired impact on the I–V curves. When evaluating degraded I–V curves, it is commonly reported that the degradation behaviors are complicated and have been described using more than one compact model parameter. However, we have found that capturing the threshold voltage shift is enough to reproduce NBTI and HCI degradations. Moreover, keeping the reliability simulation model simple and minimizing the extra simulation time to a minimum value is preferable.

Our suggested models of reliability are relevant for DC stress conditions. However, the vast majority of actual circuits operate with time-varying bias conditions. As a result, we used quasi-static approximation to build a realistic DC-to-transient translation giving the opportunity to accurately simulate the circuit under dynamic stress.

Based on scalable reliability models, the aging laws integrated into the SPECTRE<sup>®</sup> simulator have demonstrated excellent accuracy at both single transistor and complex circuit levels. During this thesis work, several integrated circuits have been used to study the aging impacts: 3.3V inverters using  $0.35\mu$ m CMOS technology, 1.8V Ring Oscillators using  $0.18\mu$ m CMOS technology, and 3.3V Ring Oscillators using  $0.35\mu$ m CMOS technology. These reliability models have been validated for various stress (voltages and temperatures) and geometry conditions, confirming their accuracy. Furthermore, the failure devices can be indicated directly on the circuit schematic, allowing designers to pay more attention to the vulnerable parts due to wear-out mechanisms during the early design phase.

To pursue this study, there are a few suggestions for further development in the future. Our reliability models following power law may be used to predict the lifetime of a transistor under normal working conditions. However, there is still a possibility that a slight uncertainty in the experimentally extracted parameters (e.g., the time exponent n) would result in an under-or overestimation of the product lifetime. Although we observed from the aging tests that the power-law time slope n is a temperature-dependent parameter, the dedicated model for n has not been established yet. We have taken the raw value of n extracted from experiments for reliability models. The validation of reliability models at the circuit level has shown excellent agreement with the aging measurements after 2,000 hours; however, for confident lifetime prediction under permanent application for oil production monitoring, it is crucial to define the relationship of power-law time slope n with temperatures, device dimensions and also NBTI recovery effect. We have implemented several aging models into SPECTRE<sup>®</sup> simulator: CHE and DAHC models for 1.8V nMOS, NBTI models for 1.8V pMOS, NBTI models for 3.3V. Because PBTI in both 1.8V and 3.3V nMOS, CHH in 3.3V pMOS have little impact on transistor characteristics after 2,000 hours of applying stresses, we have skipped them. However, these mechanisms may become serious in the future node technologies, where the gate length and oxide layer are scaled significantly. In the future, we can model and integrate these mechanisms into the circuit simulator to widely investigate the electrical behavior of a circuit due to aging. In this scenario, further study is required on the combination of different mechanisms on a device, for instance, the interaction between NBTI and CHH in a pMOS [160], [161].

It is accepted that NBTI degradation is challenging to investigate due to its recovery behavior. According to several published papers, NBTI degradation consists of recoverable and permanent components. However, it is still controversial whether the permanent component is permanently damaged or eventually recovering with given enough "off" time. Furthermore, there are limited studies on the NBTI recovery rate at elevated temperatures. For a more accurate estimation of the circuit degradation, the model for NBTI recovery can be developed in the future.

Process variation has become an unavoidable issue in scaled devices, and the problem worsens with each new node. To predict the device specification shift over a long operation, it is essential to consider how process variation will impact the circuit lifetime. It is accepted that wear-out mechanisms are closely related to gate thickness which varies device to devices. Process variability is an inherent property of the devices we are dealing with, which cannot be eliminated during fabrication. The process variation leads to a time-dependent variability of aging results, making lifetime prediction more difficult. Therefore, we are developing in our team a reliability Monte Carlo (MC) simulation that considers the statistical effects of process variation on aging variation. The reliability MC simulation flow is demonstrated in Figure 7.1 that can predict the aging variation using current foundry MC model and our reliability models.

Last but not least, although RelXpert (Cadence) has offered the possibility to run reliability simulations at the circuit level, its capabilities are limited to CMOS circuits. On



Figure 7.1: The reliability Monte Carlo (MC) simulation flow with process variation (PV) and age variation (AV) [162].

the one hand, our reliability models are customized for given CMOS technologies; therefore, they can give a degradation prediction with higher confidence. On the other hand, developing new reliability models for new devices and implementing them into SPECTRE<sup>®</sup> is possible. Some devices such as HKMG, ET-SOI, and FinFETs are generally based on the same structure compared to MOSFET; they may experience a similar aging pattern. Therefore, similar aging models with minor modifications can be applied to these devices. Thanks to the available SPECTRE simulator, Schlumberger can develop their own reliability tool to deal with aging issues in the future, not limited to bulk planar CMOS but to various types of devices.

# Appendix A

The initial characterization were performed using probe station at 25, 50, 125, 175, 200 and 230 °C. The detailed results on several geometries are presented below.

## **Initial characterization results**

Four types of MOSFETs and two sizes of each type are used as devices under test.
DC characterizations were performed at 6 different temperatures: 25°C, 50°C, 125°C, 175°C, 200°C, and 230°C. At least 10 devices were tested to evaluate the process deviation.

| Device             | W/L         | Quantity   |
|--------------------|-------------|------------|
|                    | 10um/0.18um | 10 devices |
| 1.8V isolated nMOS | 10um/0.5um  | 10 devices |
|                    | 10um/0.35um | 10 devices |
| 3.3V isolated nMOS | 10um/0.5um  | 10 devices |
|                    | 10um/0.18um | 10 devices |
| 1.8V isolated pMOS | 10um/0.5um  | 10 devices |
|                    | 10um/0.3um  | 10 devices |
| 3.3V isolated pMOS | 10um/0.6um  | 10 devices |

\* Key figures of merit of the MOS device were recorded to compare with the simulation results:

- $V_{THcc}=V_{gs}$  at  $I_{ds}=W/L \times 100$  nA,  $V_{bs}=0$ V,  $V_{ds}=100$  mV
- I<sub>Dlin</sub>= I<sub>ds</sub> at V<sub>gs</sub>=V<sub>gsmax</sub>, V<sub>bs</sub>=0V, V<sub>ds</sub>=100mV
- $I_{Dsat} = I_{ds} at V_{gs} = V_{gsmax}$ ,  $V_{bs} = 0V$ ,  $V_{ds} = V_{dsmax}$

\* The gate currents have very small values (around 1-2 pA) and these values do not change much at different temperatures, therefore, gate currents are not shown.

# **1.8V nMOS\_ W/L = 10 \mum/0.18\mum**

|               | 1.8V nMOS_10 $\mu$ m/0.18 $\mu$ m |                 |              |              |              |              |              |              |              |              |              |               |  |  |
|---------------|-----------------------------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--|--|
|               | T°C                               | Simula<br>-tion | Device<br>#1 | Device<br>#2 | Device<br>#3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device<br>#7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |  |  |
|               | 25°C                              | 0.58            | 0.59         | 0.59         | 0.57         | 0.57         | 0.59         | 0.57         | 0.59         | 0.58         | 0.57         | 0.57          |  |  |
|               | 50°C                              | 0.56            | 0.57         | 0.57         | 0.56         | 0.56         | 0.57         | 0.55         | 0.56         | 0.56         | 0.55         | 0.55          |  |  |
|               | 125°C                             | 0.49            | 0.50         | 0.50         | 0.48         | 0.49         | 0.50         | 0.48         | 0.49         | 0.49         | 0.48         | 0.48          |  |  |
| VTHee         | 175°C                             | 0.45            | 0.45         | 0.45         | 0.43         | 0.44         | 0.44         | 0.43         | 0.44         | 0.44         | 0.43         | 0.43          |  |  |
| (V)           | 200°C                             | 0.43            | 0.4          | 0.38         | 0.37         | 0.39         | 0.38         | 0.39         | 0.39         | 0.39         | 0.38         | 0.39          |  |  |
|               | 230°C                             | 0.4             | 0.36         | 0.34         | 0.34         | 0.35         | 0.34         | 0.35         | 0.35         | 0.34         | 0.34         | 0.35          |  |  |
|               | 25°C                              | 1.29            | 1.11         | 1.13         | 1.15         | 1.19         | 1.09         | 1.23         | 1.14         | 1.19         | 1.22         | 1.23          |  |  |
|               | 50°C                              | 1.20            | 1.05         | 1.08         | 1.13         | 1.11         | 1.05         | 1.13         | 1.05         | 1.12         | 1.14         | 1.15          |  |  |
|               | 125°C                             | 0.97            | 0.86         | 0.89         | 0.94         | 0.93         | 0.88         | 0.95         | 0.88         | 0.94         | 0.96         | 0.97          |  |  |
| IDlin<br>(mA) | 175°C                             | 0.85            | 0.77         | 0.79         | 0.83         | 0.83         | 0.78         | 0.84         | 0.79         | 0.83         | 0.85         | 0.86          |  |  |
| (IIIA)        | 200°C                             | 0.79            | 0.67         | 0.77         | 0.78         | 0.72         | 0.75         | 0.73         | 0.68         | 0.54         | 0.55         | 0.53          |  |  |
|               | 230°C                             | 0.74            | 0.60         | 0.35         | 0.69         | 0.66         | 0.64         | 0.67         | 0.63         | 0.67         | 0.68         | 0.67          |  |  |
|               | 25°C                              | 4.76            | 4.13         | 4.19         | 4.40         | 4.36         | 4.15         | 4.46         | 4.17         | 4.38         | 4.49         | 4.52          |  |  |
|               | 50°C                              | 4.61            | 3.97         | 4.05         | 4.28         | 4.21         | 4.01         | 4.29         | 4.02         | 4.25         | 4.34         | 4.38          |  |  |
| IDeat         | 125°C                             | 4.18            | 3.61         | 3.67         | 3.90         | 3.85         | 3.66         | 3.94         | 3.66         | 3.87         | 3.96         | 3.99          |  |  |
| (mA)          | 175°C                             | 3.91            | 3.39         | 3.45         | 3.66         | 3.62         | 3.44         | 3.70         | 3.43         | 3.65         | 3.73         | 3.76          |  |  |
|               | 200°C                             | 3.80            | 3.22         | 3.59         | 3.67         | 3.39         | 3.52         | 3.50         | 3.24         | 2.79         | 2.39         | 2.98          |  |  |
|               | 230°C                             | 3.64            | 3.03         | 3.16         | 3.41         | 3.26         | 3.24         | 3.12         | 3.09         | 3.26         | 3.33         | 3.19          |  |  |

**Table 1**: Key figures of merit of the MOSFETs extracted from I-V curves.

|                  |       |                 |              | 1.8          | 3V nMO       | S_10µm,      | /0.18µm      |              |              |              |              |               |
|------------------|-------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|
|                  | T°C   | Simula-<br>tion | Device<br>#1 | Device<br>#2 | Device#<br>3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device#<br>7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |
| Themax           | 200°C | 151             | 536          | 9405         | 744          | 853          | 10992        | 665          | 540          | 498          | 1955         | 471           |
| (nA)<br>@Vds=1.8 | 230°C | 132             | 631          | 575          | 830          | 756          | 772          | 757          | 636          | 793          | 835          | 707           |

Table 2: Body currents of MOSFETs extracted from  $\mathrm{I}_{bs}$  -  $V_{gs}$  curves.

|        |       | Min<br>#1-10 | Max<br>#1-10 | Average<br>Value<br>#1-10 | Average<br>Deviation<br>#1-10 | % deviation<br>#1-10 | % difference of<br>Simulation<br>compared to<br>Average Value |
|--------|-------|--------------|--------------|---------------------------|-------------------------------|----------------------|---------------------------------------------------------------|
|        | 25°C  | 1.09         | 1.23         | 1.168                     | 0.044                         | 3.8 %                | 10.4 %                                                        |
|        | 50°C  | 1.05         | 1.15         | 1.101                     | 0.0348                        | 3.2 %                | 9.0 %                                                         |
| IDEa   | 125°C | 0.86         | 0.97         | 0.92                      | 0.034                         | 3.7 %                | 5.4 %                                                         |
| (mA)   | 175°C | 0.77         | 0.83         | 0.805                     | 0.0276                        | 3.4 %                | 5.6 %                                                         |
|        | 200°C | 0.53         | 0.78         | 0.67                      | 0.082                         | 12.2 %               | 17.9 %                                                        |
|        | 230°C | 0.36         | 0.69         | 0.62                      | 0.059                         | 9.5 %                | 19.4 %                                                        |
|        | 25°C  | 4.13         | 4.52         | 4.325                     | 0.132                         | 3.1 %                | 10.1 %                                                        |
|        | 50°C  | 3.97         | 4.38         | 4.18                      | 0.134                         | 3.2 %                | 10.3 %                                                        |
| IDsat  | 125°C | 3.61         | 3.99         | 3.811                     | 0.1288                        | 3.4 %                | 9.7 %                                                         |
| (IIIA) | 175°C | 3.39         | 3.76         | 3.583                     | 0.1244                        | 3.5 %                | 9.1 %                                                         |
|        | 200°C | 2.39         | 3.67         | 3.23                      | 0.31                          | 9.6 %                | 17.6 %                                                        |
|        | 230°C | 3.03         | 3.41         | 3.21                      | 0.09                          | 2.8 %                | 13.4 %                                                        |

 Table 3: Statistical analysis of linear and saturation current.

- Average Value is the average (arithmetic mean) of a set of numbers.
- Average Deviation is the average of the difference of a set of numbers from their Average Value.
- % deviation is the average percentage that a data point differs from the Average Value



Figure 2:  $I_{ds} - V_{ds}$  curves of 1.8V nMOS (W/L=10/0.18 $\mu$ m) at different temperatures. The values of V<sub>gs</sub> are 0.9V, 1.2V, 1.5V, 1.8V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 3:  $I_{ds}-V_{gs}$  curves of 1.8V nMOS (W/L=10/0.18 $\mu$ m) at different temperatures. Values of V<sub>ds</sub> are 0.1V and 1.8V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 4:  $I_{bs} - V_{gs}$  curves of 1.8V nMOS (W/L=10/0.18 $\mu$ m) at different temperatures and V<sub>ds</sub>=1.8V. The color indicates the according temperature.



Figure 5: Comparisons of measurements (circle marks) and simulations (solid lines) of 1.8V nMOS (W/L=10/0.18 $\mu$ m) at different temperatures. The color indicates the according temperature.

# **1.8V nMOS\_ W/L = 10\mum/0.5\mum**

|               | 1.8V nMOS_10 $\mu$ m/0.5 $\mu$ m<br>Τ°C Simula Davice Davice Davice Davice Davice Davice Davice Davice Davice |                 |              |              |              |              |              |              |              |              |              |               |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--|--|--|
|               | T°C                                                                                                           | Simula-<br>tion | Device<br>#1 | Device<br>#2 | Device<br>#3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device<br>#7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |  |  |  |
|               | 25°C                                                                                                          | 0.6             | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.59         | 0.6          | 0.6          | 0.6           |  |  |  |
|               | 50°C                                                                                                          | 0.6             | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.6           |  |  |  |
|               | 125°C                                                                                                         | 0.54            | 0.54         | 0.54         | 0.54         | 0.54         | 0.54         | 0.54         | 0.54         | 0.54         | 0.54         | 0.54          |  |  |  |
| VTHee         | 175°C                                                                                                         | 0.49            | 0.49         | 0.49         | 0.49         | 0.49         | 0.49         | 0.49         | 0.49         | 0.49         | 0.49         | 0.49          |  |  |  |
| (V)           | 200°C                                                                                                         | 0.48            | 0.42         | 0.42         | 0.43         | 0.43         | 0.42         | 0.42         | 0.42         | 0.42         | 0.43         | 0.43          |  |  |  |
|               | 230°C                                                                                                         | 0.43            | 0.38         | 0.39         | 0.39         | 0.39         | 0.38         | 0.39         | 0.38         | 0.38         | 0.38         | 0.39          |  |  |  |
|               | 25°C                                                                                                          | 0.44            | 0.40         | 0.39         | 0.41         | 0.41         | 0.41         | 0.41         | 0.40         | 0.41         | 0.41         | 0.41          |  |  |  |
|               | 50°C                                                                                                          | 0.40            | 0.37         | 0.38         | 0.38         | 0.38         | 0.37         | 0.38         | 0.37         | 0.38         | 0.38         | 0.38          |  |  |  |
|               | 125°C                                                                                                         | 0.30            | 0.29         | 0.30         | 0.30         | 0.30         | 0.30         | 0.30         | 0.30         | 0.30         | 0.30         | 0.30          |  |  |  |
| IDlin<br>(mA) | 175°C                                                                                                         | 0.26            | 0.26         | 0.26         | 0.26         | 0.26         | 0.26         | 0.26         | 0.26         | 0.26         | 0.26         | 0.26          |  |  |  |
| (IIIA)        | 200°C                                                                                                         | 0.24            | 0.23         | 0.24         | 0.24         | 0.23         | 0.24         | 0.23         | 0.22         | 0.21         | 0.10         | 0.22          |  |  |  |
|               | 230°C                                                                                                         | 0.22            | 0.21         | 0.21         | 0.22         | 0.21         | 0.22         | 0.21         | 0.21         | 0.21         | 0.21         | 0.21          |  |  |  |
|               | 25°C                                                                                                          | 1.91            | 1.73         | 1.77         | 1.77         | 1.77         | 1.76         | 1.79         | 1.76         | 1.77         | 1.78         | 1.80          |  |  |  |
|               | 50°C                                                                                                          | 1.80            | 1.64         | 1.68         | 1.68         | 1.67         | 1.66         | 1.68         | 1.66         | 1.67         | 1.68         | 1.70          |  |  |  |
| IDeat         | 125°C                                                                                                         | 1.53            | 1.40         | 1.42         | 1.43         | 1.43         | 1.42         | 1.44         | 1.41         | 1.43         | 1.43         | 1.45          |  |  |  |
| (mA)          | 175°C                                                                                                         | 1.38            | 1.27         | 1.29         | 1.30         | 1.29         | 1.28         | 1.31         | 1.28         | 1.30         | 1.30         | 1.31          |  |  |  |
|               | 200°C                                                                                                         | 1.32            | 1.22         | 1.23         | 1.26         | 1.19         | 1.25         | 1.20         | 1.18         | 1.09         | 0.92         | 0.93          |  |  |  |
|               | 230°C                                                                                                         | 1.24            | 1.11         | 1.14         | 1.15         | 1.12         | 1.16         | 1.12         | 1.09         | 1.12         | 1.12         | 1.13          |  |  |  |

 Table 4: Key figures of merit of the MOSFETs extracted from I-V curves.

|            |           |                 |              | 1.           | 8V nMC       | 9S_10μm      | /0.5µm       |              |              |              |              |               |
|------------|-----------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|
|            | T°C       | Simula<br>-tion | Device<br>#1 | Device<br>#2 | Device#<br>3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device#<br>7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |
| Ibmax (nA) | 200<br>°C | 10.1            | 154          | 73           | 73           | 72           | 72           | 71           | 69           | 71           | 59           | 63            |
| @ Vds=1.8V | 230<br>°C | 8.5             | 95           | 96           | 96           | 94           | 95           | 93           | 91           | 96           | 97           | 83            |

Table 5: Body currents of MOSFETs extracted from  $\mathrm{Ibs}$  -  $V_{\mathrm{gs}}$  curves.

|        |       | Min<br>#1-10 | Max<br>#1-10 | Average<br>Value<br>#1-10 | Average<br>Deviation<br>#1-10 | % deviation<br>#1-10 | % difference of<br>Simulation<br>compared to<br>Average Value |
|--------|-------|--------------|--------------|---------------------------|-------------------------------|----------------------|---------------------------------------------------------------|
|        | 25°C  | 0.39         | 0.41         | 0.406                     | 0.0056                        | 1.4 %                | 8.4 %                                                         |
|        | 50°C  | 0.37         | 0.38         | 0.377                     | 0.0042                        | 1.1 %                | 6.1 %                                                         |
| IDEa   | 125°C | 0.29         | 0.30         | 0.299                     | 0.0018                        | 0.6 %                | 0.3 %                                                         |
| (mA)   | 175°C | 0.26         | 0.26         | 0.26                      | 0.0000                        | 0.0 %                | 0.0 %                                                         |
|        | 200°C | 0.10         | 0.24         | 0.22                      | 0.024                         | 11.3 %               | 9.1 %                                                         |
|        | 230°C | 0.21         | 0.22         | 0.21                      | 0.0033                        | 1.6 %                | 4.8 %                                                         |
|        | 25°C  | 1.73         | 1.80         | 1.77                      | 0.0120                        | 0.7 %                | 7.9 %                                                         |
|        | 50°C  | 1.64         | 1.70         | 1.672                     | 0.0120                        | 0.7 %                | 7.7 %                                                         |
| IDsat  | 125°C | 1.40         | 1.45         | 1.426                     | 0.0108                        | 0.8 %                | 7.3 %                                                         |
| (IIIA) | 175°C | 1.27         | 1.31         | 1.293                     | 0.0110                        | 0.9 %                | 6.7 %                                                         |
|        | 200°C | 0.92         | 1.26         | 1.15                      | 0.099                         | 8.7 %                | 14.8 %                                                        |
|        | 230°C | 1.09         | 1.16         | 1.13                      | 0.015                         | 1.3 %                | 9.7 %                                                         |

**Table 6:** Statistical analysis of linear and saturation current.

- Average Value is the average (arithmetic mean) of a set of numbers.
- Average Deviation is the average of the difference of a set of numbers from their Average Value.
- % deviation is the average percentage that a data point differs from the Average Value.



Figure 6:  $I_{ds} - V_{ds}$  curves of 1.8V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures. The values of V<sub>gs</sub> are 0.9V, 1.2V, 1.5V, 1.8V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 7:  $I_{ds} - V_{gs}$  curves of 1.8V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures. Values of V<sub>ds</sub> are 0.1V and 1.8V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 8:  $I_{bs} - V_{gs}$  curves of 1.8V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures and V<sub>ds</sub>=1.8V. The color indicates the according temperature.



Figure 9: Comparisons of measurements (circle marks) and simulations (solid lines) of 1.8V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures. The color indicates the according temperature.

# 3.3V nMOS\_ W/L = $10\mu$ m/0.35 $\mu$ m

| $3.3V \text{ nMOS}_{10\mu\text{m}}/0.35\mu\text{m}$ |       |                 |              |              |              |              |              |              |              |              |              |               |  |  |
|-----------------------------------------------------|-------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--|--|
|                                                     | T°C   | Simula-<br>tion | Device<br>#1 | Device<br>#2 | Device<br>#3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device<br>#7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |  |  |
|                                                     | 25°C  | 0.66            | 0.72         | 0.72         | 0.71         | 0.71         | 0.72         | 0.71         | 0.71         | 0.70         | 0.71         | 0.70          |  |  |
|                                                     | 50°C  | 0.63            | 0.70         | 0.65         | 0.69         | 0.69         | 0.70         | 0.71         | 0.66         | 0.68         | 0.69         | 0.68          |  |  |
|                                                     | 125°C | 0.55            | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.6          | 0.6           |  |  |
| VTHee                                               | 175°C | 0.50            | 0.55         | 0.55         | 0.55         | 0.55         | 0.55         | 0.55         | 0.55         | 0.54         | 0.55         | 0.55          |  |  |
| (V)                                                 | 200°C | 0.49            | 0.47         | 0.47         | 0.46         | 0.46         | 0.46         | 0.46         | 0.46         | 0.46         | 0.46         | 0.47          |  |  |
|                                                     | 230°C | 0.46            | 0.43         | 0.43         | 0.43         | 0.43         | 0.43         | 0.43         | 0.43         | 0.43         | 0.43         | 0.42          |  |  |
|                                                     | 25°C  | 0.75            | 0.71         | 0.72         | 0.73         | 0.73         | 0.71         | 0.74         | 0.71         | 0.73         | 0.74         | 0.72          |  |  |
|                                                     | 50°C  | 0.70            | 0.68         | 0.69         | 0.69         | 0.67         | 0.67         | 0.69         | 0.66         | 0.69         | 0.69         | 0.69          |  |  |
|                                                     | 125°C | 0.57            | 0.56         | 0.57         | 0.58         | 0.58         | 0.57         | 0.58         | 0.56         | 0.58         | 0.58         | 0.58          |  |  |
| IDlin<br>(mA)                                       | 175°C | 0.51            | 0.50         | 0.50         | 0.51         | 0.51         | 0.50         | 0.51         | 0.50         | 0.51         | 0.51         | 0.51          |  |  |
| (IIIA)                                              | 200°C | 0.48            | 0.41         | 0.42         | 0.43         | 0.42         | 0.42         | 0.42         | 0.41         | 0.37         | 0.18         | 0.38          |  |  |
|                                                     | 230°C | 0.45            | 0.36         | 0.37         | 0.38         | 0.39         | 0.38         | 0.38         | 0.37         | 0.38         | 0.38         | 0.35          |  |  |
|                                                     | 25°C  | 6.18            | 5.47         | 5.49         | 5.58         | 5.57         | 5.46         | 5.61         | 5.45         | 5.62         | 5.63         | 5.59          |  |  |
|                                                     | 50°C  | 5.95            | 5.27         | 5.28         | 5.39         | 5.34         | 5.25         | 5.40         | 5.25         | 5.42         | 5.43         | 5.43          |  |  |
| IDeat                                               | 125°C | 5.31            | 4.70         | 4.71         | 4.81         | 4.79         | 4.70         | 4.82         | 4.69         | 4.84         | 4.86         | 4.86          |  |  |
| (mA)                                                | 175°C | 4.91            | 4.36         | 4.37         | 4.47         | 4.45         | 4.36         | 4.48         | 4.35         | 4.50         | 4.50         | 4.51          |  |  |
|                                                     | 200°C | 4.73            | 4.11         | 4.19         | 4.25         | 4.23         | 4.23         | 4.22         | 4.08         | 3.84         | 3.33         | 3.97          |  |  |
|                                                     | 230°C | 4.52            | 3.79         | 3.90         | 3.98         | 3.99         | 3.94         | 3.99         | 3.85         | 3.96         | 3.97         | 3.74          |  |  |

**Table 7**: Key figures of merit of the MOSFETs extracted from I-V curves.

|                       | 3.3V nMOS_10μm/0.35μm |                 |              |              |              |              |              |              |              |              |              |               |  |
|-----------------------|-----------------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--|
|                       | T°C                   | Simula-<br>tion | Device<br>#1 | Device<br>#2 | Device#<br>3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device#<br>7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |  |
| Ibmax                 | 200°C                 | 4540            | 5005         | 16370        | 5482         | 5437         | 5447         | 5339         | 4976         | 4897         | 3568         | 4975          |  |
| (nA)<br>@<br>Vds=3.3V | 230°C                 | 3970            | 4603         | 5096         | 5102         | 5137         | 5042         | 5041         | 4699         | 5112         | 5096         | 4825          |  |

Table 8: Body currents of MOSFETs extracted from  $\mathrm{Ibs}$  -  $V_{\mathrm{gs}}$  curves.

|        |       | Min<br>#1-10 | Max<br>#1-10 | Average<br>Value<br>#1-10 | Average<br>Deviation<br>#1-10 | % deviation<br>#1-10 | % difference of<br>Simulation<br>compared to<br>Average Value |
|--------|-------|--------------|--------------|---------------------------|-------------------------------|----------------------|---------------------------------------------------------------|
|        | 25°C  | 0.71         | 0.74         | 0.724                     | 0.0100                        | 1.4 %                | 3.6 %                                                         |
|        | 50°C  | 0.66         | 0.69         | 0.682                     | 0.0096                        | 1.4 %                | 2.6 %                                                         |
| IDlin  | 125°C | 0.56         | 0.58         | 0.574                     | 0.0072                        | 1.3 %                | 0.7 %                                                         |
| (mA)   | 175°C | 0.50         | 0.51         | 0.506                     | 0.0048                        | 0.9 %                | 0.8 %                                                         |
|        | 200°C | 0.18         | 0.43         | 0.39                      | 0.0450                        | 11.7 %               | 23.1 %                                                        |
|        | 230°C | 0.35         | 0.38         | 0.38                      | 0.0082                        | 2.19 %               | 18.4 %                                                        |
|        | 25°C  | 5.45         | 5.63         | 5.547                     | 0.0636                        | 1.1 %                | 11.4 %                                                        |
|        | 50°C  | 5.25         | 5.43         | 5.346                     | 0.068                         | 1.3 %                | 11.3 %                                                        |
| IDsat  | 125°C | 4.69         | 4.86         | 4.778                     | 0.0624                        | 1.3 %                | 11.1 %                                                        |
| (IIIA) | 175°C | 4.35         | 4.51         | 4.435                     | 0.0600                        | 1.4 %                | 10.7 %                                                        |
|        | 200°C | 3.33         | 4.25         | 4.04                      | 0.1980                        | 4.9 %                | 17.1 %                                                        |
|        | 230°C | 3.74         | 3.99         | 3.91                      | 0.0722                        | 1.85 %               | 15.6 %                                                        |

**Table 9:** Statistical analysis of linear and saturation current.

- Average Value is the average (arithmetic mean) of a set of numbers.
- Average Deviation is the average of the difference of a set of numbers from their Average Value.
- % deviation is the average percentage that a data point differs from the Average Value.



Figure 10:  $I_{ds} - V_{ds}$  curves of 3.3V nMOS (W/L=10/0.35 $\mu$ m) at different temperatures. The values of V<sub>gs</sub> are 1.5V, 2.1V, 2.7V, 3.3V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 11:  $I_{ds} - V_{gs}$  curves of 3.3V nMOS (W/L=10/0.35 $\mu$ m) at different temperatures. Values of V<sub>ds</sub> are 0.1V and 3.3V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 12:  $I_{bs} - V_{gs}$  curves of 3.3V nMOS (W/L=10/0.35 $\mu$ m) at different temperatures and V<sub>ds</sub>=3.3V. The color indicates the according temperature.



Figure 13: Comparisons of measurements (circle marks) and simulations (solid lines) of 3.3V nMOS (W/L=10/0.35 $\mu$ m) at different temperatures. The color indicates the according temperature.

# 3.3V nMOS\_ W/L = $10\mu$ m/0.5 $\mu$ m

|               | 3.3V nMOS_10 $\mu$ m/0.5 $\mu$ m |                 |              |              |              |              |              |              |              |              |              |               |  |  |  |
|---------------|----------------------------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--|--|--|
|               | T°C                              | Simula-<br>tion | Device<br>#1 | Device<br>#2 | Device<br>#3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device<br>#7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |  |  |  |
|               | 25°C                             | 0.70            | 0.75         | 0.75         | 0.75         | 0.75         | 0.75         | 0.75         | 0.75         | 0.75         | 0.75         | 0.75          |  |  |  |
|               | 50°C                             | 0.69            | 0.73         | 0.73         | 0.73         | 0.72         | 0.73         | 0.73         | 0.73         | 0.72         | 0.73         | 0.73          |  |  |  |
|               | 125°C                            | 0.63            | 0.65         | 0.65         | 0.65         | 0.64         | 0.65         | 0.65         | 0.65         | 0.64         | 0.65         | 0.65          |  |  |  |
| VTHee         | 175°C                            | 0.56            | 0.59         | 0.59         | 0.59         | 0.58         | 0.59         | 0.59         | 0.59         | 0.59         | 0.59         | 0.59          |  |  |  |
| (V)           | 200°C                            | 0.53            | 0.51         | 0.52         | 0.52         | 0.51         | 0.52         | 0.52         | 0.51         | 0.52         | 0.52         | 0.53          |  |  |  |
|               | 230°C                            | 0.50            | 0.46         | 0.48         | 0.48         | 0.48         | 0.48         | 0.48         | 0.47         | 0.45         | 0.45         | 0.46          |  |  |  |
|               | 25°C                             | 0.56            | 0.50         | 0.54         | 0.55         | 0.54         | 0.53         | 0.55         | 0.54         | 0.55         | 0.55         | 0.54          |  |  |  |
|               | 50°C                             | 0.51            | 0.51         | 0.51         | 0.51         | 0.50         | 0.50         | 0.51         | 0.50         | 0.51         | 0.51         | 0.50          |  |  |  |
|               | 125°C                            | 0.41            | 0.41         | 0.41         | 0.42         | 0.42         | 0.41         | 0.42         | 0.41         | 0.42         | 0.42         | 0.42          |  |  |  |
| IDlin<br>(mA) | 175°C                            | 0.36            | 0.36         | 0.36         | 0.36         | 0.36         | 0.36         | 0.36         | 0.36         | 0.36         | 0.36         | 0.36          |  |  |  |
| (IIIA)        | 200°C                            | 0.33            | 0.29         | 0.30         | -0.3         | 0.30         | 0.30         | 0.30         | 0.29         | 0.27         | 0.25         | 0.27          |  |  |  |
|               | 230°C                            | 0.31            | 0.26         | 0.26         | 0.27         | 0.27         | 0.27         | 0.27         | 0.26         | 0.27         | 0.27         | 0.25          |  |  |  |
|               | 25°C                             | 4.64            | 4.23         | 4.21         | 4.25         | 4.27         | 4.22         | 4.26         | 4.20         | 4.26         | 4.27         | 4.24          |  |  |  |
|               | 50°C                             | 4.39            | 4.03         | 4.02         | 4.06         | 4.08         | 4.02         | 4.08         | 4.02         | 4.08         | 4.09         | 4.09          |  |  |  |
| IDeet         | 125°C                            | 3.75            | 3.51         | 3.50         | 3.55         | 3.56         | 3.53         | 3.56         | 3.51         | 3.56         | 3.57         | 3.57          |  |  |  |
| (mA)          | 175°C                            | 3.39            | 3.21         | 3.20         | 3.24         | 3.26         | 3.22         | 3.26         | 3.21         | 3.26         | 3.27         | 3.27          |  |  |  |
|               | 200°C                            | 3.23            | 3.0          | 3.0          | 3.0          | 3.0          | 3.0          | 3.0          | 3.0          | 2.8          | 2.7          | 2.6           |  |  |  |
|               | 230°C                            | 3.05            | 2.7          | 2.8          | 2.8          | 2.8          | 2.8          | 2.8          | 2.7          | 2.8          | 2.8          | 2.7           |  |  |  |

**Table 10**: Key figures of merit of the MOSFETs extracted from I-V curves.

|              |           |                 |              |              | ne3i_        | 10um/0.5u    | m            |              |              |              |              |               |
|--------------|-----------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|
|              | T°C       | Simula<br>-tion | Device<br>#1 | Device<br>#2 | Device#<br>3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device#<br>7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |
| Ibmax   (nA) | 200<br>°C | 2430            | 2386         | 86950        | 2449         | 2419         | 2407         | 2466         | 2321         | 2302         | 2238         | 2174          |
| @ Vds=3.3V   | 230<br>°C | 2140            | 2240         | 2283         | 2323         | 2305         | 2274         | 2352         | 2198         | 2343         | 2354         | 2224          |

Table 11: Body currents of MOSFETs extracted from  $\mathrm{Ibs}$  -  $V_{\mathrm{gs}}$  curves.

|       |       | Min<br>#1-10 | Max<br>#1-10 | Average<br>Value<br>#1-10 | Average<br>Deviation<br>#1-10 | % deviation<br>#1-10 | % difference of<br>Simulation<br>compared to<br>Average Value |
|-------|-------|--------------|--------------|---------------------------|-------------------------------|----------------------|---------------------------------------------------------------|
|       | 25°C  | 0.50         | 0.55         | 0.539                     | 0.0096                        | 1.8 %                | 3.9 %                                                         |
|       | 50°C  | 0.50         | 0.51         | 0.506                     | 0.0048                        | 0.9 %                | 0.8 %                                                         |
| ID!'a | 125°C | 0.41         | 0.42         | 0.416                     | 0.0048                        | 1.2 %                | 1.4~%                                                         |
| (mA)  | 175°C | 0.36         | 0.36         | 0.36                      | 0                             | 0 %                  | 0 %                                                           |
|       | 200°C | 0.25         | 0.30         | 0.29                      | 0.0139                        | 4.85 %               | 13.8 %                                                        |
|       | 230°C | 0.25         | 0.27         | 0.27                      | 0.0054                        | 2.03 %               | 14.8 %                                                        |
|       | 25°C  | 4.20         | 4.27         | 4.241                     | 0.021                         | 0.5 %                | 9.4 %                                                         |
|       | 50°C  | 4.02         | 4.09         | 4.057                     | 0.0276                        | 0.7 %                | 8.2 %                                                         |
| IDsat | 125°C | 3.50         | 3.57         | 3.542                     | 0.0236                        | 0.7 %                | 5.9 %                                                         |
| (mA)  | 175°C | 3.20         | 3.27         | 3.24                      | 0.024                         | 0.7 %                | 4.6 %                                                         |
|       | 200°C | 2.6          | 3.0          | 2.9                       | 0.1318                        | 4.51 %               | 11.4 %                                                        |
|       | 230°C | 2.7          | 2.8          | 2.8                       | 0.0408                        | 1.47 %               | 8.9 %                                                         |

**Table 12:** Statistical analysis of linear and saturation current.

- Average Value is the average (arithmetic mean) of a set of numbers.
- Average Deviation is the average of the difference of a set of numbers from their Average Value.
- % deviation is the average percentage that a data point differs from the Average Value.



Figure 14:  $I_{ds} - V_{ds}$  curves of 3.3V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures. The values of V<sub>gs</sub> are 1.5V, 2.1V, 2.7V, 3.3V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 15:  $I_{ds} - V_{gs}$  curves of 3.3V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures. Values of V<sub>ds</sub> are 0.1V and 3.3V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 16:  $I_{bs} - V_{gs}$  curves of 3.3V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures and V<sub>ds</sub>=3.3V. The color indicates the according temperature.



Figure 17: Comparisons of measurements (circle marks) and simulations (solid lines) of 3.3V nMOS (W/L=10/0.5 $\mu$ m) at different temperatures. The color indicates the according temperature.

# **1.8V pMOS\_ W/L = 10 \mum/0.18\mum**

|               | 1.8V pMOS_10μm/0.18μm |                 |              |              |              |              |              |              |              |              |              |               |  |  |
|---------------|-----------------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--|--|
|               | T°C                   | Simula-<br>tion | Device<br>#1 | Device<br>#2 | Device<br>#3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device<br>#7 | Device<br>#8 | Device<br>#9 | Device#<br>10 |  |  |
|               | 25°C                  | -0.65           | -0.65        | -0.64        | -0.64        | -0.64        | -0.64        | -0.64        | -0.64        | -0.64        | -0.64        | -0.64         |  |  |
|               | 50°C                  | -0.65           | -0.67        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65         |  |  |
|               | 125°C                 | -0.55           | -0.54        | -0.54        | -0.55        | -0.55        | -0.55        | -0.55        | -0.55        | -0.54        | -0.54        | -0.54         |  |  |
| VTHee         | 175°C                 | -0.50           | -0.50        | -0.49        | -0.48        | -0.49        | -0.50        | -0.49        | -0.50        | -0.48        | -0.49        | -0.48         |  |  |
| (V)           | 200°C                 | -0.48           | -0.61        | -0.61        | -0.62        | -0.61        | -0.61        | -0.62        | -0.62        | -0.61        | -0.61        | -0.62         |  |  |
|               | 230°C                 | -0.45           | -0.60        | -0.60        | -0.59        | -0.60        | -0.59        | -0.60        | -0.59        | -0.60        | -0.60        | -0.58         |  |  |
|               | 25°C                  | -0.30           | -0.31        | -0.31        | -0.32        | -0.31        | -0.30        | -0.32        | -0.30        | -0.32        | -0.32        | -0.32         |  |  |
|               | 50°C                  | -0.29           | -0.29        | -0.30        | -0.30        | -0.30        | -0.29        | -0.30        | -0.29        | -0.30        | -0.30        | -0.31         |  |  |
|               | 125°C                 | -0.27           | -0.26        | -0.26        | -0.27        | -0.27        | -0.26        | -0.27        | -0.25        | -0.27        | -0.27        | -0.27         |  |  |
| IDlin<br>(mA) | 175°C                 | -0.25           | -0.24        | -0.24        | -0.25        | -0.25        | -0.24        | -0.25        | -0.24        | -0.25        | -0.25        | -0.25         |  |  |
| (IIIA)        | 200°C                 | -0.25           | -0.23        | -0.24        | -0.25        | -0.24        | -0.25        | -0.24        | -0.22        | -0.21        | -0.19        | -0.22         |  |  |
|               | 230°C                 | -0.24           | -0.22        | -0.23        | -0.24        | -0.23        | -0.23        | -0.23        | -0.21        | -0.23        | -0.23        | -2.91E-04     |  |  |
|               | 25°C                  | -1.70           | -1.58        | -1.62        | -1.67        | -1.62        | -1.58        | -1.65        | -1.56        | -1.66        | -1.66        | -1.69         |  |  |
|               | 50°C                  | -1.69           | -1.56        | -1.59        | -1.64        | -1.59        | -1.54        | -1.62        | -1.53        | -1.62        | -1.63        | -1.66         |  |  |
| IDsat<br>(mA) | 125°C                 | -1.64           | -1.47        | -1.50        | -1.56        | -1.51        | -1.46        | -1.55        | -1.44        | -1.54        | -1.55        | -1.57         |  |  |
|               | 175°C                 | -1.61           | -1.41        | -1.44        | -1.50        | -1.46        | -1.41        | -1.48        | -1.40        | -1.49        | -1.50        | -1.51         |  |  |
|               | 200°C                 | -1.59           | -1.40        | -1.48        | -1.52        | -1.44        | -1.51        | -1.42        | -1.34        | -1.26        | -1.27        | -1.29         |  |  |
|               | 230°C                 | -1.58           | -1.34        | -1.43        | -1.44        | -1.40        | -1.43        | -1.37        | -1.29        | -1.39        | -1.40        | -1.16         |  |  |

Table 13: Key figures of merit of the MOSFETs extracted from I-V curves.

|             | 1.8V pMOS_10μm/0.18μm |                 |              |              |              |              |              |              |              |              |              |               |  |  |  |
|-------------|-----------------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--|--|--|
|             | T°C                   | Simula<br>-tion | Device<br>#1 | Device<br>#2 | Device<br>#3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device#<br>7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |  |  |  |
| Ihmay (nA)  | 200°C                 | 0.58            | 5            | 6            | 6            | 5            | 6            | 5            | 5            | 6            | 6            | 5             |  |  |  |
| @ Vds=-1.8V | 230°C                 | 0.73            | 16           | 13           | 11           | 10           | 12           | 11           | 10           | 11           | 12           | 27            |  |  |  |

Table 14: Body currents of MOSFETs extracted from  $\mathrm{Ibs}$  -  $V_{\mathrm{gs}}$  curves.

|       |       | Min<br>#1-10 | Max<br>#1-10 | Average<br>Value<br>#1-10 | Average<br>Deviation<br>#1-10 | % deviation<br>#1-10 | % difference of<br>Simulation<br>compared to<br>Average Value |  |
|-------|-------|--------------|--------------|---------------------------|-------------------------------|----------------------|---------------------------------------------------------------|--|
|       | 25°C  | -0.32        | -0.30        | -0.313                    | 0.007                         | 2.2 %                | 4.1 %                                                         |  |
|       | 50°C  | -0.31        | -0.29        | -0.298                    | 0.0048                        | 1.6 %                | 2.7 %                                                         |  |
| IDEa  | 125°C | -0.27        | -0.25        | -0.265                    | 0.006                         | 2.3 %                | 1.9 %                                                         |  |
| (mA)  | 175°C | -0.25        | -0.24        | -0.246                    | 0.0048                        | 2.0 %                | 1.6 %                                                         |  |
|       | 200°C | -0.25        | -0.19        | -0.23                     | 0.0140                        | 6.2 %                | 8.7 %                                                         |  |
|       | 230°C | -0.24        | -2.91E-04    | -0.20                     | 0.0407                        | 20.0 %               | 20.0 %                                                        |  |
|       | 25°C  | -1.69        | -1.56        | -1.629                    | 0.037                         | 2.3 %                | 4.4 %                                                         |  |
|       | 50°C  | -1.66        | -1.53        | -1.598                    | 0.036                         | 2.3 %                | 5.8 %                                                         |  |
| IDsat | 125°C | -1.57        | -1.44        | -1.515                    | 0.039                         | 2.6 %                | 8.3 %                                                         |  |
| (mA)  | 175°C | -1.51        | -1.40        | -1.46                     | 0.036                         | 2.5 %                | 10.3 %                                                        |  |
|       | 200°C | -1.52        | -1.26        | -1.39                     | 0.0825                        | 5.9 %                | 14.4 %                                                        |  |
|       | 230°C | -1.44        | -1.16        | -1.37                     | 0.0620                        | 4.5 %                | 15.3 %                                                        |  |

**Table 15:** Statistical analysis of linear and saturation current.

- Average Value is the average (arithmetic mean) of a set of numbers.
- Average Deviation is the average of the difference of a set of numbers from their Average Value.
- % deviation is the average percentage that a data point differs from the Average Value.



Figure 18:  $I_{ds} - V_{ds}$  curves of 1.8V pMOS (W/L=10/0.18 $\mu$ m) at different temperatures. The values of V<sub>gs</sub> are -0.9V, -1.2V, -1.5V, -1.8V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 19:  $I_{ds} - V_{gs}$  curves of 1.8V pMOS (W/L=10/0.18µm) at different temperatures. Values of V<sub>ds</sub> are -0.1V and -1.8V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 20:  $I_{bs} - V_{gs}$  curves of 1.8V pMOS (W/L=10/0.18 $\mu$ m) at different temperatures and V<sub>ds</sub>=-1.8V. The color indicates the according temperature.



Figure 21: Comparisons of measurements (circle marks) and simulations (solid lines) of 1.8V pMOS (W/L=10/0.18 $\mu$ m) at different temperatures. The color indicates the according temperature.

# **1.8V pMOS\_ W/L = 10\mum/0.5\mum**

|               | 1.8V pMOS_10μm/0.5μm |                 |              |              |              |              |              |              |              |              |              |               |  |  |
|---------------|----------------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--|--|
|               | T°C                  | Simula-<br>tion | Device<br>#1 | Device<br>#2 | Device<br>#3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device<br>#7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |  |  |
|               | 25°C                 | -0.71           | -0.69        | -0.70        | -0.70        | -0.70        | -0.70        | -0.70        | -0.70        | -0.70        | -0.70        | -0.70         |  |  |
|               | 50°C                 | -0.70           | -0.70        | -0.70        | -0.70        | -0.70        | -0.70        | -0.70        | -0.70        | -0.70        | -0.70        | -0.70         |  |  |
|               | 125°C                | -0.60           | -0.60        | -0.60        | -0.60        | -0.60        | -0.60        | -0.60        | -0.60        | -0.60        | -0.60        | -0.60         |  |  |
| VTHee         | 175°C                | -0.55           | -0.55        | -0.55        | -0.55        | -0.55        | -0.55        | -0.55        | -0.55        | -0.55        | -0.55        | -0.55         |  |  |
| (V)           | 200°C                | -0.52           | -0.52        | -0.51        | -0.51        | -0.52        | -0.52        | -0.52        | -0.51        | -0.52        | -0.52        | -0.51         |  |  |
|               | 230°C                | -0.51           | -0.51        | -0.50        | -0.51        | -0.51        | -0.51        | -0.51        | -0.51        | -0.51        | -0.51        | -0.50         |  |  |
|               | 25°C                 | -0.09           | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10         |  |  |
|               | 50°C                 | -0.09           | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10         |  |  |
|               | 125°C                | -0.08           | -0.08        | -0.09        | -0.09        | -0.09        | -0.08        | -0.09        | -0.08        | -0.09        | -0.09        | -0.09         |  |  |
| IDlin<br>(mA) | 175°C                | -0.07           | -0.08        | -0.08        | -0.08        | -0.08        | -0.08        | -0.08        | -0.08        | -0.08        | -0.08        | -0.08         |  |  |
| (IIIA)        | 200°C                | -0.07           | -0.08        | -0.08        | -0.08        | -0.08        | -0.08        | -0.08        | -0.08        | -0.07        | -0.07        | -0.07         |  |  |
|               | 230°C                | -0.07           | -0.07        | -0.07        | -0.07        | -0.07        | -0.07        | -0.07        | -0.07        | -0.07        | -0.07        | -0.07         |  |  |
|               | 25°C                 | -0.43           | -0.47        | -0.48        | -0.48        | -0.48        | -0.47        | -0.48        | -0.47        | -0.47        | -0.47        | -0.49         |  |  |
|               | 50°C                 | -0.42           | -0.46        | -0.47        | -0.46        | -0.46        | -0.46        | -0.46        | -0.46        | -0.46        | -0.46        | -0.47         |  |  |
| Deat          | 125°C                | -0.41           | -0.42        | -0.43        | -0.43        | -0.43        | -0.42        | -0.43        | -0.42        | -0.42        | -0.42        | -0.44         |  |  |
| IDsat<br>(mA) | 175°C                | -0.40           | -0.41        | -0.42        | -0.41        | -0.41        | -0.40        | -0.41        | -0.40        | -0.40        | -0.40        | -0.41         |  |  |
|               | 200°C                | -0.40           | -0.40        | -0.40        | -0.41        | -0.39        | -0.41        | -0.39        | -0.39        | -0.37        | -0.38        | -0.38         |  |  |
|               | 230°C                | -0.40           | -0.38        | -0.39        | -0.40        | -0.38        | -0.40        | -0.38        | -0.37        | -0.38        | -0.38        | -0.35         |  |  |

**Table 16**: Key figures of merit of the MOSFETs extracted from I-V curves.

|             | 1.8V pMOS_10μm/0.5μm |                 |              |              |              |              |              |              |              |              |              |               |  |  |  |
|-------------|----------------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--|--|--|
|             | T°C                  | Simula<br>-tion | Device<br>#1 | Device#<br>2 | Device#<br>3 | Device#<br>4 | Device<br>#5 | Device<br>#6 | Device#<br>7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |  |  |  |
| Ibmax (nA)  | 200<br>°C            | 0.24            | 1            | 1            | 1            | 1            | 1            | 1            | 1            | 2            | 2            | 1             |  |  |  |
| @ Vds=-1.8V | 230<br>°C            | 0.41            | 8            | 8            | 7            | 4            | 4            | 4            | 7            | 5            | 6            | 23            |  |  |  |

Table 17: Body currents of MOSFETs extracted from  $\mathrm{Ibs}$  -  $V_{\mathrm{gs}}$  curves.

|       |       | Min<br>#1-10 | Max<br>#1-10 | Average<br>Value<br>#1-10 | Average<br>Deviation<br>#1-10 | % deviation<br>#1-10 | % difference of<br>Simulation<br>compared to<br>Average Value |
|-------|-------|--------------|--------------|---------------------------|-------------------------------|----------------------|---------------------------------------------------------------|
|       | 25°C  | -0.10        | -0.10        | -0.10                     | 0                             | 0.0 %                | 10.0 %                                                        |
|       | 50°C  | -0.10        | -0.10        | -0.10                     | 0                             | 0.0 %                | 10.0 %                                                        |
| IDlia | 125°C | -0.09        | -0.08        | -0.087                    | -0.0042                       | 4.8 %                | 8.0 %                                                         |
| (mA)  | 175°C | -0.08        | -0.08        | -0.08                     | 0                             | 0.0 %                | 12.5 %                                                        |
|       | 200°C | -0.08        | -0.07        | -0.08                     | 0.0017                        | 2.2 %                | 12.5 %                                                        |
|       | 230°C | -0.07        | -0.07        | -0.07                     | 0.0011                        | 1.5 %                | 0 %                                                           |
|       | 25°C  | -0.49        | -0.47        | -0.476                    | 0.006                         | 1.3 %                | 9.7 %                                                         |
|       | 50°C  | -0.47        | -0.46        | -0.462                    | 0.0032                        | 0.7 %                | 9.1 %                                                         |
| IDsat | 125°C | -0.44        | -0.42        | -0.426                    | 0.006                         | 1.4~%                | 3.8 %                                                         |
| (mA)  | 175°C | -0.42        | -0.40        | -0.407                    | 0.0056                        | 1.4 %                | 1.7 %                                                         |
|       | 200°C | -0.41        | -0.37        | -0.39                     | 0.011                         | 2.7 %                | 2.6 %                                                         |
|       | 230°C | -0.40        | -0.35        | -0.38                     | 0.0079                        | 2.1 %                | 5.0 %                                                         |

 Table 18: Statistical analysis of linear and saturation current.

- Average Value is the average (arithmetic mean) of a set of numbers.
- Average Deviation is the average of the difference of a set of numbers from their Average Value.
- % deviation is the average percentage that a data point differs from the Average Value.



Figure 22:  $I_{ds} - V_{ds}$  curves of 1.8V pMOS (W/L=10/0.35 $\mu$ m) at different temperatures. The values of V<sub>gs</sub> are -0.9V, -1.2V, -1.5V, -1.8V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 23:  $I_{sd} - V_{sg}$  curves of 1.8V pMOS (W/L=10/0.35 $\mu$ m) at different temperatures. Values of V<sub>ds</sub> are -0.1V and -1.8V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale


Figure 24:  $I_{bs} - V_{gs}$  curves of 1.8V pMOS (W/L=10/0.35 $\mu$ m) at different temperatures and V<sub>ds</sub>=-1.8V. The color indicates the according temperature.



Figure 25: Comparisons of measurements (circle marks) and simulations (solid lines) of 1.8V pMOS (W/L=10/0.35 $\mu$ m) at different temperatures. The color indicates the according temperature.

# 3.3V pMOS\_ W/L = $10 \mu m/0.3 \mu m$

|               | 3.3V pMOS_10μm/0.3μm |                 |              |              |              |              |              |              |              |              |              |               |
|---------------|----------------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|
|               | T°C                  | Simula-<br>tion | Device<br>#1 | Device<br>#2 | Device<br>#3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device<br>#7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |
|               | 25°C                 | -0.63           | -0.65        | -0.64        | -0.64        | -0.64        | -0.64        | -0.64        | -0.64        | -0.64        | -0.64        | -0.64         |
|               | 50°C                 | -0.59           | -0.59        | -0.60        | -0.60        | -0.60        | -0.60        | -0.60        | -0.60        | -0.60        | -0.60        | -0.60         |
|               | 125°C                | -0.51           | -0.50        | -0.51        | -0.50        | -0.50        | -0.50        | -0.50        | -0.50        | -0.50        | -0.50        | -0.50         |
| VTHcc<br>(V)  | 175°C                | -0.45           | -0.44        | -0.44        | -0.44        | -0.44        | -0.44        | -0.44        | -0.44        | -0.44        | -0.44        | -0.44         |
|               | 200°C                | -0.44           | -0.44        | -0.44        | -0.43        | -0.44        | -0.44        | -0.44        | -0.44        | -0.43        | -0.44        | -0.44         |
|               | 230°C                | -0.42           | -0.38        | -0.39        | -0.38        | -0.38        | -0.38        | -0.38        | -0.38        | -0.38        | -0.38        | -0.38         |
|               | 25°C                 | -0.27           | -0.29        | -0.27        | -0.27        | -0.27        | -0.26        | -0.27        | -0.26        | -0.27        | -0.27        | -0.27         |
|               | 50°C                 | -0.25           | -0.25        | -0.26        | -0.26        | -0.26        | -0.25        | -0.26        | -0.25        | -0.26        | -0.26        | -0.26         |
|               | 125°C                | -0.23           | -0.22        | -0.22        | -0.22        | -0.22        | -0.22        | -0.22        | -0.22        | -0.22        | -0.22        | -0.22         |
| IDlin<br>(mA) | 175°C                | -0.21           | -0.20        | -0.20        | -0.20        | -0.20        | -0.20        | -0.20        | -0.20        | -0.20        | -0.20        | -0.20         |
| (IIIA)        | 200°C                | -0.21           | -0.20        | -0.20        | -0.21        | -0.20        | -0.20        | -0.20        | -0.20        | -0.20        | -0.19        | -0.20         |
|               | 230°C                | -0.19           | -0.19        | -0.19        | -0.19        | -0.19        | -0.19        | -0.18        | -0.19        | -0.19        | -0.19        | -0.13         |
|               | 25°C                 | -3.16           | -3.06        | -3.09        | -3.15        | -3.12        | -3.09        | -3.15        | -3.05        | -3.15        | -3.16        | -3.15         |
|               | 50°C                 | -3.05           | -2.98        | -3.00        | -3.06        | -3.02        | -2.99        | -3.06        | -2.96        | -3.06        | -3.07        | -3.08         |
| IDeat         | 125°C                | -2.79           | -2.72        | -2.73        | -2.80        | -2.77        | -2.74        | -2.80        | -2.70        | -2.80        | -2.82        | -2.82         |
| IDsat<br>(mA) | 175°C                | -2.66           | -2.57        | -2.58        | -2.64        | -2.61        | -2.59        | -2.65        | -2.55        | -2.63        | -2.65        | -2.66         |
|               | 200°C                | -2.61           | -2.44        | -2.52        | -2.52        | -2.50        | -2.50        | -2.49        | -2.41        | -2.50        | -2.32        | -2.42         |
|               | 230°C                | -2.54           | -2.30        | -2.39        | -2.39        | -2.39        | -2.39        | -2.39        | -2.29        | -2.40        | -2.37        | -2.22         |

**Table 19**: Key figures of merit of the MOSFETs extracted from I-V curves.

|                             | 3.3V pMOS_10µm/0.3µm |                 |              |              |              |              |              |              |              |          |          |               |
|-----------------------------|----------------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|----------|----------|---------------|
|                             | T°C                  | Simula<br>-tion | Device<br>#1 | Device<br>#2 | Device<br>#3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device<br>#7 | Device#8 | Device#9 | Device<br>#10 |
| Ibmax   (nA)<br>@ Vds=-3.3V | 200<br>°C            | 392             | 689          | 701          | 712          | 705          | 707          | 693          | 683          | 2415200  | 673      | 680           |
|                             | 230<br>°C            | 378             | 702          | 716          | 723          | 724          | 725          | 710          | 698          | 1966800  | 728      | 576           |

Table 20: Body currents of MOSFETs extracted from  $\rm Ibs$  -  $V_{\rm gs}\,curves.$ 

|       |       | Min<br>#1-10 | Max<br>#1-10 | Average<br>Value<br>#1-10 | Average<br>Deviation<br>#1-10 | % deviation<br>#1-10 | % difference of<br>Simulation<br>compared to<br>Average Value |
|-------|-------|--------------|--------------|---------------------------|-------------------------------|----------------------|---------------------------------------------------------------|
|       | 25°C  | -0.29        | -0.26        | -0.27                     | 0.004                         | 1.5 %                | 0.0 %                                                         |
|       | 50°C  | -0.26        | -0.25        | -0.257                    | 0.0042                        | 1.6 %                | 2.7 %                                                         |
| ID!!  | 125°C | -0.22        | -0.22        | -0.22                     | 0                             | 0.0 %                | 4.5 %                                                         |
| (mA)  | 175°C | -0.20        | -0.20        | -0.20                     | 0                             | 0.0 %                | 5.0 %                                                         |
|       | 200°C | -0.21        | -0.19        | -0.20                     | 0.0048                        | 2.4 %                | 5.0 %                                                         |
|       | 230°C | -0.19        | -0.13        | -0.18                     | 0.0104                        | 5.7 %                | 5.5 %                                                         |
|       | 25°C  | -3.16        | -3.05        | -3.117                    | 0.0356                        | 1.1~%                | 1.4~%                                                         |
|       | 50°C  | -3.08        | -2.96        | -3.028                    | 0.038                         | 1.3 %                | 0.7 %                                                         |
| IDsat | 125°C | -2.82        | -2.70        | -2.77                     | 0.038                         | 1.4~%                | 0.7 %                                                         |
| (mA)  | 175°C | -2.66        | -2.55        | -2.613                    | 0.033                         | 1.3 %                | 1.8 %                                                         |
|       | 200°C | -2.52        | -2.32        | -2.46                     | 0.0530                        | 2.1 %                | 6.1 %                                                         |
|       | 230°C | -2.40        | -2.22        | -2.35                     | 0.050                         | 2.1 %                | 8.1 %                                                         |

 Table 21: Statistical analysis of linear and saturation current.

#### Note:

- Average Value is the average (arithmetic mean) of a set of numbers.
- Average Deviation is the average of the difference of a set of numbers from their Average Value.
- % deviation is the average percentage that a data point differs from the Average Value.



Figure 26:  $I_{ds} - V_{ds}$  curves of 3.3V pMOS (W/L=10/0.3 $\mu$ m) at different temperatures. The values of V<sub>gs</sub> are -1.5V, -2.1V, -2.7V, -3.3V, respectively The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 27:  $I_{ds} - V_{gs}$  curves of 3.3V pMOS (W/L=10/0.3 $\mu$ m) at different temperatures. Values of V<sub>ds</sub> are -0.1V and -3.3V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 28:  $I_{bs} - V_{gs}$  curves of 3.3V pMOS (W/L=10/0.3 $\mu$ m) at different temperatures and V<sub>ds</sub>=-3.3V. The color indicates the according temperature.



Figure 29: Comparisons of measurements (circle marks) and simulations (solid lines) of 3.3V pMOS (W/L=10/0.3 $\mu$ m) at different temperatures. The color indicates the according temperature.

# 3.3V pMOS\_ W/L = $10\mu$ m/0.6 $\mu$ m

|               |       |                 |              | 3.3V         | pMOS_        | _10µm/0      | .6µm         |              |              |              |              |               |
|---------------|-------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|
|               | T°C   | Simula-<br>tion | Device<br>#1 | Device<br>#2 | Device<br>#3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device<br>#7 | Device<br>#8 | Device<br>#9 | Device<br>#10 |
|               | 25°C  | -0.65           | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65         |
|               | 50°C  | -0.65           | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65        | -0.65         |
|               | 125°C | -0.56           | -0.55        | -0.55        | -0.55        | -0.55        | -0.55        | -0.55        | -0.55        | -0.55        | -0.55        | -0.55         |
| VTHcc<br>(V)  | 175°C | -0.51           | -0.5         | -0.5         | -0.5         | -0.5         | -0.5         | -0.5         | -0.5         | -0.5         | -0.5         | -0.5          |
|               | 200°C | -0.51           | -0.46        | -0.47        | -0.47        | -0.46        | -0.46        | -0.47        | -0.47        | -0.47        | -0.47        | -0.47         |
|               | 230°C | -0.48           | -0.44        | -0.44        | -0.44        | -0.44        | -0.44        | -0.45        | -0.44        | -0.44        | -0.44        | -0.44         |
|               | 25°C  | -0.13           | -0.14        | -0.13        | -0.13        | -0.13        | -0.13        | -0.13        | -0.13        | -0.13        | -0.13        | -0.13         |
|               | 50°C  | -0.12           | -0.13        | -0.12        | -0.13        | -0.13        | -0.12        | -0.13        | -0.12        | -0.13        | -0.13        | -0.13         |
|               | 125°C | -0.11           | -0.11        | -0.11        | -0.11        | -0.11        | -0.11        | -0.11        | -0.11        | -0.11        | -0.11        | -0.11         |
| IDlin<br>(mA) | 175°C | -0.10           | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10         |
| (IIIA)        | 200°C | -0.10           | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.10        | -0.09        | -0.10         |
|               | 230°C | -0.09           | -0.09        | -0.09        | -0.09        | -0.09        | -0.09        | -0.09        | -0.09        | -0.09        | -0.09        | -0.09         |
|               | 25°C  | -1.44           | -1.55        | -1.56        | -1.57        | -1.57        | -1.55        | -1.58        | -1.55        | -1.57        | -1.58        | -1.57         |
|               | 50°C  | -1.38           | -1.49        | -1.48        | -1.50        | -1.50        | -1.49        | -1.51        | -1.48        | -1.50        | -1.51        | -1.51         |
| IDeat         | 125°C | -1.24           | -1.31        | -1.31        | -1.32        | -1.32        | -1.31        | -1.33        | -1.31        | -1.33        | -1.33        | -1.33         |
| IDsat<br>(mA) | 175°C | -1.17           | -1.21        | -1.22        | -1.22        | -1.23        | -1.21        | -1.23        | -1.21        | -1.22        | -1.23        | -1.23         |
|               | 200°C | -1.14           | -1.13        | -1.14        | -1.14        | -1.15        | -1.14        | -1.14        | -1.12        | -1.13        | -1.10        | -1.13         |
|               | 230°C | -1.11           | -1.06        | -1.08        | -1.08        | -1.09        | -1.08        | -1.08        | -1.06        | -1.08        | -1.07        | -1.04         |

**Table 22**: Key figures of merit of the MOSFETs extracted from I-V curves.

| 3.3V pMOS_10μm/0.3μm                    |           |                 |              |              |              |              |              |              |              |              |              |               |
|-----------------------------------------|-----------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|
|                                         | T°C       | Simula-<br>tion | Device<br>#1 | Device<br>#2 | Device#<br>3 | Device<br>#4 | Device<br>#5 | Device<br>#6 | Device<br>#7 | Device#<br>8 | Device<br>#9 | Device<br>#10 |
| I <sub>bmax</sub>   (nA)<br>@ Vds=-3.3V | 200<br>°C | 336             | 215          | 216          | 216          | 216          | 220          | 215          | 216          | 1120460      | 213          | 211           |
|                                         | 230<br>°C | 324             | 226          | 224          | 225          | 225          | 228          | 223          | 225          | 895800       | 228          | 218           |

Table 23: Body currents of MOSFETs extracted from  $\mathrm{Ibs}$  -  $V_{gs}\,curves.$ 

|       |       | Min<br>#1-10 | Max<br>#1-10 | Average<br>Value<br>#1-10 | Average<br>Deviation<br>#1-10 | % deviation<br>#1-10 | % difference of<br>Simulation<br>compared to<br>Average Value |
|-------|-------|--------------|--------------|---------------------------|-------------------------------|----------------------|---------------------------------------------------------------|
|       | 25°C  | -0.14        | -0.13        | -0.131                    | 0.0018                        | 1.4 %                | 0.8 %                                                         |
|       | 50°C  | -0.13        | -0.12        | -0.127                    | 0.0042                        | 3.3 %                | 5.5 %                                                         |
| ID!!  | 125°C | -0.11        | -0.11        | -0.11                     | 0                             | 0.0 %                | 0.0 %                                                         |
| (mA)  | 175°C | -0.10        | -0.10        | -0.10                     | 0                             | 0.0 %                | 0.0 %                                                         |
|       | 200°C | -0.10        | -0.09        | -0.10                     | 0.0009                        | 1.0 %                | 0.0 %                                                         |
|       | 230°C | -0.09        | -0.09        | -0.09                     | 0.0009                        | 1.0 %                | 0.0 %                                                         |
|       | 25°C  | -1.58        | -1.55        | -1.565                    | 0.01                          | 0.6 %                | 8.0 %                                                         |
|       | 50°C  | -1.51        | -1.48        | -1.497                    | 0.0096                        | 0.6 %                | 7.8 %                                                         |
| IDsat | 125°C | -1.33        | -1.31        | -1.32                     | 0.008                         | 0.6 %                | 6.0 %                                                         |
| (mA)  | 175°C | -1.23        | -1.21        | -1.221                    | 0.0072                        | 0.6 %                | 4.2 %                                                         |
|       | 200°C | -1.15        | -1.10        | -1.13                     | 0.0099                        | 0.9 %                | 0.9 %                                                         |
|       | 230°C | -1.09        | -1.04        | -1.07                     | 0.0114                        | 1.1 %                | 3.7 %                                                         |

 Table 24: Statistical analysis of linear and saturation current.

#### Note:

- Average Value is the average (arithmetic mean) of a set of numbers.
- Average Deviation is the average of the difference of a set of numbers from their Average Value.
- % deviation is the average percentage that a data point differs from the Average Value.



Figure 30:  $I_{ds} - V_{ds}$  curves of 3.3V pMOS (W/L=10/0.6 $\mu$ m) at different temperatures. The values of V<sub>gs</sub> are -1.5V, -2.1V, -2.7V, -3.3V, respectively. The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 31:  $I_{ds} - V_{gs}$  curves of 3.3V pMOS (W/L=10/0.6 $\mu$ m) at different temperatures. Values of V<sub>ds</sub> are -0.1V and -3.3V, respectively The color indicates the according temperature. x-axis of all figures are in the same scale



Figure 32:  $I_{bs} - V_{gs}$  curves of 3.3V pMOS (W/L=10/0.6 $\mu$ m) at different temperatures and V<sub>ds</sub>=-3.3V. The color indicates the according temperature.



Figure 33: Comparisons of measurements (circle marks) and simulations (solid lines) of 3.3V pMOS (W/L=10/0.6 $\mu$ m) at different temperatures. The color indicates the according temperature.

## Summary

| Device       | W/L             | T°C ≤ 175°C                                                                         | 200≤T°C≤ 230°C                                                                           |
|--------------|-----------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| 1.8V<br>nMOS | 10µm/<br>0.18µm | <ul> <li>Process deviation ≤ 3.8%</li> <li>Simulation difference ≤ 10.4%</li> </ul> | <ul> <li>Process deviation ≤ 12.2%(*)</li> <li>Simulation difference ≤ 19.4%</li> </ul>  |
|              | 10μm/<br>0.5μm  | <ul> <li>Process deviation ≤ 1.4%</li> <li>Simulation difference ≤ 8.4%</li> </ul>  | <ul> <li>Process deviation ≤ 11.3%(*)</li> <li>Simulation difference ≤ 14.8%</li> </ul>  |
| 3.3V<br>nMOS | 10µm/<br>0.35µm | <ul> <li>Process deviation ≤ 1.4%</li> <li>Simulation difference ≤ 11.4%</li> </ul> | <ul> <li>Process deviation ≤ 11.7% (*)</li> <li>Simulation difference ≤ 23.1%</li> </ul> |
|              | 10µm/<br>0.5µm  | <ul> <li>Process deviation ≤ 1.8%</li> <li>Simulation difference ≤ 9.4%</li> </ul>  | <ul> <li>Process deviation ≤ 4.85%</li> <li>Simulation difference ≤ 14.8%</li> </ul>     |
| 1.8V<br>pMOS | 10µm/<br>0.18µm | <ul> <li>Process deviation ≤ 2.6%</li> <li>Simulation difference ≤ 10.3%</li> </ul> | <ul> <li>Process deviation ≤ 20.0% (*)</li> <li>Simulation difference ≤ 20.0%</li> </ul> |
| I            | 10µm/<br>0.5µm  | <ul> <li>Process deviation ≤ 4.8%</li> <li>Simulation difference ≤ 12.5%</li> </ul> | <ul> <li>Process deviation ≤ 2.7%</li> <li>Simulation difference ≤ 12.5%</li> </ul>      |
| 3.3V<br>pMOS | 10μm/<br>0.3μm  | <ul> <li>Process deviation ≤ 1.5%</li> <li>Simulation difference ≤ 5%</li> </ul>    | <ul> <li>Process deviation ≤ 5.7%</li> <li>Simulation difference ≤ 8.1%</li> </ul>       |
| 1            | 10µm/<br>0.6µm  | <ul> <li>Process deviation ≤ 3.3%</li> <li>Simulation difference ≤ 8%</li> </ul>    | <ul> <li>Process deviation ≤ 1.1%</li> <li>Simulation difference ≤ 3.7%</li> </ul>       |

(\*) Result deviations were caused by measurement set-up issues. They do not reflect the real process deviation.

### Appendix B

C code integrated CHE and DAHC model for 1.8V nMOS transistors is presented hereafter. The C code for NBTI model for 1.8V and 3.3V pMOS transistors are 80% similar to the one below and it has been explained in Chapter 5, therefore, it is not necessary to include here.

```
1 // file nmosYen.h
<sup>3</sup> #ifndef _NMOSYENDEF_H_
4 #define _NMOSYENDEF_H_
6 typedef struct nmosYen {
      /* user defined model goes here */
      double n;
8
      double nl;
9
      double nh;
10
      double alpha;
      double Cl;
12
      double Ch;
      double Ea;
14
      double KB;
15
      double m;
16
      double rel_vth0;
17
      int agelevel;
18
 } NMOSYEN;
19
20
21 /* Defined the Spectre native reliability
   * analysis data type. This data structure
22
   * is only used by Spectre. */
23
 static URI_Param uriModelParams[] = {
24
      {"n", uriRealType},
25
      {"n1", uriRealType},
26
      {"nh", uriRealType},
27
```

```
{"alpha", uriRealType},
28
      {"Cl", uriRealType},
29
      { "Ch", uriRealType },
30
      {"Ea", uriRealType},
31
      {"KB", uriRealType},
32
      {"m", uriRealType},
33
      {"rel_vth0", uriRealType},
34
 };
35
36
37
  /* variables passed among uri routines */
38
39
  typedef struct nmosYenSharedInstState {
40
      /* instance parameters related to geometry */
41
      double mult;
42
      double 1;
43
      double w;
44
              devName[1024];
      char
45
      char
              modName[1024];
46
  } NMOSYENSHAREDINSTSTATE;
47
48
  typedef struct nmosYenInstState {
49
      /* instance parameters related to bias */
50
      double totaldeg;
51
      double agerate;
52
      double deltaD;
53
  } NMOSYENINSTSTATE;
54
55
56 #endif
57
   // file nmosYen.c
58
59
60 #include "uri.h"
61 #include "nmosYen.h"
62 #include <string.h>
63 #include <stdlib.h>
```

```
64 #include <stdio.h>
65 #include <math.h>
66
 /*
67
   * this function set up the reliability parameters needed and the default
68
   * values for the reliability parameters
69
   * returns 0 if successful
70
   */
71
  int nmosYenSetupModel( URI_Model * model, const char * const modelType,
72
                             const int isDebug )
73
74 {
      NMOSYEN *mymodel = ( NMOSYEN * ) model;
75
       mymodel -> n = 0.0; /* n */
76
       mymodel \rightarrow n1 = 0.0; /* n */
77
       mymodel -> nh = 0.0; /* n */
78
       mymodel \rightarrow alpha = 0.0; /* n */
79
       mymodel \rightarrow C1 = 0.0; /* n */
80
       mymodel -> Ch = 0.0; /* n */
81
       mymodel \rightarrow Ea = 0.0; /* n */
82
       mymodel ->KB = 0.0; /* n */
83
       mymodel \rightarrow m = 0.0; /* n */
84
       mymodel -> rel_vth0 = 0.0; /* n */
85
       mymodel \rightarrow agelevel = -1;
86
       if ( isDebug ) {
87
           printf( "nmosYenSetupModel done\n" );
88
89
       }
       return 0;
90
91 }
92
93 /*
   * this function assigns the model parameter values from the model card
94
   * returns 0 if successful
95
   */
96
  int nmosYenAddParam( URI_Model *model, const char *const name,
97
                          const double value, const char *strvalue, const int
98
      isDebug )
```

```
99 {
       NMOSYEN *mymodel = ( NMOSYEN * ) model;
100
       if ( isDebug ) {
101
            printf( "nmosYenAddParam ... name %s, value:%f ", name, value );
102
       }
103
       if ( strcasecmp( name, "NL" ) == 0 ) {
104
           mymodel \rightarrow n1 = value;
105
           if ( isDebug ) {
106
                printf ( " parameter nl=%f for low temperature assigned \n",
107
      mymodel->n1 );
108
           }
            return 0;
109
       } if ( strcasecmp( name, "NH" ) == 0 ) {
110
           mymodel \rightarrow nh = value;
           if ( isDebug ) {
                printf( " parameter nh=%f for high temperature assigned \n",
113
      mymodel ->nh);
           }
114
            return 0;
115
       } else if ( strcasecmp( name, "ALPHA" ) == 0 ) {
116
           mymodel->alpha = value;
117
           if ( isDebug ) {
118
                printf( " parameter alpha=%f assigned \n", mymodel->alpha );
119
            }
120
           return 0;
       } else if ( strcasecmp( name, "CL" ) == 0 ) {
           mymodel \rightarrow Cl = value;
123
           if ( isDebug ) {
124
                printf ( " parameter Cl=%f for low temperature assigned \n",
125
      mymodel->Cl);
126
           }
           return 0;
127
       } else if ( strcasecmp( name, "CH" ) == 0 ) {
128
           mymodel->Ch = value;
129
           if ( isDebug ) {
130
```

```
printf( " parameter Ch=%f for high temperature assigned \n",
131
      mymodel->Ch );
           }
132
            return 0;
133
       } else if ( strcasecmp( name, "M" ) == 0 ) {
134
           mymodel->m = value;
135
           if ( isDebug ) {
136
                printf( " parameter m=%f assigned \n", mymodel->m );
137
            }
138
           return 0;
139
       } else if ( strcasecmp( name, "EA" ) == 0 ) {
140
           mymodel \rightarrow Ea = value;
141
           if ( isDebug ) {
142
                printf( " parameter Ea=%f assigned \n", mymodel->Ea);
143
           }
144
           return 0;
145
       } else if ( strcasecmp( name, "KB" ) == 0 ) {
146
           mymodel->KB = value;
147
           if ( isDebug ) {
148
                printf( " parameter KB=%f assigned\n", mymodel->KB);
149
150
           }
           return 0;
       } else if ( strcasecmp( name, "REL_VTH0" ) == 0 ) {
152
           mymodel \rightarrow rel_vth0 = value;
153
           if ( isDebug ) {
154
                printf( " parameter rel_vth0=%f assigned\n", mymodel->
155
      rel_vth0);
           }
156
            return 0;
157
       } else if ( strcasecmp( name, "AGELEVEL" ) == 0 ) {
158
           mymodel \rightarrow agelevel = (int)(value + 0.5);
159
           if (isDebug) {
160
                printf( " parameter AGELEVEL=%f assigned \n", mymodel->
161
      agelevel );
162
           }
           return 0;
163
```

```
164
       }
       if ( isDebug ) {
165
            printf( "failed \n" );
166
167
       }
       return 1;
168
169 }
170
171 int nmosYenInitAllParams (URI_Model *model, const URI_Env *const env,
      const int isDebug, URI_sharedInstState *st1)
172 {
173
       NMOSYEN *mymodel = ( NMOSYEN * ) model;
174
       double T = env \rightarrow temp;
175
       if(T > = 150)
176
            mymodel \rightarrow n = mymodel \rightarrow nh;
       else
178
            mymodel \rightarrow n = mymodel \rightarrow n1;
179
       printf("Temperature is \%f, take n = \%f\n", T, mymodel->n);
180
181
  }
182 /* This function is used to add vector model parameters into URI model.
    * Currently no vector parameter is needed. Keep the function for
183
      compability
184 */
185 int nmosYenAddVectorParam( URI_Model *model, const char *const name,
      const double *value,
                                  const int size, const int isDebug)
186
187 {
       int i = 0;
188
       NMOSYEN *mymodel = ( NMOSYEN * ) model;
189
       if (isDebug) {
190
            printf ( "nmosYenAddVectorParam ... No vector parameter is needed
191
       .\n");
       }
192
       return 0;
193
194 }
195
```

```
196 /*
   * This function is used to free the memoery allocated to save vector
197
      parameters if exist.
   * */
198
  int nmosYenDeleteModel ( URI_Model *model, URI_sharedInstState *st1,
199
      URI_InstState *st2,
                             const int isDebug )
200
201
  {
      NMOSYEN *mymodel = ( NMOSYEN * ) model;
202
       if ( isDebug ) {
203
           printf( "nmosYenDeleteModel ...\n" );
204
       }
205
       return 0;
206
207
  }
208
209 /*
   * this function calculates the age rate value
210
   * returns age rate value if successful
211
   */
212
  double nmosYenCalcA( URI_Model *model, const URI_Var *const uriVar,
213
                         const URI_Env *const env, const int isDebug,
214
                          URI_sharedInstState *st1, URI_InstState *st2 )
215
216
      NMOSYEN *mymodel = ( NMOSYEN * ) model;
217
       URI_MosVar *uriMosVar = ( URI_MosVar * )uriVar;
218
      NMOSYENINSTSTATE * s2 = ( NMOSYENINSTSTATE * ) st2;
219
      NMOSYENSHAREDINSTSTATE *s1 = ( NMOSYENSHAREDINSTSTATE * ) st1;
220
       double ageRate = 0.0;
221
       float vgs = uriMosVar->vgs;
       float vds = uriMosVar->vds;
       float vth = uriMosVar->von;
224
       float w = uriMosVar->weff;
225
       float 1 = uriMosVar->leff;
226
       double Cl = mymodel -> Cl;
228
       double Ch = mymodel->Ch;
229
```

```
double n = mymodel -> n;
230
       double Ea = mymodel->Ea;
       double KB = mymodel->KB;
232
       double m = mymodel->m;
233
       double alpha = mymodel->alpha;
234
       double T = env \rightarrow temp + 273.15;
235
       double C=0.0;
236
       if (fabs(vgs) < vth)
238
       {
239
240
            ageRate = 0;
            if (isDebug)
241
                 printf ("mosfet is in cutoff mode, agerate is set to 0 vgs = %
242
       f vth = \%.15 f \text{ for } \% (\% s) \n'', vgs, vth, s1 -> devName, s1 -> modName);
       }
243
       else
244
245
       {
            if (T \ge (150+273.15))
246
                C=Ch*exp(-Ea/(KB*T));
247
            else
248
                C = C1;
249
            ageRate = C * pow(w/1, m) * exp(-alpha/fabs(vds));
250
         ageRate = pow(ageRate, 1/n);
            if (isDebug)
252
253
                 printf("Yen: agerate is %.15f vgs = %f vth=%.15f for %s (%s),
       w=%.15f, 1=%.15f, C=%.15f vds=%.15f\n", ageRate, vgs, vth, s1->
      devName, s1->modName,w, 1, C, vds );
       }
254
255
       if (ageRate < 0.0) abort();
256
       s2->agerate = ageRate;
257
       return ageRate;
258
259 }
260
261
262 /*
```

```
* this function calculates the delta degradation
263
    * returns delta degradation if successful
264
265
    */
  double nmosYenCalcDeltaD( URI_Model *model, const URI_Var *const uriVar,
266
                                 const int isDebug, URI_sharedInstState *st1,
267
       URI_InstState *st2,
                                 const URI_Env *const env )
268
269
  {
       NMOSYEN *mymodel = ( NMOSYEN * ) model;
270
       NMOSYENINSTSTATE * s2 = ( NMOSYENINSTSTATE * ) st2;
271
       URI_MosVar *uriMosVar = ( URI_MosVar * )uriVar;
272
       NMOSYENSHAREDINSTSTATE *s1 = ( NMOSYENSHAREDINSTSTATE * )st1;
273
274
       double deltaD = s2 \rightarrow deltaD;
275
       double n = mymodel -> n;
276
277
       double ageRate = s2 \rightarrow agerate;
278
       if (ageRate > 0.0)
279
       {
280
            double tmpDeg = s2->agerate * uriMosVar->dt;
281
            deltaD = pow(pow(deltaD, 1.0 / n) + tmpDeg, n);
282
            s2 \rightarrow deltaD = deltaD;
283
       }
284
285
       if ( isDebug ) {
286
            printf ( "Yen nmosYenCalcDeltaD done for %s (%s), deltaD=%.15f,
287
      ageRate = \%.18 f n'', s1 \rightarrow devName, s1 \rightarrow modName, deltaD, ageRate);
       }
288
       return deltaD;
289
290 }
291
292 /*
   * this function calculates the total age value up to the simulation time
293
    * returns the total age value
294
295
    */
```

```
296 double nmosYenCalcDeltaAge( URI_Model *model, const URI_Var *const uriVar
                                 const int isDebug, URI_sharedInstState *st1,
297
      URI InstState *st2,
                                 const URI_Env *const env )
298
299
      NMOSYENINSTSTATE *s2 = ( NMOSYENINSTSTATE * ) st2 ;
300
       URI_MosVar *uriMosVar = ( URI_MosVar * )uriVar;
301
302
       if ( isDebug ) {
303
           printf ( "dt = %f nmosYenCalcDeltaAge done. No need to calculate
304
      delta age \n", uriMosVar->dt );
       }
305
       return 0;
306
307 }
308
309 /*
   * this function calculates the final age value for the times specified
310
   * with .age.
311
   * returns the final total age value
312
313
   */
314 double nmosYenCalcAge( URI_Model *model, const double futuretime,
                            const int isDebug, URI_sharedInstState *st1,
315
      URI_InstState *st2,
                           const URI_Env *const env )
316
317 {
      NMOSYENINSTSTATE *s2 = ( NMOSYENINSTSTATE * ) st2 ;
318
      NMOSYENSHAREDINSTSTATE *s1 = ( NMOSYENSHAREDINSTSTATE * ) st1;
319
      NMOSYEN *mymodel = ( NMOSYEN * ) model;
320
       if ( isDebug ) {
322
           printf( "Starting CalcAge(): ( dev: %s; mod: %s ). No need to
323
      calculate Age\n", s1->devName, s1->modName );
       }
324
       return 0;
325
326 }
```

```
327
328 /*
   * this function calculates the final degradation value for the times
329
   * specified with .age.
330
   * returns the final degradation value
331
   */
332
333 double nmosYenCalcDegradation( URI_Model *model, const URI_Var *const
      uriVar,
                                     const double futuretime, const int isDebug
334
                                     URI_sharedInstState *st1, URI_InstState *
335
      st2,
                                     const URI_Env *const env )
336
337
      NMOSYEN *mymodel = ( NMOSYEN * ) model;
338
      NMOSYENINSTSTATE * s2 = ( NMOSYENINSTSTATE * ) st2;
339
      NMOSYENSHAREDINSTSTATE *s1 = ( NMOSYENSHAREDINSTSTATE * ) st1;
340
       double deg;
341
342
       if ( isDebug ) {
343
           printf( "Starting CalcDegradation(): ( dev: %s; mod: %s )\n", s1
344
      ->devName , s1->modName );
       }
345
346
       deg = s2->deltaD * pow( futuretime / ( env->tStop - env->tStart ),
347
      mymodel->n );
       if (isDebug) {
348
           printf( "nmosYenCalcDegradation done, deltaD=%.15f, sim time %.15
349
      f, deg=%f, futuretime %f, n=%f \n", s2->deltaD, (env->tStop - env->
      tStart), deg, futuretime, mymodel->n);
350
       }
       s2 \rightarrow totaldeg = deg;
351
       return deg;
352
353 }
354
355 /*
```

```
* this function calculates the final lifetime value for degradation
356
    * criterion specified in .degrad statement
357
    * Please note that this degradation criterion is not the degradation in
358
      percentage.
   * It's the degradattion at which we want to calculate lifetime
359
   * returns the final lifetime value
360
    */
361
  double nmosYenCalcLifetime( URI_Model * model, const double age,
362
                                 const double degAtLifetime, const int isDebug
363
                                  URI_sharedInstState *st1, URI_InstState *st2,
364
                                 const URI_Env *const env )
365
366
  {
      NMOSYEN *mymodel = ( NMOSYEN * ) model;
367
      NMOSYENINSTSTATE * s2 = ( NMOSYENINSTSTATE * ) st2;
368
      NMOSYENSHAREDINSTSTATE *s1 = ( NMOSYENSHAREDINSTSTATE * ) st1;
369
       double lt;
370
371
       if ( isDebug ) {
372
           printf( "Starting CalcLifeTime(): ( dev: %s; mod: %s )\n", s1->
373
      devName, s1->modName);
       }
374
375
       lt = ( env->tStop - env->tStart ) * pow( degAtLifetime / s2->deltaD,
376
       1 / mymodel \rightarrow n);
       if ( isDebug ) {
377
           printf( "nmosYenCalcLifetime done. Lifetime is %f\n", lt);
378
       }
379
       return lt;
380
381 }
382
383 /*
   * this function returns the degraded spice parameter value
384
   *
385
   */
386
387 double nmosYenScaleParam ( URI_Model *model, const double age,
```

```
const char *const name, const double value,
388
      const int isDebug,
                               const URI_Var *const uriVar, const
389
      URI_sharedInstState *const st1,
                               const URI_Env *const env, const URI_InstState *
390
      const st2)
391 {
      NMOSYEN *mymodel = ( NMOSYEN * ) model;
392
      NMOSYENSHAREDINSTSTATE *s1 = ( NMOSYENSHAREDINSTSTATE * ) st1;
393
394
       if (!strcasecmp( name, "VTH0" )) {
395
           NMOSYENINSTSTATE * s2 = ( NMOSYENINSTSTATE * ) st2;
396
           double vthdeg = s2 \rightarrow totaldeg;
397
           double sign;
398
           if (value < 0.0) sign = -1;
399
           else sign = 1;
400
           double degraded = value + sign* vthdeg;
401
           printf( "Beginning with vth0 %.15f, deg=%f ending value %.15f,
402
      defined para %.15f Starting ScaleParam(): %s ( dev: %s; mod: %s )\n",
      value, vthdeg, degraded, mymodel->rel_vth0, name, s1->devName, s1->
      modName):
           if (fabs (value - mymodel->rel_vth0) > fabs (0.00001*mymodel->
403
      rel_vth0))
           {
404
                printf("You have change the size of nmos/pmos, please
405
      readapte the value of rel_vth0, provied value %.15f, it should be %.15
      f \mid n'', mymodel->rel_vth0, value);
                abort();
406
           }
407
           return degraded;
408
       else
409
           return value;
410
       }
411
412 }
413
414 /*
```

```
* this function adds all instance parameters into URI states, such as 1,
415
       w, m.
    * NOTE: All MOS device parameters can be added into URI states with this
416
       func.
            but for external users, the argu "name" must be the same as the
417
    *
      param
            name in device definition, such as ad, as, w, 1 ...
418
    *
419
    */
420 int nmosYenAddInstParam( URI_Model *model, URI_sharedInstState *st1,
      URI_InstState *st2, const char *const name, const double value, const
      char *strvalue )
421 {
       NMOSYENSHAREDINSTSTATE *s1 = ( NMOSYENSHAREDINSTSTATE * ) st1;
422
       // NMOSYENINSTSTATE *s2 = ( NMOSYENINSTSTATE * ) st2;
423
       if (s1 != 0) {
424
           if ( strcmp( name, "1" ) == 0 ) {
425
                s1 \rightarrow 1 = value;
426
                return 0;
427
            } else if ( strcmp( name, "w" ) == 0 ) {
428
                s1 \rightarrow w = value;
429
                return 0;
430
           } else if ( strcmp( name, "mult" ) == 0 ) {
431
                s1 \rightarrow mult = value;
432
                return 0;
433
           } else if ( strcmp( name, "device_name" ) == 0 ) {
434
                strcpy( s1->devName, strvalue );
435
           } else if ( strcmp( name, "model_name" ) == 0 ) {
436
                strcpy( s1->modName, strvalue );
437
438
            }
            // TODO: add other instance parameters, such as ad, as ...
439
440
       ł
       return 1;
441
442 }
443
444 static NMOSYEN nmosYenMod;
445
```

```
static URI_ModelDef nmosYenModDef = {
446
       ( URI_Model * ) &nmosYenMod,
447
       104,
448
       sizeof( NMOSYEN ),
449
       uriModelParams,
450
       sizeof( uriModelParams ) / sizeof( uriModelParams[0] ),
451
       nmosYenSetupModel,
452
       nmosYenAddParam,
453
       nmosYenInitAllParams, // nmosYenInitAllParams
454
       nmosYenCalcA,
455
       nmosYenCalcDegradation,
456
       nmosYenCalcLifetime,
457
       nmosYenScaleParam,
458
       nmosYenCalcAge,
459
       nmosYenCalcDeltaD,
460
       nmosYenCalcDeltaAge,
461
       nmosYenAddVectorParam,
462
       nmosYenDeleteModel,
463
       nmosYenAddInstParam,
464
      NULL, // nmosYencopyInstState,
465
      NULL, // nmosYenGetModelParam,
466
      NULL, // nmosYenGetModelVectorParam,
467
      NULL, // nmosYenGetInstParam,
468
      NULL, // nmosYenGetInstVectorParam,
469
       sizeof( NMOSYENSHAREDINSTSTATE ),
470
       sizeof( NMOSYENINSTSTATE ),
471
  };
472
473
474 URI_ModelDef *nmosYenDefPtr = &nmosYenModDef;
```

# Appendix C

The schematics of RO\_2 to RO\_16 are listed hereafter:





| · · · · · · · · · · · · · · · · · · · | fill4<1:0><br>LOGI | C unit<1<br>dlm_ri<br>DLM<br>tihi<br>tilo<br>tilo<br>tilo<br>tilo<br>tilo<br>tilo<br>tilo<br>til | :12><br>ngo8_unit<br>i<1:1 | 2><br>BUFx4        | divin<br>start vdd vd                                                | RO_8                                              |                                       |
|---------------------------------------|--------------------|--------------------------------------------------------------------------------------------------|----------------------------|--------------------|----------------------------------------------------------------------|---------------------------------------------------|---------------------------------------|
| · · · · ·                             | LOGI               |                                                                                                  | · · · · · · ·              | start 1v8          | · · · · · · · ·                                                      | · · · · · · · · ·                                 | · ·                                   |
| RO_9                                  | na2<br>            | unit<1<br>dlm_ri<br>DLM<br>in<br>dd.<br>udd<br>gnd                                               | :12><br>ngo9_unit<br>out   | Sim                | Pin: not routed<br>div<br>divin<br>start<br>vd<br>gnd<br>gnd         | out of layout<br>divin<br>ringo_div3v3<br>out     | • • • • • • • • • • • • • • • • • • • |
| R0_10                                 | feed1Ø             | feed1                                                                                            | feed5<1:Ø>                 | feed25<1:Ø>        | feed7<1:0>                                                           | feed2<1:ø>                                        |                                       |
| start                                 | ng2<br>ng<br>      | unit<<br>dIm_r<br>DLM<br>in:<br>dd:<br>in:<br>in:<br>in:<br>in:<br>in:<br>in:<br>in:             | :12><br>ingo10_unit        | 22> bu<br>3V_BUFx8 | Pin: not routed<br>div<br>dim<br>divin<br>start<br>vdd<br>gnd<br>gnd | l. out of layout<br>divin<br>.ringo_div3v3<br>0ut | • • • • • • • • • • • • • • • • • • • |





### Author Publication List

#### **International conferences**

 Yen Tran, Toshihiro Nomura, Mohamed Salim Cherchali, Claire Tassin, Yann Deval, Cristell Maneux, "Bias Temperature Instability Characterization and Modeling for 0.18um CMOS Under Extreme Thermal Stress Conditions"; SMACD / PRIME 2021; International Conference on SMACD and 16th Conference on PRIME, 2021, pp. 1-4.

2. Yen Tran, Toshihiro Nomura, Mohamed Salim Cherchali, Claire Tassin, Yann Deval, Cristell Maneux, "Reliability Investigation of 0.18um CMOS for Oilfield Applications"; SMACD / PRIME 2021; International Conference on SMACD and 16th Conference on PRIME, 2021, pp. 1-4.

3. Yen Tran, Toshihiro Nomura, Mohamed Salim Cherchali, Claire Tassin, Yann Deval, Cristell Maneux, "0.18um CMOS Ring Oscillator: NBTI and HCI Investigation"; International Conference on Analog VLSI Circuits (AVIC), Bordeaux, October 18-20, 2021.

4. Yen Tran, Toshihiro Nomura, Mohamed Salim Cherchali, Claire Tassin, Yann Deval, Cristell Maneux, "Investigation of 0.18um CMOS Sensitivity to BTI and HCI Mechanisms under Extreme Thermal Stress Conditions"; Asian Test Symposium (ATS), Japan, virtual event, November 22-24, 2021.

5. **Yen Tran**, Toshihiro Nomura, Mohamed Salim Cherchali, Claire Tassin, Yann Deval, Cristell Maneux, **"Compact Model Including Aging Laws for 0.18um CMOS circuit"**; Fourth International Conference on Microelectronic Devices and Technologies (MicDat), Greece, September 21-23, 2022 - accepted.

### Bibliography

- I. Kaur, S. Yadav, S. Singh, V. Kumar, S. Arora, and D. Bhatnagar, "Nano electronics: A new era of devices," in *Solid State Phenomena*, vol. 222, pp. 99–116, Trans Tech Publ, 2015.
- [2] H. Radamson and L. Thylen, Monolithic Nanoscale Photonics-Electronics Integration in Silicon and Other Group IV Elements. Academic Press, 2014.
- [3] Z. Ji, H. Chen, and X. Li, "Design for reliability with the advanced integrated circuit (ic) technology: challenges and opportunities," *Science China Information Sciences*, vol. 62, no. 12, pp. 1–4, 2019.
- [4] C. Ramella, M. Pirola, A. Reale, M. Ramundo, P. Colantonio, M. A. Der Maur, V. Camarchia, A. Piacibello, and R. Giofre, "Thermal-aware gan/si mmic design for space applications," in 2019 IEEE International Conference on Microwaves, Antennas, Communications and Electronic Systems (COMCAS), pp. 1–6, IEEE, 2019.
- [5] M. A. Siddiqi, H. Yu, and J. Joung, "5g ultra-reliable low-latency communication implementation challenges and operational issues with iot devices," *Electronics*, vol. 8, no. 9, p. 981, 2019.
- [6] J. Reimers, L. Dorn-Gomba, C. Mak, and A. Emadi, "Automotive traction inverters: Current status and future trends," *IEEE Transactions on Vehicular Technology*, vol. 68, no. 4, pp. 3337–3350, 2019.
- [7] F. J. Hernandez Santiago, "Synthesis and characterization of approximate circuits to mitigate the aging and temperature effects in an advanced cmos technology," 2020.

- [8] V. Huard, F. Cacho, X. Federspiel, W. Arfaoui, M. Saliva, and D. Angot, "Technology scaling and reliability: Challenges and opportunities," in 2015 IEEE International Electron Devices Meeting (IEDM), pp. 20–5, IEEE, 2015.
- [9] S. Mahapatra and U. Sharma, "A review of hot carrier degradation in n-channel mosfets—part i: Physical mechanism," *IEEE Transactions on Electron Devices*, vol. 67, no. 7, pp. 2660–2671, 2020.
- [10] K. Yang, T. Liu, R. Zhang, and L. Milor, "A comprehensive time-dependent dielectric breakdown lifetime simulator for both traditional cmos and finfet technology," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 26, no. 11, pp. 2470–2482, 2018.
- [11] R. Divakaruni and V. Narayanan, "(keynote) challenges of 10 nm and 7 nm cmos for server and mobile applications," *ECS Transactions*, vol. 72, no. 4, p. 3, 2016.
- [12] C. Witt, V. Calero, C. Hu, and G. Bonilla, "Electromigration: void dynamics," *IEEE Transactions on Device and Materials Reliability*, vol. 16, no. 4, pp. 446–451, 2016.
- [13] S. Datta, Lessons from Nanoelectronics: A New Perspective on Transport—Part B: Quantum Transport. World Scientific, 2018.
- [14] Y. Zhao and Y. Qu, "Impact of self-heating effect on transistor characterization and reliability issues in sub-10 nm technology nodes," *IEEE Journal of the Electron Devices Society*, vol. 7, pp. 829–836, 2019.
- [15] C. Zhuo, K. Unda, Y. Shi, and W.-K. Shih, "From layout to system: Early stage power delivery and architecture co-exploration," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 38, no. 7, pp. 1291–1304, 2018.
- [16] F. A. Velarde-Gonzalez, "Integration of transistor aging models across different eda environments," 2019.
- [17] V. v. Tils and S. Zsembinszki, "Design requirements for automotive reliability," in European Solid-State Device Research Conference, 2006.
- [18] C. Mukherjee, B. Ardouin, J.-Y. Dupuy, V. Nodjiadjim, M. Riet, T. Zimmer, F. Marc, and C. Maneux, "Reliability-aware circuit design methodology for beyond-5g communication systems," *IEEE Transactions on Device and Materials Reliability*, vol. 17, no. 3, pp. 490–506, 2017.
- [19] J.-D. Aguirre-Morales, S. Fregonese, C. Mukherjee, C. Maneux, and T. Zimmer, "An accurate physics-based compact model for dual-gate bilayer graphene fets," *IEEE Transactions on Electron Devices*, vol. 62, no. 12, pp. 4333–4339, 2015.
- [20] J. D. Aguirre-Morales, S. Fregonese, C. Mukherjee, C. Maneux, T. Zimmer, W. Wei, and H. Happy, "Physics-based electrical compact model for monolayer graphene fets," in 2016 46th European Solid-State Device Research Conference (ESSDERC), pp. 240–243, IEEE, 2016.
- [21] C. Mukherjee, J.-D. Aguirre-Morales, S. Fregonese, T. Zimmer, and C. Maneux, "Versatile compact model for graphene fet targeting reliability-aware circuit design," *IEEE Transactions on Electron Devices*, vol. 62, no. 3, pp. 757–763, 2015.
- [22] R. R. Troutman, "Latchup in cmos technology: the problem and its cure," 1986.
- [23] E. A. Amerasekera and C. Duvvury, "Esd in silicon integrated circuits," 2002.
- [24] K. Yang, T. Liu, R. Zhang, and L. Milor, "A comprehensive time-dependent dielectric breakdown lifetime simulator for both traditional cmos and finfet technology,"

*IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 26, no. 11, pp. 2470–2482, 2018.

- [25] D.-H. Kim, S.-H. Hsu, and L. Milor, "Optimization of experimental designs for system-level accelerated life test in a memory system degraded by time-dependent dielectric breakdown," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 27, no. 7, pp. 1640–1651, 2019.
- [26] S. Sadiqbatcha, Z. Sun, and S. X.-D. Tan, "Accelerating electromigration aging: Fast failure detection for nanometer ics," *IEEE Transactions on Computer-Aided Design* of Integrated Circuits and Systems, vol. 39, no. 4, pp. 885–894, 2019.
- [27] M.-D. Ker, S.-M. Hsiao, and J.-H. Lin, "Layout verification to improve esd/latchup immunity of scaled-down cmos cell libraries," in *Proceedings. Tenth Annual IEEE International ASIC Conference and Exhibit (Cat. No. 97TH8334)*, pp. 125–129, IEEE, 1997.
- [28] K. Domanski, "Latch-up in finfet technologies," in 2018 IEEE International Reliability Physics Symposium (IRPS), pp. 2C–4, IEEE, 2018.
- [29] T. Mitchell, V. Vashchenko, and T. Meeks, "Hv latchup—power analog ics co-design with block level verification," in 2017 39th Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD), pp. 1–10, IEEE, 2017.
- [30] J. Gambino, "Process technology for copper interconnects," in *Handbook of Thin Film Deposition*, pp. 147–194, Elsevier, 2018.
- [31] N. Pariha, R. Tiwari, C. Ndiaye, M. Arabi, S. Mhira, H. Wong, S. Motzny, V. Moroz, V. Huard, and S. Mahapatra, "Modeling of process (ge, n) dependence and mechanical strain impact on nbti in hkmg sige gf fdsoi p-mosfets and rmg p-finfets," in 2018 In-

ternational Conference on Simulation of Semiconductor Processes and Devices (SIS-PAD), pp. 167–171, IEEE, 2018.

- [32] N. Parihar, U. Sharma, R. G. Southwick, M. Wang, J. H. Stathis, and S. Mahapatra, "Ultrafast measurements and physical modeling of nbti stress and recovery in rmg finfets under diverse dc–ac experimental conditions," *IEEE Transactions on Electron Devices*, vol. 65, no. 1, pp. 23–30, 2017.
- [33] N. Parihar, N. Goel, S. Mukhopadhyay, and S. Mahapatra, "Bti analysis tool—modeling of nbti dc, ac stress and recovery time kinetics, nitrogen impact, and eol estimation," *IEEE Transactions on Electron Devices*, vol. 65, no. 2, pp. 392–403, 2017.
- [34] V. Huard, C. Ndiaye, M. Arabi, N. Parihar, X. Federspiel, S. Mhira, S. Mahapatra, and A. Bravaix, "Key parameters driving transistor degradation in advanced strained sige channels," in 2018 IEEE International Reliability Physics Symposium (IRPS), pp. P–TX, IEEE, 2018.
- [35] V. Huard, M. Denais, and C. Parthasarathy, "Nbti degradation: From physical mechanisms to modelling," *Microelectronics Reliability*, vol. 46, no. 1, pp. 1–23, 2006.
- [36] D. K. Schroder, "Negative bias temperature instability: What do we understand?," *Microelectronics Reliability*, vol. 47, no. 6, pp. 841–852, 2007.
- [37] S. Mahapatra, D. Saha, D. Varghese, and P. B. Kumar, "On the generation and recovery of interface traps in mosfets subjected to nbti, fn, and hci stress," *IEEE Transactions on Electron Devices*, vol. 53, no. 7, pp. 1583–1592, 2006.
- [38] H. Luo, Y. Wang, J. Velamala, Y. Cao, Y. Xie, and H. Yang, "The impact of correlation between nbti and tddb on the performance of digital circuits," in *2011 IEEE 54th In-*

*ternational Midwest Symposium on Circuits and Systems (MWSCAS)*, pp. 1–4, IEEE, 2011.

- [39] C. Schlünder, R. Brederlow, B. Ankele, W. Gustin, K. Goser, and R. Thewes, "Effects of inhomogeneous negative bias temperature stress on p-channel mosfets of analog and rf circuits," *Microelectronics Reliability*, vol. 45, pp. 39–46, 01 2005.
- [40] Y. Wang, K. P. Cheung, A. Oates, and P. Mason, "Ballistic phonon enhanced nbti," in 2007 IEEE International Reliability Physics Symposium Proceedings. 45th Annual, pp. 258–263, 2007.
- [41] V. Huard, F. Monsieur, G. Ribes, and S. Bruyere, "Evidence for hydrogen-related defects during nbtl stress in p-mosfets," in 2003 IEEE International Reliability Physics Symposium Proceedings, 2003. 41st Annual., pp. 178–182, IEEE, 2003.
- [42] G. Groeseneken and H. E. Maes, "Basics and applications of charge pumping in submicron mosfet's," in 1997 21st International Conference on Microelectronics. Proceedings, vol. 2, pp. 581–589, IEEE, 1997.
- [43] V. Huard, M. Denais, F. Perrier, N. Revil, C. Parthasarathy, A. Bravaix, and E. Vincent,
  "A thorough investigation of mosfets nbti degradation," *Microelectronics Reliability*,
  vol. 45, no. 1, pp. 83–98, 2005.
- [44] V. Huard and M. Denais, "Hole trapping effect on methodology for dc and ac negative bias temperature instability measurements in pmos transistors," in 2004 IEEE International Reliability Physics Symposium. Proceedings, pp. 40–45, IEEE, 2004.
- [45] D. K. Schroder and J. A. Babcock, "Negative bias temperature instability: Road to cross in deep submicron silicon semiconductor manufacturing," *Journal of applied Physics*, vol. 94, no. 1, pp. 1–18, 2003.

- [46] Y. Taur and T. H. Ning, *Fundamentals of modern VLSI devices*. Cambridge university press, 2021.
- [47] H. Amrouch, V. M. van Santen, O. Prakash, H. Kattan, S. Salamin, S. Thomann, and J. Henkel, "Reliability challenges with self-heating and aging in finfet technology," in 2019 IEEE 25th International Symposium on On-Line Testing and Robust System Design (IOLTS), pp. 68–71, IEEE, 2019.
- [48] J. H. Stathis, S. Mahapatra, and T. Grasser, "Controversial issues in negative bias temperature instability," *Microelectronics Reliability*, vol. 81, pp. 244–251, 2018.
- [49] A. W. Strong, E. Y. Wu, R.-P. Vollertsen, J. Sune, G. La Rosa, T. D. Sullivan, and S. E. Rauch III, *Reliability wearout mechanisms in advanced CMOS technologies*. John Wiley & Sons, 2009.
- [50] K. O. Jeppson and C. M. Svensson, "Negative bias stress of mos devices at high electric fields and degradation of mnos devices," *Journal of Applied Physics*, vol. 48, no. 5, pp. 2004–2014, 1977.
- [51] S. Mahapatra, P. B. Kumar, and M. Alam, "Investigation and modeling of interface and bulk trap generation during negative bias temperature instability of p-mosfets," *IEEE Transactions on Electron Devices*, vol. 51, no. 9, pp. 1371–1379, 2004.
- [52] Y. Miura and Y. Matukura, "Investigation of silicon-silicon dioxide interface using mos structure," *Japanese Journal of Applied Physics*, vol. 5, no. 2, pp. 180–180, 1966.
- [53] S. Hofstein, "Stabilization of mos devices," *Solid-State Electronics*, vol. 10, no. 7, pp. 657–670, 1967.
- [54] D. Breed, "A new model for the negative voltage instability in mos devices," Applied

Physics Letters, vol. 26, no. 3, pp. 116–118, 1975.

- [55] T. Yang, C. Shen, M. Li, C. Ang, C. Zhu, Y.-C. Yeo, G. Samudra, and D.-L. Kwong, "Interface trap passivation effect in nbti measurement for p-mosfet with sion gate dielectric," *IEEE electron device letters*, vol. 26, no. 10, pp. 758–760, 2005.
- [56] G. Chen, M. Li, C. Ang, J. Zheng, and D. Kwong, "Dynamic nbti of p-mos transistors and its impact on mosfet scaling," *IEEE Electron Device Letters*, vol. 23, no. 12, pp. 734–736, 2002.
- [57] S. Tsujikawa, K. Watanabe, R. Tsuchiya, K. Ohnishi, and J. Yugami, "Experimental evidence for the generation of bulk traps by negative bias temperature stress and their impact on the integrity of direct-tunneling gate dielectrics," in 2003 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No. 03CH37407), pp. 139– 140, IEEE, 2003.
- [58] S. Rangan, N. Mielke, and E. C. Yeh, "Universal recovery behavior of negative bias temperature instability [pmosfets]," in *IEEE International Electron Devices Meeting* 2003, pp. 14–3, IEEE, 2003.
- [59] Y. Mitani, M. Nagamine, H. Satake, and A. Toriumi, "Nbti mechanism in ultra-thin gate dielectric-nitrogen-originated mechanism in sion," in *Digest. International Electron Devices Meeting*, pp. 509–512, IEEE, 2002.
- [60] S. Mahapatra, P. B. Kumar, T. Dalei, D. Sana, and M. Alam, "Mechanism of negative bias temperature instability in cmos devices: degradation, recovery and impact of nitrogen," in *IEDM Technical Digest. IEEE International Electron Devices Meeting*, 2004., pp. 105–108, IEEE, 2004.
- [61] J. Franco, B. Kaczer, and G. Groeseneken, Reliability of high mobility SiGe channel

MOSFETs for future CMOS applications. Springer, 2014.

- [62] S. Tsujikawa, T. Mine, K. Watanabe, Y. Shimamoto, R. Tsuchiya, K. Ohnishi, T. Onai, J. Yugami, and S. Kimura, "Negative bias temperature instability of pmosfets with ultra-thin sion gate dielectrics," in 2003 IEEE International Reliability Physics Symposium Proceedings, 2003. 41st Annual., pp. 183–188, IEEE, 2003.
- [63] S. Mahapatra, P. B. Kumar, and M. Alam, "A new observation of enhanced bias temperature instability in thin gate oxide p-mosfets," in *IEEE International Electron Devices Meeting 2003*, pp. 14–2, IEEE, 2003.
- [64] A. Islam, G. Gupta, S. Mahapatra, A. Krishnan, K. Ahmed, F. Nouri, A. Oates, and M. Alam, "Gate leakage vs. nbti in plasma nitrided oxides: Characterization, physical principles, and optimization," in 2006 International Electron Devices Meeting, pp. 1– 4, IEEE, 2006.
- [65] V. Huard, F. Monsieur, C. Parthasarathy, and S. Bruyere, "Interface traps and oxide charges during nbti stress in p-mosfets," in *IEEE International Integrated Reliability Workshop Final Report, 2002.*, pp. 135–138, IEEE, 2002.
- [66] D. Nouguier, X. Federspiel, G. Ghibaudo, M. Rafik, and D. Roy, "New nbti models for degradation and relaxation kinetics valid over extended temperature and stress/recovery ranges," *Microelectronics Reliability*, vol. 87, pp. 106–112, 2018.
- [67] N. Choudhury, N. Parihar, N. Goel, A. Thirunavukkarasu, and S. Mahapatra, "A model for hole trapping-detrapping kinetics during nbti in p-channel fets," in 2020 4th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), pp. 1–4, IEEE, 2020.
- [68] N. Choudhury, N. Parihar, and S. Mahapatra, "Analysis of the hole trapping detrap-

ping component of nbti over extended temperature range," in 2020 IEEE International Reliability Physics Symposium (IRPS), pp. 1–5, IEEE, 2020.

- [69] G. Pobegen and T. Grasser, "On the distribution of nbti time constants on a long, temperature-accelerated time scale," *IEEE Transactions on Electron Devices*, vol. 60, no. 7, pp. 2148–2155, 2013.
- [70] C. H. Liu, M. T. Lee, C.-Y. Lin, J. Chen, K. Schruefer, J. Brighten, N. Rovedo, T. B. Hook, M. V. Khare, S.-F. Huang, *et al.*, "Mechanism and process dependence of negative bias temperature instability (nbti) for pmosfets with ultrathin gate dielectrics," in *International Electron Devices Meeting. Technical Digest (Cat. No. 01CH37224)*, pp. 39–2, IEEE, 2001.
- [71] H. Aono, E. Murakami, K. Okuyama, A. Nishida, M. Minami, Y. Ooji, and K. Kubota, "Modeling of nbti degradation and its impact on electric field dependence of the lifetime," in 2004 IEEE International Reliability Physics Symposium. Proceedings, pp. 23–27, IEEE, 2004.
- [72] C. Parthasarathy, M. Denais, V. Huard, G. Ribes, E. Vincent, and A. Bravaix, "Characterization and modeling nbti for design-in reliability," in 2005 IEEE International Integrated Reliability Workshop, pp. 5–pp, IEEE, 2005.
- [73] M. Alam, "A review of new characterization methodologies of gate dielectric breakdown and negative bias temperature instability," in 2006 13th International Symposium on the Physical and Failure Analysis of Integrated Circuits, pp. 25–32, IEEE, 2006.
- [74] M. Denais, V. Huard, C. Parthasarathy, G. Ribes, F. Perrier, N. Revil, and A. Bravaix, "New methodologies of nbti characterization eliminating recovery effects," in *Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.*

04EX850), pp. 265–268, IEEE, 2004.

- [75] M. Denais, C. Parthasarathy, G. Ribes, Y. Rey-Tauriac, N. Revil, A. Bravaix, V. Huard, and F. Perrier, "On-the-fly characterization of nbti in ultra-thin gate oxide pmosfet's," in *IEDM Technical Digest. IEEE International Electron Devices Meeting*, 2004., pp. 109–112, IEEE, 2004.
- [76] V. Huard, C. Parthasarathy, C. Guerin, and M. Denais, "Physical modeling of negative bias temperature instabilities for predictive extrapolation," in 2006 IEEE International Reliability Physics Symposium Proceedings, pp. 733–734, IEEE, 2006.
- [77] B. Kaczer, V. Arkhipov, R. Degraeve, N. Collaert, G. Groeseneken, and M. Goodwin, "Disorder-controlled-kinetics model for negative bias temperature instability and its experimental verification," in 2005 IEEE International Reliability Physics Symposium, 2005. Proceedings. 43rd Annual., pp. 381–387, IEEE, 2005.
- [78] N. Parihar, U. Sharma, S. Mukhopadhyay, N. Goel, A. Chaudhary, R. Rao, and S. Mahapatra, "Resolution of disputes concerning the physical mechanism and dc/ac stress/recovery modeling of negative bias temperature instability (nbti) in p-mosfets," in 2017 IEEE International Reliability Physics Symposium (IRPS), pp. XT–1, IEEE, 2017.
- [79] T. Grasser, K. Rott, H. Reisinger, M. Waltl, F. Schanovsky, and B. Kaczer, "Nbti in nanoscale mosfets—the ultimate modeling benchmark," *IEEE Transactions on Electron Devices*, vol. 61, no. 11, pp. 3586–3593, 2014.
- [80] A. T. Krishnan, S. Chakravarthi, P. Nicollian, V. Reddy, and S. Krishnan, "Negative bias temperature instability mechanism: The role of molecular hydrogen," *Applied Physics Letters*, vol. 88, no. 15, p. 153518, 2006.

- [81] T. Grasser, B. Kaczer, W. Goes, H. Reisinger, T. Aichinger, P. Hehenberger, P.-J. Wagner, F. Schanovsky, J. Franco, M. T. T. Luque, *et al.*, "The paradigm shift in understanding the bias temperature instability: From reaction–diffusion to switching oxide traps," *IEEE Transactions on Electron Devices*, vol. 58, no. 11, pp. 3652–3666, 2011.
- [82] N. Parihar, N. Goel, A. Chaudhary, and S. Mahapatra, "A modeling framework for nbti degradation under dynamic voltage and frequency scaling," *IEEE Transactions on Electron Devices*, vol. 63, no. 3, pp. 946–953, 2016.
- [83] S. Mahapatra, N. Goel, S. Desai, S. Gupta, B. Jose, S. Mukhopadhyay, K. Joshi, A. Jain, A. Islam, and M. Alam, "A comparative study of different physics-based nbti models," *IEEE Transactions on Electron Devices*, vol. 60, no. 3, pp. 901–916, 2013.
- [84] S. Mahapatra, V. Huard, A. Kerber, V. Reddy, S. Kalpat, and A. Haggag, "Universality of nbti-from devices to circuits and products," in 2014 IEEE International Reliability Physics Symposium, pp. 3B–1, IEEE, 2014.
- [85] J. H. Stathis, "The physics of nbti: What do we really know?," in 2018 IEEE International Reliability Physics Symposium (IRPS), pp. 2A–1, IEEE, 2018.
- [86] T. Grasser, H. Reisinger, P.-J. Wagner, F. Schanovsky, W. Gos, and B. Kaczer, "The time dependent defect spectroscopy (tdds) for the characterization of the bias temperature instability," in 2010 IEEE International Reliability Physics Symposium, pp. 16– 25, IEEE, 2010.
- [87] T. Grasser, B. Kaczer, W. Goes, H. Reisinger, T. Aichinger, P. Hehenberger, P.-J. Wagner, F. Schanovsky, J. Franco, M. T. T. Luque, *et al.*, "The paradigm shift in understanding the bias temperature instability: From reaction–diffusion to switching oxide traps," *IEEE Transactions on Electron Devices*, vol. 58, no. 11, pp. 3652–3666,

2011.

- [88] T. Grasser, H. Reisinger, P.-J. Wagner, and B. Kaczer, "Time-dependent defect spectroscopy for characterization of border traps in metal-oxide-semiconductor transistors," *Physical Review B*, vol. 82, no. 24, p. 245318, 2010.
- [89] T. Grasser, P.-J. Wagner, H. Reisinger, T. Aichinger, G. Pobegen, M. Nelhiebel, and B. Kaczer, "Analytic modeling of the bias temperature instability using capture/emission time maps," in 2011 International Electron Devices Meeting, pp. 27–4, IEEE, 2011.
- [90] T. Grasser, B. Kaczer, W. Goes, T. Aichinger, P. Hehenberger, and M. Nelhiebel, "A two-stage model for negative bias temperature instability," in 2009 IEEE international reliability physics symposium, pp. 33–44, IEEE, 2009.
- [91] T. Grasser, B. Kaczer, H. Reisinger, P.-J. Wagner, and M. Toledano-Luque, "On the frequency dependence of the bias temperature instability," in 2012 IEEE international reliability physics symposium (IRPS), pp. XT–8, IEEE, 2012.
- [92] S. Tyaginov, "Physics-based modeling of hot-carrier degradation," in *Hot carrier degradation in semiconductor devices*, pp. 105–150, Springer, 2015.
- [93] M. G. Ancona, N. S. Saks, and D. McCarthy, "Lateral distribution of hot-carrierinduced interface traps in mosfets," *IEEE Transactions on Electron Devices*, vol. 35, no. 12, pp. 2221–2228, 1988.
- [94] Y. Leblebici and S.-M. Kang, "Modeling of nmos transistors for simulation of hotcarrier-induced device and circuit degradation," *IEEE transactions on computer-aided design of integrated circuits and systems*, vol. 11, no. 2, pp. 235–246, 1992.

- [95] S. Tam, P.-K. Ko, and C. Hu, "Lucky-electron model of channel hot-electron injection in mosfet's," *IEEE transactions on electron devices*, vol. 31, no. 9, pp. 1116–1125, 1984.
- [96] T.-C. Ong, P.-K. Ko, and C. Hu, "Hot-carrier current modeling and device degradation in surface-channel p-mosfets," *IEEE Transactions on Electron Devices*, vol. 37, no. 7, pp. 1658–1666, 1990.
- [97] J. Li, E. Lampin, C. Delerue, and Y.-M. Niquet, "Theoretical investigation of the phonon-limited carrier mobility in (001) si films," *Journal of Applied Physics*, vol. 120, no. 17, p. 174301, 2016.
- [98] S. E. Rauch, G. La Rosa, and F. J. Guarin, "Role of ee scattering in the enhancement of channel hot carrier degradation of deep-submicron nmosfets at high v/sub gs/conditions," *IEEE Transactions on Device and Materials Reliability*, vol. 1, no. 2, pp. 113–119, 2001.
- [99] D. Speransky and T. T. Trung, "Impact ionization effect in deep submicron mosfet features simulation," in *Proceedings of the 19th International Conference Mixed Design* of Integrated Circuits and Systems-MIXDES 2012, pp. 66–68, IEEE, 2012.
- [100] L. Cao, J. Wang, G. Harden, H. Ye, R. Stillwell, A. J. Hoffman, and P. Fay, "Experimental characterization of impact ionization coefficients for electrons and holes in gan grown on bulk gan substrates," *Applied Physics Letters*, vol. 112, no. 26, p. 262103, 2018.
- [101] E. Pop, Self-heating and scaling of thin body transistors. stanford university, 2005.
- [102] E. Takeda and N. Suzuki, "An empirical model for device degradation due to hotcarrier injection," *IEEE electron device letters*, vol. 4, no. 4, pp. 111–113, 1983.

- [103] C. Hu, S. C. Tam, F.-C. Hsu, P.-K. Ko, T.-Y. Chan, and K. W. Terrill, "Hot-electroninduced mosfet degradation-model, monitor, and improvement," *IEEE Journal of Solid-State Circuits*, vol. 20, no. 1, pp. 295–305, 1985.
- [104] E. Takeda, A. Shimizu, and T. Hagiwara, "Role of hot-hole injection in hot-carrier effects and the small degraded channel region in mosfet's," *IEEE Electron Device Letters*, vol. 4, no. 9, pp. 329–331, 1983.
- [105] A. Gupta, C. Gupta, H. Jatana, and A. Dixit, "Investigation of hot-carrier degradation in 0.18um mosfets for the evaluation of device lifetime and digital circuit performance," *IEEE Transactions on Device and Materials Reliability*, vol. 19, no. 4, pp. 609–614, 2019.
- [106] M.-G. Chen, J.-S. Li, C. Jiang, C. H. Liu, K.-C. Su, and Y.-H. Chang, "Nbti mechanism explored on the back gate bias for pmosfets," in *IEEE International Integrated Reliability Workshop Final Report, 2003*, pp. 131–132, IEEE, 2003.
- [107] P. B. Kumar, T. Dalei, D. Varghese, D. Saha, S. Mahapatra, and M. Alam, "Impact of substrate bias on p-mosfet negative bias temperature instability," in 2005 IEEE International Reliability Physics Symposium, 2005. Proceedings. 43rd Annual., pp. 700– 701, IEEE, 2005.
- [108] M. Ershov, S. Saxena, H. Karbasi, S. Winters, S. Minehane, J. Babcock, R. Lindley,
   P. Clifton, M. Redford, and A. Shibkov, "Dynamic recovery of negative bias temperature instability in p-type metal–oxide–semiconductor field-effect transistors," *Applied physics letters*, vol. 83, no. 8, pp. 1647–1649, 2003.
- [109] A. Kerber, K. Maitra, A. Majumdar, M. Hargrove, R. J. Carter, and E. A. Cartier, "Characterization of fast relaxation during bti stress in conventional and advanced cmos devices with  $HFO_2/TIN$  gate stacks," *IEEE Transactions on Electron Devices*,

vol. 55, no. 11, pp. 3175–3183, 2008.

- [110] H. Reisinger, O. Blank, W. Heinrigs, A. Muhlhoff, W. Gustin, and C. Schlunder, "Analysis of nbti degradation-and recovery-behavior based on ultra fast vtmeasurements," in 2006 IEEE International Reliability Physics Symposium Proceedings, pp. 448–453, IEEE, 2006.
- [111] X. Yu, R. Cheng, W. Liu, Y. Qu, J. Han, B. Chen, J. Lu, and Y. Zhao, "A fast v<sub>th</sub> measurement (fvm) technique for nbti behavior characterization," *IEEE Electron Device Letters*, vol. 39, no. 2, pp. 172–175, 2017.
- [112] B. Kaczer, T. Grasser, J. Roussel, J. Martin-Martinez, R. O'Connor, B. O'sullivan, and G. Groeseneken, "Ubiquitous relaxation in bti stressing—new evaluation and insights," in 2008 IEEE International Reliability Physics Symposium, pp. 20–27, IEEE, 2008.
- [113] T. Grasser and B. Kaczer, "Evidence that two tightly coupled mechanisms are responsible for negative bias temperature instability in oxynitride mosfets," *IEEE Transactions on Electron Devices*, vol. 56, no. 5, pp. 1056–1062, 2009.
- [114] T. Grasser and B. Kaczer, "Negative bias temperature instability: Recoverable versus permanent degradation," in ESSDERC 2007-37th European Solid State Device Research Conference, pp. 127–130, IEEE, 2007.
- [115] A. Ortiz-Conde, J. Rodrguez, F. G. Sanchez, and J. Liou, "An improved definition for modeling the threshold voltage of mosfets," *Solid-State Electronics*, vol. 42, no. 9, pp. 1743–1746, 1998.
- [116] J. Salcedo, A. Ortiz-Conde, E. Sanchez, J. Muci, J. Liou, and Y. Yue, "New approach for defining the threshold voltage of mosfets," *IEEE Transactions on Electron De-*

vices, vol. 48, no. 4, pp. 809–813, 2001.

- [117] J. Benson, N. V. D'Halleweyn, W. Redman-White, C. A. Easson, M. J. Uren, O. Faynot, and J.-L. Pelloie, "A physically based relation between extracted threshold voltage and surface potential flat band voltage for mosfet compact modeling," *IEEE Transactions on Electron Devices*, vol. 48, no. 5, pp. 1019–1021, 2001.
- [118] A. Ortiz-Conde, F. G. Sanchez, J. J. Liou, A. Cerdeira, M. Estrada, and Y. Yue, "A review of recent mosfet threshold voltage extraction methods," *Microelectronics reliability*, vol. 42, no. 4-5, pp. 583–596, 2002.
- [119] A. Sinha and T. Smith, "Kinetics of the slow-trapping instability at the si/sio<sub>2</sub> interface," *Journal of The Electrochemical Society*, vol. 125, no. 5, p. 743, 1978.
- [120] S. Mahapatra, D. Saha, D. Varghese, and P. B. Kumar, "On the generation and recovery of interface traps in mosfets subjected to nbti, fn, and hci stress," *IEEE Transactions on Electron Devices*, vol. 53, no. 7, pp. 1583–1592, 2006.
- [121] M. A. Alam, H. Kufluoglu, D. Varghese, and S. Mahapatra, "A comprehensive model for pmos nbti degradation: Recent progress," *Microelectronics Reliability*, vol. 47, no. 6, pp. 853–862, 2007.
- [122] S. E. Rauch, "Review and reexamination of reliability effects related to nbti-induced statistical variations," *IEEE Transactions on Device and Materials Reliability*, vol. 7, no. 4, pp. 524–530, 2007.
- [123] S. Chakravarthi, A. Krishnan, V. Reddy, C. Machala, and S. Krishnan, "A comprehensive framework for predictive modeling of negative bias temperature instability," in 2004 IEEE International Reliability Physics Symposium. Proceedings, pp. 273–282, IEEE, 2004.

- [124] S. Ogawa and N. Shiono, "Generalized diffusion-reaction model for the low-field charge-buildup instability at the si-sio<sub>2</sub> interface," *Physical Review B*, vol. 51, no. 7, p. 4218, 1995.
- [125] C. Yan-Rong, M. Xiao-Hua, H. Yue, and T. Wen-Chao, "Effect of channel length and width on nbti in ultra deep sub-micron pmosfets," *Chinese Physics Letters*, vol. 27, no. 3, p. 037301, 2010.
- [126] L. Jin and M. Xu, "On the channel length dependence of negative bias temperature instability in nano-cmos technology," *International journal of nanotechnology*, vol. 6, no. 7-8, pp. 670–680, 2009.
- [127] B. Djezzar, H. Tahi, A. Benabdelmoumene, and A. Chenouf, "A propagation concept of negative bias temperature instability along the channel length in p-type metal oxide field effect transistor," *Solid-state electronics*, vol. 82, pp. 46–53, 2013.
- [128] H. Tahi, B. Djezzar, and A. Benabdelmoumene, "A new procedure for eliminating the geometric component from charge pumping: Application for nbti and radiation issues," *Microelectronics Reliability*, vol. 53, no. 4, pp. 513–519, 2013.
- [129] T. Yamamoto, K. Uwasawa, and T. Mogami, "Bias temperature instability in scaled p/sup+/polysilicon gate p-mosfet's," *IEEE Transactions on Electron Devices*, vol. 46, no. 5, pp. 921–926, 1999.
- [130] N. Kimizuka, T. Yamamoto, T. Mogami, K. Yamaguchi, K. Imai, and T. Horiuchi, "The impact of bias temperature instability for direct-tunneling ultra-thin gate oxide on mosfet scaling," in *1999 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No. 99CH36325)*, pp. 73–74, IEEE, 1999.
- [131] K. Uwasawa, T. Yamamoto, and T. Mogami, "A new degradation mode of scaled

p/sup+/polysilicon gate pmosfets induced by bias temperature (bt) instability," in *Proceedings of International Electron Devices Meeting*, pp. 871–874, IEEE, 1995.

- [132] M. Makabe, T. Kubota, and T. Kitano, "Bias-temperature degradation of pmosfets: mechanism and suppression," in 2000 IEEE International Reliability Physics Symposium Proceedings. 38th Annual (Cat. No. 00CH37059), pp. 205–209, IEEE, 2000.
- [133] T. Grasser, Hot carrier degradation in semiconductor devices. Springer, 2014.
- [134] T. Shima, H. Tamada, R. Luong, and M. Dang, "Table look-up mosfet modeling system using a 2-d device simulator and monotonic piecewise cubic interpolation," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 2, no. 2, pp. 121–126, 1983.
- [135] V. Bourenkov, K. G. McCarthy, and A. Mathewson, "Mos table models for circuit simulation," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 24, no. 3, pp. 352–362, 2005.
- [136] J.-H. Rhew, Z. Ren, and M. S. Lundstrom, "A numerical study of ballistic transport in a nanoscale mosfet," *Solid-State Electronics*, vol. 46, no. 11, pp. 1899–1906, 2002.
- [137] A. Chaudhry and J. Roy, "Mosfet models, quantum mechanical effects and modeling approaches: a review," *JSTS: Journal of Semiconductor Technology and Science*, vol. 10, no. 1, pp. 20–27, 2010.
- [138] G. Gildenblat, Compact modeling. Springer, 2010.
- [139] S. K. Saha, Compact models for integrated circuit design: conventional transistors and beyond. Taylor & Francis, 2015.

- [140] Y. Cheng and C. Hu, *MOSFET modeling & BSIM3 user's guide*. Springer Science & Business Media, 1999.
- [141] B. J. Sheu, D. L. Scharfetter, P.-K. Ko, and M.-C. Jeng, "Bsim: Berkeley short-channel igfet model for mos transistors," *IEEE Journal of Solid-State Circuits*, vol. 22, no. 4, pp. 558–566, 1987.
- [142] Y. Cheng, M. Chan, K. Hui, M.-c. Jeng, Z. Liu, J. Huang, K. Chen, J. Chen, R. Tu, P. K. Ko, *et al.*, "Bsim3v3 manual," *University of California, Berkeley*, pp. 6–1, 1995.
- [143] N. Ayala, J. Martin-Martinez, E. Amat, M. Gonzalez, P. Verheyen, R. Rodriguez, M. Nafria, X. Aymerich, and E. Simoen, "Nbti related time-dependent variability of mobility and threshold voltage in pmosfets and their impact on circuit performance," *Microelectronic engineering*, vol. 88, no. 7, pp. 1384–1387, 2011.
- [144] A. Chaudhary and S. Mahapatra, "A physical and spice mobility degradation analysis for nbti," *IEEE transactions on electron devices*, vol. 60, no. 7, pp. 2096–2103, 2013.
- [145] Z. Cui and J. Liou, "A spice-like reliability model for deep-submicron cmos technology," *Solid-state electronics*, vol. 49, no. 10, pp. 1702–1707, 2005.
- [146] S. Naseh, M. J. Deen, and C.-H. Chen, "Hot-carrier reliability of submicron nmosfets and integrated nmos low noise amplifiers," *Microelectronics Reliability*, vol. 46, no. 2-4, pp. 201–212, 2006.
- [147] F. V. Gonzalez, A. Lange, S. Crocoll, and R. Jancke, "Nbti and hei models for circuit level aging simulations in different eda environments," in *ESREF*, 2018.
- [148] A. Lange, F. A. V. Gonzalez, I. Lahbib, and S. Crocoll, "Comparison of modeling approaches for transistor degradation: model card adaptations vs subcircuits," in *ESS*-

DERC 2019-49th European Solid-State Device Research Conference (ESSDERC), pp. 186–189, IEEE, 2019.

- [149] K.-W. Pieper, "Aging simulation with variation of several model parameters," in *International MOS-AK Workshop*, 2017.
- [150] Y. Y. Yueyun, X. Li, Z. Ren, L. Y. Shi, Z. Deng, S. Hu, Y. Tang, and W. Zhou, "A new bsim3v3 spice model for reliability of hot carrier injection effect in mosfet," *ECS Transactions*, vol. 27, no. 1, p. 275, 2010.
- [151] S. M. Sze, Y. Li, and K. K. Ng, *Physics of semiconductor devices*. John wiley & sons, 2021.
- [152] A. Scholten, B. De Vries, J. Bisschop, and G. Sasse, "Reliability simulation models for hot carrier degradation," in *Hot Carrier Degradation in Semiconductor Devices*, pp. 477–517, Springer, 2015.
- [153] R. Fernandez, N. Berbel, I. Gil, and M. Morata, "Impact of nbti on emc behaviours of cmos inverter," in 2010 Asia-Pacific International Symposium on Electromagnetic Compatibility, pp. 1020–1023, IEEE, 2010.
- [154] Y. Wang and M. Zwolinski, "Impact of nbti on the performance of 35nm cmos digital circuits," in 2008 9th International Conference on Solid-State and Integrated-Circuit Technology, pp. 440–443, IEEE, 2008.
- [155] A. Chenouf, B. Djezzar, A. Benadelmoumene, H. Tahi, and M. Goudjil, "Reliability analysis of cmos inverter subjected to ac & dc nbti stresses," in 2014 9th International Design and Test Symposium (IDT), pp. 142–146, IEEE, 2014.
- [156] A. Chenouf, B. Djezzar, A. Benabedelmoumene, and H. Tahi, "Does pmos vth shift

wholly capture the degradation of cmos inverter circuit under dc nbti?," in 2012 IEEE International Integrated Reliability Workshop Final Report, pp. 191–194, IEEE, 2012.

- [157] A. Chenouf, B. Djezzar, A. Benadelmoumene, and H. Tahi, "Deep experimental investigation of nbti impact on cmos inverter reliability," in 2012 24th International Conference on Microelectronics (ICM), pp. 1–4, IEEE, 2012.
- [158] R. Fernandez, B. Kaczer, J. Gago, R. Rodriguez, and M. Nafria, "Experimental characterization of nbti effect on pmosfet and cmos inverter," in 2009 Spanish Conference on Electron Devices, pp. 231–233, IEEE, 2009.
- [159] G. Groeseneken, R. Degraeve, B. Kaczer, and K. Martens, "Trends and perspectives for electrical characterization and reliability assessment in advanced cmos technologies," in 2010 Proceedings of the European Solid State Device Research Conference, pp. 64–72, IEEE, 2010.
- [160] B. S. Doyle, B. J. Fishbein, and K. R. Mistry, "Nbti-enhanced hot carrier damage in pchannel mosfets," in *International Electron Devices Meeting 1991 [Technical Digest]*, pp. 529–532A, IEEE, 1991.
- [161] F. Cacho, P. Mora, W. Arfaoui, X. Federspiel, and V. Huard, "Hci/bti coupled model: The path for accurate and predictive reliability simulations," in 2014 IEEE International Reliability Physics Symposium, pp. 5D–4, IEEE, 2014.
- [162] T. Guo and J. Xie, "A complete reliability solution: Reliability modeling applications and integration in analog design environment," in *The 3rd Sino MOS-AK Workshop*, 2018.