# A New ADC topology for reliable conversion in the automotive environment 

Ludwig Cron

## To cite this version:

Ludwig Cron. A New ADC topology for reliable conversion in the automotive environment. Other. Université Paris Saclay (COmUE), 2018. English. NNT: 2018SACLC077. tel-04224299

HAL Id: tel-04224299
https://theses.hal.science/tel-04224299
Submitted on 2 Oct 2023

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# A New ADC topology for reliable conversion in the automotive environment 

Thèse de doctorat de l'Université Paris-Saclay préparée à CentraleSupelec

École doctorale n ${ }^{\circ} 575$ EOBE: Electrical, Optical, Bio
Physics-and-Engineering Spécialité de doctorat: électronique et optoélectronique, nano- et microtechnologies Thèse présentée et soutenue à Gif-sur-Yvette, le 16 Novembre 2018, par

## Ludwig CRON

Composition du jury:

Dominique Dallet
Professeur, Bordeaux INP Rapporteur
Franck Badets
Ingénieur de Recherche, LETI, CEA
Rapporteur
Pieter Rombouts
Enseignant-Chercheur, ELIS, Université de Ghent
Examinateur
Souhil Megherbi
Professeur, C2N, Université Paris-Saclay
Président du Jury
Philippe Benabes
Professeur, GeePs, Université Paris-Saclay Directeur de Thèse
Pietro Maris Ferreira
Enseignant-Chercheur, GeePs, Université Paris-Saclay
Encadrant
Philippe Laugier
Ingénieur, Melexis
Invité
Johan Vergauwen
Ingénieur, Melexis
Invité
Francois Piette
Ingénieur, Melexis
Invité
Filipe Vinci Dos Santos
Docteur
Invité

## TABLE OF CONTENTS

List of figures ..... xv
List of tables ..... xxiii
List of Symbols ..... xxv
1 Introduction ..... 1
1.1 Motivation ..... 1
1.2 Thesis Organization ..... 3
2 State of the Art ..... 5
2.1 Analog-to-Digital Converters ..... 6
2.1.1 Flash ..... 6
2.1.2 $\Delta \Sigma$ Converters ..... 8
2.1.3 Pipelined and Algorithmic ..... 11
2.1.4 Successive Approximation Register ..... 14
2.2 Analog design under wide-temperature range ..... 20
2.2.1 Physical limits ..... 20
2.2.2 $\quad g_{m} / I_{D}$-based design over temperature ..... 27
2.3 High Temperature ADCs ..... 33
2.3.1 SAR ..... 33
2.3.2 $\Delta \Sigma$ ..... 34
2.3.3 Pipelined ..... 34
2.3.4 Mixed Architecture ..... 34
3 A new mixed ADC topology ..... 37
3.1 Architectural Study ..... 37
3.1.1 Pipelined of Counting ADCs ..... 38
3.1.2 Extended-Range with extra stage ..... 39
3.1.3 The selected topology ..... 40
3.2 Sub-ADC Analysis ..... 41
3.2.1 Incremental- $\Delta \Sigma$ ..... 41
3.2.2 Algorithmic ..... 54
3.2.3 SAR ..... 68
3.3 Simulation Results ..... 78
3.3.1 Algorithmic Feedback ..... 79
3.3.2 SAR resilience ..... 81
3.3.3 ADC static performance ..... 84
4 Analog Building Blocs ..... 89
4.1 Prior Art ..... 89
4.1.1 Latches and Comparators ..... 89
4.1.2 Amplifiers ..... 94
4.2 Latch comparator design ..... 97
4.2.1 Use case ..... 97
4.2.2 Strong Arm Latch vs Double Tail ..... 97
4.2.3 Simulation Results ..... 101
4.3 OTA ..... 104
4.3.1 Challenges ..... 104
4.3.2 Design ..... 106
4.3.3 Simulation Results ..... 119
4.4 LVDS receiver design ..... 124
5 Tests and Measurement Results ..... 129
5.1 Internal Temperature Measurement (for all test chips) ..... 130
5.2 Validation of Comparators in DOE_COMP circuits ..... 133
5.2.1 Power Consumption ..... 135
5.2.2 Test Pattern A: Delay Measurement Circuit ..... 136
5.2.3 Test Pattern B: Offset Measurement Circuit by feedback method ..... 143
5.2.4 Test Pattern C: Conventional Offset, Hysteresis, and Noise measurement ..... 146
5.3 Performance measurement of the SAR with DOE_SAR circuits ..... 152
5.3.1 Measures ..... 152
5.4 Full ADC validation ..... 156
5.4.1 Power Consumption ..... 157
5.4.2 Sub-ADC validation ..... 157
5.4.3 Test Configuration ..... 162
5.5 Preliminary ADC Schematic Simulation Results ..... 164
6 Conclusion and Future Work ..... 169
6.1 Conclusion ..... 169
6.2 Future Work ..... 171
Appendix A ADC Characterization ..... 173
A. 1 Validation of ADC and Sub-ADC ..... 173
A.1.1 IEEE recommendations ..... 173
A. 2 ADC Figure of Merit ..... 176
Appendix B Latches small signal models ..... 179
B. 1 Strong Arm ..... 179
B. 2 Strong Arm Montanaro Version ..... 181
B. 3 Double Tail ..... 184
Appendix C Minimum DC Gain of an OTA in an Incremental- $\Delta \Sigma$ ..... 187
Appendix D Clocked Comparators Metastability ..... 191
D. 1 Input signal distribution dependency ..... 191
D. 2 Temperature variation ..... 192
D. 3 Metastability of synchronizers ..... 192
D. 4 process and temperature variation on the metastability ..... 193
Appendix E Packaging considerations for high temperature ..... 197
E. 1 Package ..... 197
E. 2 Boards ..... 198
Appendix F Accuracy needed for comparators offset measurement ..... 203
Appendix G Frequency Jitter impact on the delay measurement circuit ..... 205

Titre: Analyse d'une nouvelle topologie fiable de convertisseur analogique-numérique pour l'environnement automobile

## Mots clés:

Résumé: L'électronique automobile voit une forte expansion de la demande de capteurs intelligents avec une intégration de plus en plus poussée. Capteurs, interfaces, contrôleurs ayant la puissance de calcul se trouvent de plus en plus en un seul composant. De ce fait, les contraintes de stress mécanique et thermique deviennent des facteurs importants lors de la conception de convertisseur analogique-numérique ou de convertisseur numériqueanalogique.

Dans le cadre de cette thèse, nous nous focalisons sur la conception d'un convertisseur analogique-numérique servant pour la conversion de signaux issus de capteurs de température, pression, courant, mais aussi pour une future application, en tant que convertisseur dans une chaîne de conversion de télécommunication. Le challenge de la conception d'un tel ADC réside dans la forte contrainte de rapidité et de résolution sur une plage de températures importantes: de $-40^{\circ} \mathrm{C}$ à $+175^{\circ} \mathrm{C}$.

|  | Critères |
| :--- | :--- |
| Plage de Température | $-40^{\circ} \mathrm{C}-+175^{\circ} \mathrm{C}$ |
| Tension d'alimentation | $1.8 \mathrm{~V} \pm 10 \%$ |
| Plage de la tension différentielle d'entrée | $\pm 1 \mathrm{~V}$ |
| Surface | $<0.5 \mathrm{~mm}^{2}$ |
| Fréquence d'échantillonnage | $20 \mathrm{MSamples} / \mathrm{s}$ |
| Fréquence d'horloge maximum | 100 MHz Duty-Cycle de l'horloge |
| $40-60 \%$ |  |
| Latence | 500 ns |
| Résolution | $\geq 12-$ bit |
| DNL | $<\mathrm{LSB} / 2$ |
| INL | $<\mathrm{LSB} / 2$ best-fit |
| Erreur d'Offset | $<4 \mathrm{LSB}$ |
| Erreur de Gain | $<4 \mathrm{LSB}$ |
| Erreur d'appariement entre deux ADCs | $<4 \mathrm{LSB}$ |
| Energie, $E_{S}=P / F_{s}$ | $0.75 \mathrm{~nJ} /$ échantillon |

Ayant une contrainte économique d'autant plus importante, le cout réduit sera issu de la faible surface de silicium de ce composant alliée à une économie mondialisée que le secteur automobile connaît. Comme exposé dans le tableau, la surface n'excédera pas $0.5 \mathrm{~mm}^{2}$. Il est toutefois important de noter que le ratio entre la fréquence d'horloge maximale et la
fréquence d'échantillonnage est seulement de 5 . Ce ratio lié au sur-échantillonnage est très faible pour réaliser une conversion de 12 bits de résolution.

Suite à l'analyse architecturale de convertisseurs traditionnels et de leurs avancées dans le chapitre 2, les avantages et les sources d'erreurs dans la partie analogique nous permettent de sélectionner les architectures pour la haute température. Pour en nommer quelques-uns, on retrouve dans l'état de l'art des convertisseurs du type $\Sigma \Delta$, des SAR, et des convertisseurs Pipeline. Ceux-ci se trouvent être moins sensibles à la variation de performance de ou des amplificateurs éventuels, et permettent, avec une calibration en un seul point en température, de compenser ces imperfections.

La section 2.2 discute des challenges que pose la conception analogique en haute et basse température. Les phénomènes physiques en jeu sont analysés en fonction de la température afin de déduire les compromis existant auxquels nous devrons faire face. Basé sur une méthodologie $g_{m} / I_{D}$, le résultat cette analyse est directement exploitable pour la phase de conception analogique.


La contrainte de faible sur-échantillonnage limite l'utilisation à une architecture de type pipelinée pour atteindre une résolution d'au moins 12-bit. Ayant de nombreux étages, et amplificateurs, tant la consommation que la surface de silicium nécessaire peuvent être
optimisées. La contribution de cette thèse réside dans le développement d'une nouvelle architecture reposant sur trois sous-convertisseurs de topologie différente. Ainsi, l'architecture globale proposée combine les forces de chaque sous-convertisseur pour réduire le bruit dans la bande de fréquences de conversion, pour diminuer la surface de silicium, pour réduire la consommation énergétique, et limiter la chute de résolution avec les variations de procédé de fabrication, de tension d'alimentation, et de température.

Commençant par un convertisseur $\Sigma \Delta$-Incremental, le niveau de bruit se trouve être abaissé par un facteur de 8 au bout de 5 coups d'horloge. Et celui-ci nous permet d'extraire un équivalent de 3-bits sans souffrir des variations du procédé de fabrication si l'on considère une calibration numérique. Suivi par un algorithmique, le résidu de conversion subit 5 transformations consécutives afin d'extraire à nouveau 5-bits avec une contrainte de conception limitée à 9-bits. Ayant une technique permettant un appariement suffisant pour atteindre les 10-bits, la sensibilité de cet étage s'en trouve amoindrie pour correspondre aux dégradations de l'analogique due à la variation de température et de dopage. Enfin, un SAR avec redistribution de charge permet d'extraire au maximum 4-bits supplémentaires avec une consommation énergétique réduite.

a) architecture originelle

b) amélioration

Fort de ceci, et des limitations en température qu'imposent les courants de fuites, des améliorations furent portées à l'architecture proposée. Dans un premier temps, un comparateur fut ajouté au sein de l'algorithmique. Ce dernier permet d'utiliser les derniers bits fournis au dernier coups d'horloge d'un échantillon, comme les deux premiers bits issus de la conversion

## TABLE OF CONTENTS

du SAR. La répartition des bits est donc 3-4-5.5 au lieu de 3-5-3.5. Le bit supplémentaire fut dans un second temps utilisé pour rendre le SAR moins sensible aux mauvaises décisions venant de l'algorithmique et d'une génération des tensions de référence insuffisamment précise. En plus de cela, en changeant le radix, la sensibilité due aux courants de fuites est aussi diminuée puisqu'une redondance est introduite et que le pas du LSB est plus grand. Enfin, il fut envisagé d'améliorer encore la résolution pour un sur-échantillonnage de 6 coups d'horloge au lieu de 5 . L'utilisation d'un coup d'horloge supplémentaire permet d'atteindre la résolution de 13.9-bits.

En plus de l'optimisation de l'architecture, le Chapitre 3 présente les mesures prises lors du dimensionnement et lors du layout en vue d'une répétabilité accrue pour une moindre surface.

La fiabilité ne fut pas laissé en reste même si le dernier étage emploie un design pseudo asynchrone afin de relâcher la contrainte de temps sur la prise de décision du comparateur dépendant de la température. Suivant une approche top-down, l'architecture fut d'abord validée par une simulation MATLAB puis Spice Haut niveau. Cette dernière nous a permis d'estimer plus précisément les spécifications des sous-blocs analogiques principaux en utilisant des modèles Verilog-AMS. Puis ces modèles furent remplacés par leur implémentation au niveau transistor, et par une netlist spice après extraction des parasites due au layout. Les performances statiques telles que la précision, le DNL, l'INL, ... sont le résultat d'un post-traitement MATLAB des simulations MATLAB et Spice.

Parmi l'ensemble des implémentations possibles décrit dans le début du chapitre 4, les sous-blocs analogiques principaux choisis sont le Strong ARM, le Double-Tail, et le GainBoosted Complementary Folded Cascode. Dans l'état de l'art, les deux comparateurs choisis et leurs dérivés sont les plus utilisés actuellement. Bien que les équations de conception soient connues, leur sensibilité à la température l'est beaucoup moins. Les deux comparateurs sont donc analysés et comparés afin de choisir le plus approprié pour chaque étage du convertisseur pour une variation de $6 \sigma$ des paramètres du procédé de fabrication. Issu de ce travail, un nouveau modèle analytique pour le délai du Double-Tail fut présenté lors de l'ECCTD qui s'est tenu en 2017.


Quant à l'amplificateur, si l'on considère un processus en 180 nm , la plupart des publications ont été publiées entre 2001 et 2008. Sur cette période, le Folded-Cascode, les OTA à deux étages, et ceux basées sur du gain-Boosting sont légion avec une préférence pour un Folded Cascode suivi par un étage en source-follower pour améliorer l'excursion de sortie. Pour des raisons de rapidité et de stabilité, le gain-boosting d'un OTA de classe AB fut privilégié. Les choix de conception et les contraintes liées au layout, représenté à la Figure, sont aussi discutés dans ce chapitre. En matière de bruit, l'OTA génère un bruit maximum estimé de 198 $\mu V_{r m s}$ correspondant à $82 \%$ du LSB d'un 12-bit sur l'excursion du résidu du premier étage. La consommation en courant n'excédant pas 1.8 mA , la consommation moyenne totale de l'analogique est estimée à 7 mW avec un maximum admis à $-40^{\circ} \mathrm{C}$ dans le corner FF de 14 mW .

## TABLE OF CONTENTS



Étant donnée la polyvalence souhaitée du convertisseur et en vue de sa réutilisation, chaque élément de sa composition est validé expérimentalement. Ainsi, trois puces de test différentes furent conçues et présentées dans le chapitre 5. La première permet de valider le délai, l'offset, le bruit, l'hystérésis des comparateurs. Au cours de sa conception, un circuit de mesure du délai des comparateurs synchrones fut présenté lors de l'ECCTD 2017. Les résultats en température obtenus pour ce circuit s'accordent avec le modèle du délai pur et démontrent de bonnes performances en raison de sa taille en comparaison des circuits existant tel que dépeint à la Figure . La seconde puce valide le fonctionnement pseudo asynchrone et les performances statiques du SAR en température. Suite aux améliorations de l'architecture, la testabilité du dernier étage se complexifie. Les procédures de test s'en trouvent donc modifiées et sont présentées. Le SAR démontre en température une importante stabilité de la pondération de chaque bit. Ce résultat permet donc de réutiliser cet étage pour la calibration des précédents, comme de réduire le temps de test de cet étage. Enfin, la dernière puce permet de valider chaque étage indépendamment et le convertisseur dans sa globalité. Cette dernière n'est pas encore envoyée en fonderie, et par conséquent, seulement la conception et les principes des tests à effectuer sont discutés.


Au final, les résultats préliminaires sont encourageants sur les capacités de l'architecture hybride proposée en vue d'une haute résolution à une vitesse d'échantillonnage modérée. Le
convertisseur réalisé dans une technologie SOI CMOS 180 nm , a une sensibilité vis-à-vis de la température moindre en comparaison de convertisseurs analogique-numérique en haute température publiés puisque ceux-ci subissent une chute de 2-bits sur la même plage de températures [1]. La résolution espérée serait de 11,2 bits et 13,2 bits pour respectivement un sur-échantillonnage de 5 et 6 coups d'horloge. Cela correspond à un facteur de mérite de Walden valant $124 \mathrm{fJ} /$ conversion et un facteur de mérite de Schreier valant 159. Ceci place la nouvelle architecture réalisée dans la frange moyenne des convertisseurs analogiquenumérique selon le critère de Walden, et le critère de Schreier tel que représenté dans la Figure.


Afin d'améliorer cela, l'OTA pourrait être remplacé par une architecture moins gourmande, telle qu'une source de courant pilotée par un comparateur en temps continu, ou un ring amplifier. En plus de cela, une calibration numérique permettrait de relâcher la contrainte de timing et de toujours atteindre le nombre de bits effectifs.

L'environnement automobile est un défi pour la conception d'une électronique robuste. Exposés à des températures élevées, à des accélérations brusques et à de grandes variations de procédé de fabrication et de tension, beaucoup des innovations ont été explorées pour des capteurs intelligents adaptés à un marché piloté par la voiture autonome. À l'interface entre le capteur au sein de l'environnement sévère et l'unité de traitement, la tendance est de placer le convertisseur au plus près du capteur afin de bénéficier des avantages de l'électronique numérique en matière d'intégration, pour tirer parti d'algorithmes complexes, et pour économiser de l'énergie. Ainsi, l'invariabilité est donc le facteur clé de ces interfaces. Cependant, l'absence générale de progrès dans l'application de cette technique aux applications à haute température est évidente dans l'état de l'art.

L'objectif premier de ces travaux de recherche fut donc d'augmenter la stabilité du processus de conversion. Tout d'abord, cette stabilité vient du choix de l'architecture hybride proposée. En plus de cela, cette dernière admet une facilité de réutilisation avec une surface
réduite à $0.12 \mathrm{~mm}^{2}$, et une consommation réduite à 8 mW . La gestion de puissance est alors moins contrainte.

## LIST OF FIGURES

1.1 Stringent automotive conditions presented by the Automotive Electronics Council [4, 5] ..... 2
2.1 Comparison of ADC topology in the $\operatorname{SNDR}-F_{\text {snyq }}$ space based on publication in ISSCC and VLSI from 1997 to 2018 [8] ..... 5
2.2 Flash ADC architecture: illustration of comparators' kickback noise impacts other comparators through the reference ladder ..... 6
2.3 Signal folding principle to reduce the number of needed comparators in a 5-bits ADC example ..... 7
2.4 Principle of the $\Delta \Sigma \mathrm{ADC}$ to perform a high-resolution conversion ..... 8
2.5 Multi-bits $\Delta \Sigma$ converter ..... 9
2.6 First Order Incremental- $\Delta \Sigma$ ..... 10
2.7 1-1-...-1 MASH $\Delta \Sigma$ converter ..... 11
2.8 Principle of the pipelined and of the algorithmic converter ..... 12
2.9 Principle of a 3-levels Flip-Around MDAC in the realization of an Algorithmic converter ..... 13
2.10 Traditional charge redistribution SAR ADC as presented in [57] ..... 14
2.11 DAC optimization by altering capacitors connections ..... 15
2.12 Traditional charge-redistribution conversion ..... 16
$2.13 V_{\mathrm{cm}}$-based monotonic digital switching to reduce area and save switching energy ..... 17
2.14 Comparator's clock generation ..... 18
2.15 Band Gap Energy of the Silicon ..... 21
2.16 Current density of low-VT nMOSFET of $1 \mu \mathrm{~m} / 180 \mathrm{~nm}$ over temperature ..... 24
2.17 Fermi energy normalized over the temperature range of interest without (b-) and with (k-) impurities in the substrate ..... 25
2.18 Threshold voltage of low-VT nMOSFET of $1 \mu \mathrm{~m} / 180 \mathrm{~nm}$ over temperature under process and channel length variations ..... 25
2.19 Substrate leakage current in SOI transistors ..... 26
2.20 Transition frequency $f_{T}$ at different channel length $L$ and its sensitivity over tempera- ture ..... 28
2.21 Intrinsic gain $g_{m} / g_{d s}$ at $L=L_{\text {min }}$ on the left and $L=4 L_{\text {min }}$ on the right ..... 29
2.22 Intrinsic gain $g_{m} / g_{d s}$ temperature sensitivity in different inversion level ..... 29
2.23 Intrinsic gain $g_{m} / g_{d s}$ temperature sensitivity in different inversion level ..... 30
2.24 Trade-offs in circuit performance as a function of the channel length L and the Inversion level ..... 32
3.1 Possible candidates leveraging the strength of the $\Delta \Sigma$ modulation to achieve the expected resolution with the resources needed ..... 39
3.2 Possible candidates leveraging the strength of the $\Delta \Sigma$ modulation and the fast signal information extraction of the algorithmic with the resources required ..... 39
3.3 Early proposition of the ADC architecture ..... 40
3.4 Final proposition of the ADC architecture ..... 41
3.5 3-levels error pattern ..... 42
3.6 3-level $\Delta \Sigma$ modulator architecture in the ADC and the initialization of a new sample while delivering the residue to the next stage ..... 43
3.7 Principle of switched capacitor integrator ..... 44
3.8 Integration without clock cycle loss to enhance performance by amplifier shunt ..... 45
3.9 Switched-capacitor integrator implementation ..... 46
3.10 CMOS switches resistance for a ratio PMOS/NMOS of 3.5 at 5 different temperatures from $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$ as a function of the input voltage ..... 47
3.11 Phenomenon of charge injection and clock-feed-through on the sampling switches ..... 48
3.12 Switched capacitor passive adder and comparison to a threshold voltage ..... 48
3.13 Two-phase non overlapping generator circuit ..... 51
3.14 Digital driver to ensure PMOS and NMOS command signal $S_{p} / S_{m}$ transition crossing around half the power supply voltage ..... 52
3.15 Comparator relaxed constraints by appropriate scheduling ..... 53
3.16 3-level algorithmic stage operation ..... 54
3.17 The principle to enhance the number of extracted bits by using on extra comparator inside the algorithmic stage to perform the two first steps of a charge-redistribution SAR ..... 55
3.18 3-levels algorithmic stage operation as an optimization for robustness ..... 56
3.19 Standard Flip-Around MDAC operation for the algorithmic implementation ..... 57
3.20 Flip-Around MDAC operation during the first clock cycle only for the implementation of inter-stage gain ..... 58
3.21 Flip-Around MDAC operation for the algorithmic implementation of arbitrary feed- back gain ..... 59
3.22 Impact of modification introduced on the standard Flip-Around MDAC ..... 60
3.23 Proposed sequencing to relax Flip-Around MDAC timing constraints ..... 62
3.24 Sampling instant of the I $\Delta \Sigma$ residue ..... 63
3.25 Threshold change in the conversion process ..... 64
3.26 Possible realization of the dual-edge trigger D-Flip-Flop ..... 65
3.27 Synthesizable non-overlap circuit without failure in the static timing analysis ..... 66
3.28 Load reduction for both the OTA of the Algorithmic and the voltage references buffers 68
3.29 Alteration of the search scale to provide robustness with redundancy ..... 70
3.30 DAC modification to perform conversion with an extra clock cycle ..... 71
3.31 Final DAC schematic for the SAR ..... 72
3.32 Change of the common mode voltage in a monotonic based digital scheme ..... 73
3.33 Comparator constraint relaxed by the use of pseudo-synchronous digital scheme ..... 75
3.34 Synchronous sequencer to force decision in case of metastability ..... 76
3.35 Comparator clock generation to select a pseudo-synchronous operation or fully synchronous behavior ..... 76
3.36 The switches signal command to connect only one voltage at a time of the connected capacitor ..... 77
3.37 Switches signal command based on the decision of the comparator ..... 78
3.38 Sub-ADCs transfer function and its residue underneath and the ADC transfer func- tion error at 300 K . Plots obtained for 8192 different input voltages from -1 V to +1 V ..... 80
3.39 ADC transfer function error at 475 K for 8192 different input voltages from -1 V to +1 V ..... 81
3.40 Comparison of ideal binary scale and proposed scale for ideal conditions ..... 82
3.41 Comparison of ideal binary scale and proposed scale for large variations of reference voltage and offset: 40 mV error on references and 10 mV offset ..... 83
3.42 DC Gain and Unity Gain Frequency Sensitivity of the ADC for an $\operatorname{OSR}=5$ ..... 84
3.43 DC Gain and Unity Gain Frequency Sensitivity of the ADC for an OSR $=6$ ..... 85
3.44 Conversion error after offset removing by subtracting the average of codes for an OSR=5 and OSR=6 with 40 mV offset on first stages and 10 mV on the last ..... 85
3.45 DNL and INL of the proposed converter under large offsets of 40 mV on first stages and 10 mV on the last ..... 86
4.1 Analog subtraction for differential voltage comparison ..... 89
4.2 Abo implementation of the analog subtraction to prevent voltage compression ..... 90
4.3 Floating Nodes of a conventional Strong-Arm latches and method to circumvent from [128] and [129] ..... 92
4.4 Usual variations of the double tail comparator over its original version ..... 93
4.5 Family tree of common amplifiers architecture ..... 94
4.6 Repartition for $\Delta \Sigma$ and Pipelined over Years 1997-2017 of ISSCC and VLSI ADCs in [8] ..... 95
4.7 Comparators designed for the temperature ..... 97
4.8 Latches Small Signal Models ..... 100
4.9 Extraction of comparators' characteristics in spice simulation for fast Monte-Carlo Analysis of simulations ..... 101
4.10 Layout of slow version of comparator designed made to respond in maximum 3 ns with a footprint of $28 \mu \mathrm{~m} \times 16 \mu \mathrm{~m}$ ..... 102
4.11 Delay, Offset, Kickback and Power consumption of designed comparators over tem- perature after layout parasitic extraction ..... 103
4.12 Trade-off speed versus gain of the amplifier for the SC-Integrator of the I $\Delta \Sigma$ ..... 105
4.13 Designed OTA with its common-mode feedback ..... 106
4.14 Wide-Swing current mirror for the biasing of the proposed OTA ..... 109
4.15 Nested-Gain boosting for large gain OTA ..... 110
4.16 Shunt Inverters sensing CMFB ..... 112
4.17 Typical continuous time CMFB ..... 113
4.18 Standard SC CMFB circuit implemented ..... 113
4.19 The error generated on the output current based on the current mismatch due to the biasing ..... 115
4.20 Comparison of mismatch for common-centroid and interdigitated layout of a differ- ential pair ..... 116
4.21 Substrate noise coupling with a protection based on a) a NWELL guard ring and on b) a DTI one ..... 117
4.22 Layout pattern used for the regulated cascode layout inside the same NWELL tub ..... 118
4.23 Gain Boosted CFC-Folded Cascode OTA layout $52 \mu m \times 128 \mu m$ ..... 118
4.24 Test bench schematic for metrics extraction ..... 119
4.25 Transient waveform of the OTA in typical corner at $27^{\circ} \mathrm{C}$ for a power supply at 1.8 V and a load of 400 fF ..... 120
4.26 Post-layout results of the designed OTA: DC Gain and Unity Gain Frequency across process variations ..... 121
4.27 Post-layout results of the designed OTA: Settling error in 8 ns across process variations12
4.28 Post-layout results of the designed OTA: Phase Margin and Current Consumption . ..... 122
4.29 Settling error distribution and estimation of working samples ..... 123
4.30 Noise power spectral density at $175^{\circ} \mathrm{C}$ over corners and its distribution over temperature 1 ..... 123
4.31 Limitation of the SNR and ENOB owing to the variation of the clock period ..... 124
4.32 LVDS clock receiver to designed for high temperature ..... 125
4.33 LVDS receiver duty cycle and jitter over temperature for $V_{c m}=400 \mathrm{mV}$ ..... 125
4.34 LVDS receiver duty cycle and jitter over temperature for $V_{c m}=1 \mathrm{~V}$ ..... 126
4.35 In-path fail-safe circuit by the biasing with resistor R1 and R3 ..... 126
4.36 Parallel fail-safe circuit implementation ..... 127
4.37 Schematic of the parallel fail-safe circuit with its biasing circuit ..... 127
5.1 Layout of the three test chip designed over the thesis to assess respectively the comparators, the SAR, and the ADC ..... 129
5.2 Two possible configurations based on a single PNP: brokaw band-gap or diode mode to sense the internal temperature ..... 130
5.3 Internal temperature voltage sensing results for a best resolution of $0.6^{\circ} \mathrm{C} / \mathrm{mV}$ with a resistor $R=33 k \Omega$ as a current source ..... 131
5.4 Representation of test patterns which will be described in the following sections ..... 134
5.5 Some delay line implementation for the delay estimation and practical implementa- tions of delay cells ..... 137
5.6 Schematic of the proposed measurement circuit and the delay test dimension ..... 138
5.7 Measurement circuit transient behavior ..... 139
5.8 Bench-Top installation to measure the delay of comparators ..... 141
5.9 Post-layout delay results versus the estimated delay from the new proposed circuit ..... 142
5.10 Test bench for the offset simulation which including pads and wire bonding with the noisy transient simulation for a comparator of reference ..... 143
5.11 Hysteresis and kickback effect on the offset feedback circuit at $27^{\circ} \mathrm{C}$ ..... 145
5.12 Typical principle to measure the offset of comparators based on the variation of the differential input voltage ..... 147
5.13 Measurement of the hysteresis by sweeping back and forth the input voltages of comparators ..... 148
5.14 Conventional offset measurement circuit to measure the offset, the hysteresis and the noise of 16 comparators (8 Strong-ARM and 8 Double-Tail) ..... 149
5.15 Comparator test chip overview of 20 comparators to test their offset with both com- parator topologies ..... 149
5.16 Configuration signal to validate the configuration and the counter value reading ..... 150
5.17 Extracted offset and standard variation of the offset for the comparator of reference at all positions ..... 151
5.18 Extracted offset and standard variation of the offset for the slowest double tail ..... 151
5.19 Input voltage profile and quadrant sent to the SAR under test ..... 152
5.20 Motherboard connections of bench top devices for the test of the Sub-ADC ..... 153
5.21 Reconstruction of the transfer function of the SAR with overlapping handling ..... 153
5.22 Example of data collected and processed for a DOE_SAR test chip at $175^{\circ} \mathrm{C}$ at 6 clock cycles per sample ..... 154
5.23 Binary weight error in the code of the SAR with respect to the ideal LSB weight versus the temperature for the DOE_SAR11 ..... 155
5.24 Binary weight error in the code of the SAR with respect to the ideal LSB weight versus the temperature for the DOE_SAR13 ..... 155
5.25 On-going test chip schematic of two ADC analog parts within along the common digital block with an LVDS clock recovery and analog buffers ..... 156
5.26 Analog core of the ADC IP with input selection for sub-ADC assessment ..... 158
5.27 The parasitic capacitance of the input of the analog multiplexer the process corner exhibiting the maximum of the parasitic capacitance for several temperatures from $-45^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$ for an input voltage from 0 to 2 V ..... 159
5.28 Principle of the static error estimation test with a measurement of the analogue residue160
5.29 Principle of the static error estimation test with a measurement of the analogue residue161
5.30 Leakage current limiting the holding time of the residue for the measure ..... 161
5.31 Configuration bits order for the selection of the test and configuration of possible existing mode of the ADC ..... 163
5.32 Stimuli generation to check the static performance of the ADC ..... 164
5.33 Input voltages generation to check static performance of the ADC ..... 165
5.34 Resolution for the typical corner over the temperature at the two oversampling ratios the ADC has been designed for ..... 165
5.35 Resolution over the temperature for each corner of the process with the ADC operat- ing at 6 clock cycles per sample ..... 166
5.36 Walden FoM versus the nyquist frequency of ADC published in ISSCC and VLSI from 1997 to 2018 in comparison with the proposed one ..... 167
5.37 Walden FoM versus the area of a single channel ADC published in ISSCC and VLSI from 1997 to 2018 in comparison with the proposed one ..... 167
A. 1 Gain error detection in an histogram based analysis ..... 174
A. 2 Walden FoM versus the nyquist frequency of ADC published in ISSCC and VLSI from 1997 to 2018 in comparison with the proposed one ..... 176
A. 3 Walden FoM versus the area of ADC published in ISSCC and VLSI from 1997 to 2018 in comparison with the proposed one ..... 177
B. 1 Strong Arm Small Signal Model ..... 179
B. 2 Strong Arm Small Signal Model ..... 181
B. 3 Double Tail Small Signal Model ..... 184
C. 1 Two-Phase SC Integrator implemented ..... 187
D. 1 Metastability input range and test circuit ..... 192
D. 2 P (Metastability) of DFFs for $-50^{\circ} \mathrm{C},+25^{\circ} \mathrm{C},+175^{\circ} \mathrm{C}, \Delta V_{\text {in }} \in \pm 450 \mathrm{mV}$ ..... 194
D. 3 Derivative of the probability to generate metastability ..... 195

[^0]E. 1 Protection against the blown air pressure variation inside the thermal enclosure of the thermal stream ..... 199
E. 2 Decoupling strategy to reduce recovery time and the settling error on references ..... 201

## LIST OF TABLES

1.1 Specification of target ADC ..... 3
2.1 Folding ADC in the literature ..... 8
$2.2 I \Delta \Sigma$-ADC in the literature ..... 12
2.3 Algorithmic-Pipelined ADC in the literature ..... 13
2.4 SAR ADC in the literature ..... 19
2.5 High-Temperature ADC in the literature ..... 35
3.1 Functional characteristics of mainstream architecture presented in Section 2 ..... 37
3.2 Mandatory resources to estimate the area required and the potential intrinsic noise contributor ..... 38
3.3 OTA configuration for the test ..... 79
3.4 OTA specification for a calibration free ADC ..... 87
3.5 Comparator specification for a calibration of only the offset ADC ..... 87
3.6 ADC static results with real OTA and only offset calibration ..... 87
4.1 Comparators Performances ..... 93
4.2 OTA Performances ..... 96
4.3 Post-layout simulation worst results over temperature and process for design com- parators ..... 104
5.1 List of test chips during the thesis and their dates of measurements ..... 129
5.2 Test pattern implemented to assess each comparator topology ..... 135
5.3 Comparison of delay measurement circuits ..... 142
5.4 (Gaussian 6- $\sigma$ ) Monte-Carlo analysis results of the extracted offset for the double tail comparator with the current offset simulation ..... 146
5.5 Specification of target ADC ..... 168
A. 1 Metric of interest for the ADC tests ..... 173
E. 1 Packing comparison for high temperature circuits ..... 198

## Symbols

$\sigma_{i} \quad$ standard deviation of $i$
$E_{g} \quad$ Bandgap Energy
$F_{\text {snyq }}$ nyquist frequency
$g_{m} \quad$ transistor small signal transconductance
$K$ degree Kelvin

Si Silicon

L transistor gate length
$\mu_{i} \quad$ mobility based on the phenomenon $i$ or of the particle $i$
$V_{t h} \quad$ transistor threshold voltage
W transistor gate width
$\xi \quad$ electric field

CAD computer-aided-design

FET Field-Effect-Transistor

MOS Metal-Oxide-Semiconductor

KCL Kirchhoff's Current Law

## Writing Conventions

$\bar{X} \quad$ complementary of signal $X$
Acronyms and Abbreviations

ADC Analog-to-Digital Converters
CMOS Complementary Metal-Oxide-Semiconductor
DAC Digital-to-Analog Converter
GBW Gain-BandWidth product

IC Integrated Circuit

## List of Symbols

LSB Least Significant Bit
MDAC Multiplying Digital-to-Analog Converter
MSB Most Significant Bit
OSR Oversampling Ratio
OTA Operational Transconductance Amplifier

PSTB Periodic STaBility
PVT Process-Voltage-Temperature
SAR Successive Approximation Register
SNR Signal over Noise Ratio
UGF Unity-Gain-Frequency

## CHAPTER 1

## INTRODUCTION

The advent of the Internet of Things (IoT) has brought the need for novel studies to conform to its extensive requirements, driven specifically by the Smart Vehicle industry. Smart vehicles must be able to efficiently sense and communicate with other nearby vehicles, including cars, buses, and trucks. For obvious reasons, the design and specification of microelectronic circuits, which are used in these applications, are regulated by many strict security and safety standards. Reliability and robustness in the device operation must be ensured for harsh environments [2], including the required operating temperature range from $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$. This temperature range is arguably the most difficult environment challenge for electronics in the automotive industry [3]. Hence, to meet the IoT challenge, smart vehicles must integrate high-performance electronics over a wide temperature range.

Such electronics are challenged by the high temperature near engine, the disc brake systems and abrupt accelerations worsen the difficulty of smart actuator design. Information on automotive environments and electrical component test standards can be found at the Automotive Electronics Council [4, 5]. Figure 1.1 shows the typical temperature environment for such embedded electronics. The operating temperature is a function of the location, the circuit's power dissipation, and the thermal design. Noting that the typical junction temperature for integrated circuits is $10^{\circ} \mathrm{C}$ to $25^{\circ} \mathrm{C}$ higher than the ambient temperature, the on-engine temperature specification is often $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$.

Aiming a Smart Vehicle, the sensor market is arguably the most important one. The vehicle smartness is given by strong processing unit which could not stand the harsh environment in which most of the sensors should sustain. To transfer the information of sensors to those processing units, it is mandatory to place the Analog-to-Digital converters (ADC) as close as possible to the sensor with a sampling rate sufficiently high for the future application of autonomous car. For all these reasons, ADC design is a challenge since it should remain reliable even under performance variation [6].

### 1.1 Motivation

To that extent, a low-cost, fast and accurate ADC operating in those harsh conditions is a good ally for equipment manufacturers. To decrease the cost, the area is a major concern. Considering re-use of the ADC as an IP-bloc, the area should be limited to less than half a square millimeter. In


Figure 1.1 Stringent automotive conditions presented by the Automotive Electronics Council [4, 5]
the automotive environment, ADCs are the usual interface with environmental sensors and motor control sensors.

The frequency spectrum of such application being limited, the ADC does not need to tackle for Gigahertz sampling. The accuracy and the linearity are of much importance. Nevertheless, the vehicle communicates the sensors' information. The bandwidth of the communication signals is few megahertz. To fulfill the need, the minimum requirements for a final product are listed in Table 1.1. The order of importance is the area, the resolution, the power consumption, and the conversion speed. It is important to highlight the temperature range and the ratio between the conversion speed and the maximum clock frequency equal to 5 . This ratio also called Oversampling Ratio (OSR) is the number of clock cycle allowed to perform a conversion.

To respond to the future need of the automotive environment, we aim to design an ADC over a wide temperature range from $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$ with the following characteristics:

- A maximum oversampling ratio of 5
- SNDR greater than 68 dB
- a consumption of less than $0.75 \mathrm{~nJ} /$ sample
- and target a silicon area less than $0.5 \mathrm{~mm}^{2}$ for cost reason
with a preference sets on the minimization of the silicon area, before the minimization of the power consumption, the resolution, and the speed.

Table 1.1 Specification of target ADC

|  | Criterion |
| :--- | :--- |
| Operating Temperature | $-40^{\circ} \mathrm{C}-+175^{\circ} \mathrm{C}$ |
| Supply Voltage | $1.8 \mathrm{~V} \pm 10 \%$ |
| Differential Input Voltage Range | $\pm 1 \mathrm{~V}$ |
| Area | $<0.5 \mathrm{~mm}^{2}$ |
| Conversion Speed | $20 \mathrm{MSamples} / \mathrm{s}$ |
| Maximum Clock Frequency | 100 MHz |
| Clock Duty-Cycle | $40-60 \%$ |
| Latency | 500 ns |
| Resolution | $\geq 12-\mathrm{bits}$ |
| SNDR | $\min 74 \mathrm{~dB}$ for $F_{s}<5 \mathrm{MHz}$ |
|  | $\min 68 \mathrm{~dB}$ for $5 \mathrm{MHz}<F_{s}<10 \mathrm{MHz}$, |
|  | $\min 62 \mathrm{~dB}$ for $F_{s}>10 \mathrm{MHz}$ |
| SFDR (Full-Scale) | $\min 68 \mathrm{~dB}$ |
| DNL | $<\mathrm{LSB} / 2$ |
| INL | $<\mathrm{LSB} / 2$ best-fit method |
| Offset Error | $<4 \mathrm{LSB}$ |
| Gain Error | $<4 \mathrm{LSB}$ |
| Adjacent ADC mismatch Error | $<4 \mathrm{LSB}$ |
| Energy, $E_{s}=P / F_{s}$ | $0.75 \mathrm{~nJ} /$ sample |

The XT018 technology, from the XFAB Silicon Foundries, is ideal for system-on-chip (SoC) applications in the automotive market such as control devices inside combustion engine compartments or electric engine housings with temperature range up to $175^{\circ} \mathrm{C}$, as well as robust medical applications which should sustain high voltages [7]. Such technology is a SOI process, which uses a deep-trench buried oxide that leads to a very low junction leakage current even at high temperatures.

### 1.2 Thesis Organization

This work focuses on the design of high-precision, high-speed and energy efficient ADC under the harsh environment the automotive one represents. A emphasis is on doing such design in an SOI CMOS process under stringent Process-Voltage-Temperature (PVT) variations. Our main contribution relies on the development of a new hybrid topology proposal using 3 stages to cope with such constraints based on a top-down approach: a counting stage inherently linear, an algorithmic stage to increase rapidly the precision, and a SAR stage for area and power consumption trade-off.

We review the operation of conventional ADC topologies in Chapter 2. Their advantages and source of errors are discussed to present why some architectures are predominant in high-

## Introduction

temperature conditions. Namely, few of them such as $\Delta \Sigma$, SAR, and pipelined are able to cope with analog imperfections coming from the temperature. The proposed architecture is then presented to benefit from the strength of each one.

Section 2.2 then discusses the challenge of analog design over a large temperature range from $-40^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$. Phenomena tightly linked to the temperature are analyzed to highlight the design trade-offs when considering temperature effects. Based on a $g_{m} / I_{D}$ methodology, the insight gained from this analysis is then reused during the design phase.

Having the severe degradation, we discuss the enhancement ported to our topology proposal to glean the maximum of performances within the smallest footprint in a 180 nm technology. Alongside the optimization, Chapter 3 considers the reliability and introduces the case of pseudoasynchronous design to relax timing restrictions in the digital part over temperature. We have defined a methodology for the design and characterization of such converter by using a testbench comparing a high-level model of the converter, defined in Verilog-AMS, and a schematic description of the converter, able to use macromodels of the components or their transistor-level description. A MATLAB post-processing can extract the main characteristics such as the accuracy, the DNL, the INL ...

The design of mandatory analog blocks, which are respectively comparators and operational amplifier, is examined to ensure the expected behavior for a rigorous $6 \sigma$ process variation. To achieve this, a new time delay model has been developed for the Double Tail comparator. This model has been presented during the ECCTD conference held in 2017. Meanwhile, the layout consideration to get the most of the op-amp is also discussed in Chapter 4.

Despite the fact the ADC test chip is in a finalization stage, experimentation is key in the validation process of IP components. Details in the realization of test chips in temperature which are worth to be discussed are presented in Chapter 5. With a chip dedicated to the assessment of comparators, their offset, the delay, the noise, and the hysteresis measurement circuits are implemented. The delay of high speed clocked comparator has been measured with a new measurement circuit presented during the ECCTD in 2017. After the enhancement of our topology proposal, only the testability of the last stage has seen its complexity increased. A second test chip assesses the effectiveness of pseudo-asynchronous design at high temperature and extracts static metrics of the last stage (DNL, INL, ...). Then, the last section focuses on the ADC test chip. Its design and preliminary results of the ADC are presented. Chapter 6 concludes our research findings and suggests potential future work.

## CHAPTER 2

## STATE OF THE ART

The performance of an ADC can be defined by the fidelity of signal representation and the bandwidth of the signal which can be represented. In other terms, the key criteria of an ADC are the Signal to Noise and Distortion Ratio (SNDR) and the Nyquist frequency ( $F_{\text {snyq }}$ ). Figure 2.1 distinguishes ADC families using both criteria. These ADC families are:

1. Flash, having a higher time-efficiency but too expensive for high resolution as power consumption and the area scales with resolution;
2. $\Delta \Sigma$, being the best trade-off between resolution and speed but power consumption and area scales with requirements;
3. Pipelined and Algorithmic, being high-speed and high-resolution but power consumption and area hungry;
4. SAR, performing either high-resolution or high-speed conversions for a very low power consumption.


Figure 2.1 Comparison of ADC topology in the SNDR- $F_{\text {snyq }}$ space based on publication in ISSCC and VLSI from 1997 to 2018 [8]

An analysis of the chart allows the designer to properly decide what kind of a converter topology is desired according to the speed and the signal fidelity required. For instance, Flash ADCs achieve rather low SNDR at very high speed while Incremental ADCs achieve high fidelity signal representation for low signal bandwidth.

It is worth to mention that Folding ADCs are close to the ADC specification in this thesis. Besides that, prior art topologies are often requiring more than 5 clock cycles per conversion to reach the resolution expected. In this scenario, there is no immediate solution to propose a topology that meets the specification requirements. That's why a new topology is proposed in this work. This chapter begins with an analysis of classical ADC architectures. A large emphasis is set on the low-OSR and high-resolution possibility at a medium conversion rate.

Later in this chapter, a brief review of ADC design over extended temperature range is presented. At high temperatures, transistors suffer from several defects that degrade their performances which impacts system performance. The impact of the temperature at the device level and the material dependences are studied using CMOS XT018 technology.

### 2.1 Analog-to-Digital Converters

### 2.1.1 Flash

Flash ADCs proceed a conversion by comparing the analog input voltage with several reference voltages. While a resistive divider generates references, the comparators provide in the same clock cycle the comparison results of the input voltage with each reference voltage, as represented in Figure 2.2.


Figure 2.2 Flash ADC architecture: illustration of comparators' kickback noise impacts other comparators through the reference ladder

Thus, an analog input below the $i^{t h}$ reference voltage produces an output of $i-1$ ones followed by zeros. A rising input voltage increasing the number of consecutive ones at the output, this architecture is known as thermometer code encoding. For an N-bit converter, a Flash ADC requires $2^{N}-1$ comparators, and a decoder usually follows to bring an N -bit binary word. The time-efficiency of this architecture is too expensive for high-resolution ADC, as both the power
consumption and the area scales with the desired resolution. In addition to that, the clock skew has an important impact on the output code. The decision of a comparator disturbs the decision of another one deciding later. Figure 2.2 illustrates the kickback noise generated source of bubble codes (zero(s) trapped in the ones of thermometer codes). Usually Flash does not exceed 8-bits.

A different kind of Flash ADC , able to achieve 8-bits or more, is the Folding ADC. In Folding ADCs, a pre-estimation is performed by a Flash ADC. Then, a folding amplifier folds the signal according to the conversion results of the first Flash ADC. For a ramp input, it generates a sawtooth waveform corresponding to the error of conversion of the "first stage" as depicted by Figure 2.3. Thus, it generates the Most-Significant-Bits (MSB).


Figure 2.3 Signal folding principle to reduce the number of needed comparators in a 5-bits ADC example

In the same time, a second Flash ADC performs the conversion of the folded signal. This reduces the total number of components relaxing previous constraints of a first Flash ADC [912] to save area and power consumption. Unfortunately, the Folding topology should have a linearity greater than the LSB's Flash ADC. Such linearity issues can be corrected either by a digital calibration or by a resistive interpolation [12]. Such topology of ADC allows the cascade of several stages [13, 14], making it a good candidate to achieve medium resolution at high speed [12, 15]. The biggest flaws of Folding Flash ADCs are the area and the power consumption despite works to reduce them [16]. The comparison table 2.1 reveals the resolution of such architectures of Flash ADC. They achieve a very high speed with a small latency. This can be viewed as a trade-off between time and resolution.

Table 2.1 Folding ADC in the literature

|  | Architecture | Techno. <br> $[\mathrm{nm}]$ | $F_{\text {snyq }}$ <br> $[\mathrm{MHz}]$ | Area <br> $\left[\mathrm{mm}^{2}\right]$ | Supply <br> $[\mathrm{V}]$ | Power <br> $[\mathrm{mW}]$ | Res. |
| :--- | :---: | ---: | :---: | ---: | ---: | ---: | ---: | ---: |
| $[12]$ | Folding \& Interpolation | 1000 | 60 | 7 | 5 | 300 | 12 |
| $[13]$ | Cascaded Folding | 180 | 1000 | 49 | 1.8 | 1260 | 10 |
| $[14]$ | Folding \& Interpolation | 250 | 6000 | 13.3 | $5.1 / 3$ | 10200 | 10 |
| $[16]$ | switched-cap Folding | 350 | 100 | NA | 3.3 | 2.5 | 8 |
| $[17]$ | Folding | 500 | 100 | 1.68 | 5 | 165 | 8 |

### 2.1.2 $\Delta \Sigma$ Converters

### 2.1.2.1 $\Delta \Sigma$ Modulation

Delta-Sigma ( $\Delta \Sigma$ ) modulation efficiently performs high-resolution data conversion using oversampling. For the sake of clarity, let's us consider first a sine wave converted by an ADC without oversampling. The power spectral density, Figure 2.4a, is made of a tone representing the signal power, a floor corresponding to the quantization noise, and other sources of noise. The effective number of bits (ENOB) is related to the gap between the noise floor and the signal level. The bigger the gap is, the higher is the ENOB of the converter.


Figure 2.4 Principle of the $\Delta \Sigma \mathrm{ADC}$ to perform a high-resolution conversion

By increasing the sampling frequency $F_{s}$ by a factor $M$, the quantization noise decreases by $M$; it is now spread over a wider frequency range $\left(F_{S} \cdot M\right)$. The integral of the noise over the frequency band of interest remains constant as illustrated from Figure 2.4a to Figure 2.4b. By filtering the spectrum with a cut off frequency of $F_{S} / 2$, the noise power reduced in the signal bandwidth. To enhance further performance, the distribution of the noise can be shaped to push the noise at higher frequencies than the cut-off of the digital filter.

To convert the input signal, a $\Delta \Sigma$ modulator is similar to a regulation loop in which the integrator controller monitors the process of conversion as illustrated in Figure 2.7. The integral term


Figure 2.5 Multi-bits $\Delta \Sigma$ converter
permits the rejection of a step disturbance and ensures that for a stepped input, the static error of the conversion process is nulled. With respect to the input signal, the integrator behaves like a low-pass filter. To the contrary, for the quantification noise coming from the feedback path, the integrator is likewise a high-pass filter. The noise is shaped. In consequence, there is a signal transfer function (STF) and a noise transfer function (NTF). The implementation imperfections, including matching errors and offsets which limit the obtainable resolution of Nyquist rate converters, can thus be surmounted as these are in the feedback path. Furthermore, the oversampling reduces the constraint of the anti-aliasing filter in front of ADC by relaxing the filter order required.

To increase the sampling rate, it is necessary to reduce the oversampling ratio (OSR). To preserve the resolution, the noise-shaping filter order should be increased. The improvement originates from the extra integrator in the forward path. Unfortunately, the feedback structure of the modulator is prone to instability for high-order of noise shaping ( $\geq 3$ ). Besides, high-order modulators suffer from a stability dependency on system parameters such as integrator gains and delays, input amplitude, transients, initial conditions, or even saturation limit cycles [18-20]. For modulator stability, the integrator signal shall be weighted appropriately. Reducing the input amplitude is another way to stabilize the system, as well as reducing the error signal integrated to prevent saturation of the following integrator. In this regard, multi-bit quantization limits the excursion of the integrator. However, the implementation of the multi-level error feedback DACs can significantly reduce the modulator performance if the DAC is not extremely linear [21].

### 2.1.2.2 Incremental- $\Delta \Sigma$

Unlike conventional $\Delta \Sigma$ ADCs, the analog loop filter and the digital filter in Incremental- $\Delta \Sigma(I \Delta \Sigma)$ ADCs are reset after oversampling each input sample. As a result, $I \Delta \Sigma$ ADC can offer sample-bysample conversion much like Nyquist-rate ADC allowing multiplexing of different inputs to be done without crosstalk.

A first order $I \Delta \Sigma$ as represented in Figure 2.6 has a resolution of N -bits is achieved in $2^{N}$ clock cycle. Different approaches have been proposed to significantly enhance the conversion speed and/or resolution of $I \Delta \Sigma$ ADC [22-24]. The most popular alternatives are high-order architec-


Figure 2.6 First Order Incremental- $\Delta \Sigma$
tures [25-27]. Recent advances in $I \Delta \Sigma$ ADC showcase further improvement in power efficiency by employing inverter-based integrators [28], or comparator based integrators [29].

An added benefit to $I \Delta \Sigma$ is the simplicity of the decimation filter. As the output of the regulation loop is the bits of the conversion process, these represent the input signal. So, the error at the input of the integrator is in the best case zero. The output of the controller keeping the error null, the digital reconstruction filter should have the same transfer function as the controller to represent the input. For a first-order modulator, the input signal is reconstituted by counting output bits, while for higher order the representation of the input signal is given by a weighted multiple integral. For a third order modulator, $V_{\text {in }}$ is thus estimated by the equation (2.1).

$$
\begin{equation*}
\frac{V_{\mathrm{in}}}{V_{\mathrm{ref}}} \approx \frac{3!}{(n-2)(n-1) n} \sum_{m=0}^{n-1} \sum_{l=0}^{m-1} \sum_{k=0}^{l-1} d_{k} \tag{2.1}
\end{equation*}
$$

In other terms, the input-referred noise of an Incremental- $\Delta \Sigma$ comes from a weight association of each output bits of the quantizer, and for higher order modulators past bits have a higher weighting than future ones because the digital filter has non-uniform weighting coefficients for higher order modulators. The equation (2.2) expresses the total input-referred noise power $\overline{v_{n}^{2}}$

$$
\begin{equation*}
\overline{v_{n}^{2}}=\sum_{i=1}^{M} w_{i}^{2} \overline{v_{s}^{2}}=\overline{v_{s}^{2}} \sum_{i=1}^{M} w_{i}^{2} \tag{2.2}
\end{equation*}
$$

where $\overline{v_{s}^{2}}$ is the input noise power of each sample, $M$ is the OSR, and $w_{i}$ is the weight associated with each quantization.

A first order Incremental- $\Delta \Sigma$ of N -bits, which is achieved in M clock cycles per sample, averages M-times the input and the quantization noise error introduced by the quantizer. The weight of each quantization is thus $w_{i}=1 / M$. The resulting input-referred noise power is $\overline{v_{n}^{2}} / M$, as expected for an ADC oversampled by M. Nevertheless, the first clock cycle is dedicated to the reset of the integrator, which limits the resolution in low-OSR architecture.

### 2.1.2.3 MASH

To the opposite of high-order modulator, first-order modulators are inherently stable without weighting the output of the integrator. A cascade of such modulators results in an increased noise shaping order without the stability issue or sacrificing the input amplitude [30]. Also called Multi-stAge noise-SHaping (MASH), they have the advantage that no individual modulator needs to be designed with a high-order filter; the total filter order can be spread out across many different stages so that each individual $\Delta \Sigma$ stage will only be of low order. The modulator stability will be a function of the individual lower order modulators rather than the total order of the modulator.


Figure 2.7 1-1-...-1 MASH $\Delta \Sigma$ converter

The digital output of individual $\Delta \Sigma$ modulators is then processed by a digital filter. It is designed to reduce error introduced in first stages by the product of the Noise-Transfer-Function of each stage. This cancellation is dependent on matching between the digital filters and the analog filters within modulators. The latter is one of the major limitations for high-resolution cascaded $\Delta \Sigma$ modulators leveraged by digital calibration [31].

### 2.1.2.4 Mixed Architecture based on $\Delta \Sigma$

Other alternatives are the extended counting (EC-ADC) [32-34] and the extended range (ERADC) $[35,36]$ architectures, which combine the $I \Delta \Sigma$ ADC with a low-power Nyquist-rate ADC. The main difference between the two is that in an EC-ADC, the $I \Delta \Sigma$ ADC hardware is usually reused and reconfigured as a cyclic ADC , while in an ER-ADC, the residue of the $I \Delta \Sigma$ is processed by another Nyquist-rate ADC.

The table 2.2 compares $I \Delta \Sigma$ to MASH and mixed architecture to highlight the main characteristics of these converters.

### 2.1.3 Pipelined and Algorithmic

Pipelined and Algorithmic converters are fundamentally similar. They are based on a common build bloc: the analog processor. This bloc is made of an ADC-DAC chain to estimate the input, whose difference with it is then multiplied by an arbitrary factor A. The output of the analog processor is the conversion residue amplified. A is the radix of conversion and it is often set to

Table 2.2 I $\Delta \Sigma$-ADC in the literature

| Ref. | Architecture | Techno. <br> $[\mathrm{nm}]$ | $F_{\text {snyy }}$ <br> $[\mathrm{kHz}]$ | OSR | Area <br> $\left[\mathrm{mm}^{2}\right]$ | Supply <br> $[\mathrm{V}]$ | Power <br> $[\mathrm{mW}]$ | Res. |
| :--- | ---: | ---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $[23]$ | $3^{\text {rd }}$ Order $I \Delta \Sigma$ | 600 | 30.72 | 512 | 2.08 | $2.5 / 5$ | 0.6 | 22 |
| $[28]$ | $3^{\text {rd }}$ Order $\Delta \Sigma$ | 180 | 40 | 100 | 0.715 | 0.7 | 0.036 | 14 |
| $[32]$ | EC- $\Delta \Sigma$ | 180 | 185 | 8 | 0.0069 | 1.8 | 0.022 | 12 |
| $[35]$ | ER- $I \Delta \Sigma$ | 180 | 1000 | 45 | 3.5 | 1.8 | 38.1 | 14 |
| $[37]$ | $1-1-1$ MASH CT- $\Delta \Sigma$ | 40 | 50000 | 29.7 | 0.177 | $1.2 / 2.5$ | 19.7 | 11 |

2. Represented in Figure 2.8a, pipelined ADCs are a cascade of these extracting N -bits for each clock cycle. The algorithmic depicted in Figure 2.8b, reuses the analog processor over and over by recycling the residue. After M clock cycle, both architectures extract $N \times M$ bits with the same latency. However, for the same clock frequency and the number of bits extracted, a pipelined of M -stages has a sampling frequency M -times higher than an algorithmic with M -clock cycles. In addition to that, pipelined ADCs occupy a bigger area than algorithmic.


Figure 2.8 Principle of the pipelined and of the algorithmic converter
These architectures have garnered much attention recently due to their low-voltage and higher integration characteristics [38-46]. Systems that inherently require a low-voltage operation, such as biomedical and wireless sensor applications, also motivate research in this area and demonstrate their versatility [38-40].

Current mode method offers an ease of implementation of basic functions such as summation and scaling, and they are also appropriate for low voltage application. Some current mode algorithmic have been designed recently [47-50]. Even if current mode design requires lower voltage swing and increase noise immunity, the accuracy is limited by current mirror matching. This can be improved by increasing transistor sizes and biasing currents. Larger transistor sizes and larger
reference current, however, need larger chip area and higher power consumption. This trend establishes a trade-off which may turn the proposed Current Mode ADC in a less attractive solution than other ADCs[48].


Figure 2.9 Principle of a 3-levels Flip-Around MDAC in the realization of an Algorithmic converter

A common implementation of the algorithmic converter is by building the stage around a Flip-Around Multiplying DAC (FA-MDAC). This way, the closed-loop gain is defined by a ratio of capacitors whose mismatch is well controlled, as represented in Figure 2.9. A simple differential pair is a valid amplifier to operate under low-supply condition. As the resolution increases (recycling of its inner self-error), the gain of the amplifier shall drastically increase. By stacking transistors the output swing is thus limited, and non-linearity occurs. Therefore, medium to high-resolution algorithmic ADCs require a digital compensation [51] or an adjustment of its residue curve [52,53].

The amplifier or Operational Transconductance Amplifier (OTA) is power hungry. Few analog circuits exist to emulate them with a reduced power consumption such as the comparator based MDAC and the ring amplifier based MDAC. The table 2.3 highlights the main characteristics of the algorithmic converters

Table 2.3 Algorithmic-Pipelined ADC in the literature

| Ref. | Architecture | Techno. <br> $[\mathrm{nm}]$ | $F_{\text {snyq }}$ <br> $[\mathrm{MHz}]$ | Area <br> $\left[\mathrm{mm}^{2}\right]$ | Supply <br> $[\mathrm{V}]$ | Power <br> $[\mathrm{mW}]$ | Res. |
| :--- | :--- | ---: | ---: | :---: | ---: | :---: | ---: |
| $[44]$ | pipe.-SAR | 65 | 50 | 0.054 | 1.2 | 1 | 13 |
| $[51]$ | pipe. | 350 | 75 | 7.9 | 3 | 290 | 12 |
| $[54]$ | pipe. | 65 | 50 | 0.36 | 1 | 4 | 12 |
| $[55]$ | pipe. | 28 | 600 | 0.62 | 0.9 | 14.2 | 12 |
| $[56]$ | pipe. | 180 | 80 | 1.9 | 1.8 | 94 | 10 |

### 2.1.4 Successive Approximation Register

The first appearance of SAR ADC was back in early 70s [57]. Using a binary search algorithm, this kind of converter is by far slower than a Flash or Folding ADC. As represented in Figure 2.10, the SAR does not have any active component such an amplifier making it very efficient and targeting low-power application. But they are also able to perform either high-resolution conversions or high-speed conversions.


Figure 2.10 Traditional charge redistribution SAR ADC as presented in [57]

The architecture also benefits from using only one comparator to reduce the occupied area. With recent progress, the SAR converter outperforms other architectures in term of power consumption. Besides, its area occupancy has been tremendously shrunk, and the speed has been improved. Power dissipation sources are the digital control circuit, the comparator, and capacitive reference DAC network. The advancement in technology also favors the speed of the digital logic while the power consumption of the comparator and the capacitive DAC is limited by mismatch and noise [58-60]. To address both the area occupancy and further reduce the energy consumption, the DAC architecture can be optimized by decreasing the capacitance and still preserving the binary scale.

### 2.1.4.1 DAC Enhancement

Having high-resolution SAR ADC is quite challenging. Using a binary weighted capacitive reference in the DAC network leads to an increasing number of capacitors. Stereotypical capacitive DAC forms a binary scale split into a bunch of unit capacitors so that the n-th capacitor in the scale is a group of $2^{N}$ of them. To increase the resolution from N to $\mathrm{N}+1$, we double the number of unit capacitors. Thus, the occupied area grows exponentially as the resolution increases. And considering a differential structure, the phenomenon is even more pronounced causing lateral effects such as an excessive reference voltage loading.

Conventional techniques to shrink the area and to relax constraints on voltage buffers, designers usually play with serial-parallel configurations of unit components. This results in well-known
techniques called split-junction and split-capacitor. The split-capacitor as represented in Figure 2.11a inserts a capacitor which scales down a segment of the DAC. Thus, the biggest capacitors can be sized down to preserve the scale. The diminution of the load provides substantial power saving. The implementation obstacle is introduced by the attenuation capacitor not being multiple integers of the unit capacitor. Moreover, an extra switch per segmented DAC is introduced for the sampling of the input signal. Thus, the thermal noise is increased by both the scale down of capacitance and by the extra noise sources switches represent.


Figure 2.11 DAC optimization by altering capacitors connections

Instead of connecting an attenuation capacitor in series to weight down part of the DAC to reduce the size of the biggest capacitors, small capacitors cunningly connected in parallel to split charges stored by the expected ratio. Introduced in [61] and optimized in [62], the split junction scheme has a superior efficiency by reducing the number of "down" transitions by appending extra sections in parallel to redistribute charges. The two-step junction-splitting capacitor array requires more switches than the conventional and junction-splitting ones as depicted by the Figure 2.11b. Compared to a classical DAC, this technique reduces the total capacitance by a factor $2^{N / 2}$ and has almost the same area saving than a split-capacitor method. From a thermal point of view, this architecture is more sensitive to thermal noise by adding noise source on the floating node $V_{\mathrm{DAC}}$. The floating node connected to the comparator inputs leads to excessive decision error at high temperatures. Such error could be mitigated with the help of redundancy and non-binary ratio of the DAC scale [63].

### 2.1.4.2 Switching Methods

The low-power asset of the SAR ADC can further be improved by a careful attention of switching energy loss. In the conventional charge-redistribution switching, the input voltage is sampled on all capacitors of the DAC during the first clock cycle. Then, we proceed in a voltage inversion and we remove half of the charges stored by connecting $V_{\text {refp }}$ to one half and $V_{\text {refm }}$ on the other half. Since this end of the capacitor is already at $V_{\text {inp }}\left(\right.$ resp. $V_{\text {inm }}$ ), the energy is dissipated in switches to charge half of the capacitance and discharge the other half. In case the output bit $d_{1}=1$, the next capacitor is tested. As the weight of this capacitor is half of the previous one, there is less dissipation. Otherwise, the charge/discharge operation is reverting and the next capacitor is tested.

The conventional charge-redistribution method is thus not power efficient owing to the discharge of the capacitor under test and charging-back this capacitor [64]


Figure 2.12 Traditional charge-redistribution conversion

Even if a lot of progress comes by a load reduction as discussed previously, the switching can strikingly reduce the power consumption; as far as $98 \%$ of the conventional switching scheme [6567]. The first technique which draws attention was the monotonic switching. Since the first clock cycle is the more power hungry, the monotonic switching samples the differential input voltage on the top-plates of capacitors while the common-mode voltage $V_{\mathrm{cm}}$ is applied on the bottom-plates. As represented in Figure 2.13, the comparator determines first bit $d_{0}$ as polarity of the differential voltage [64]. Compared to the conventional switching method, the reset of the MSB capacitor is saved. Moreover, an N-1 bits DAC is sufficient to output N-bits. According to the comparison results, the logic unit will connect the largest capacitor of a bigger voltage side to the ground, and the other side remains the same. Therefore, almost half of the switching energy is saved. However, the common-mode level is decreasing during the monotonic switching, which puts a high demand on the performance of the comparator.

Moreover, the switching loss is voltage dependent. The reduction of the voltage step diminishes the switching loss in the same proportion. Using $V_{\mathrm{cm}}$ instead of the ground already halves the switching energy. In the sampling phase, the differential input is sampled as inputs on the topplates ( $V_{\mathrm{DAC}}$ ) while the bottom plates are connected to $V_{\mathrm{cm}}$. After the sampling phase, during each conversion cycle of a $V_{\mathrm{cm}}$-based switching, the bottom plates of the capacitors will be switched in descending order, from $V_{\mathrm{cm}}$ to $V_{\text {refp }}$ in one-side or another depending on each bit decision as depicted by Figure 2.13. The connection to $V_{\mathrm{cm}}$ adds one switch per capacitor increasing the thermal noise sources.

The switching being optimized, a further improvement could come from an assumption on the signal converted. As sensors outputs react slowly and their voltage usually filtered in front, the


Figure $2.13 V_{\mathrm{cm}}$-based monotonic digital switching to reduce area and save switching energy
input signal of the ADC is of low mean activity over a time window. The conversion can start from an initial guess which is the output of the previous sample [68]. Bit-cycling only last bits, the LSB first conversion performed is power efficient. When the error between the final code and the initial guess overtake few LSBs, a complete conversion shall be performed. Therefore, the power saving is inherent to the nature of the input signal. Without such an assumption, the power consumption is higher than previous methods and limits the speed of the conversion.

Compared to the traditional charge-redistribution scheme, these switching methods engender a large common-mode variation. This puts an extra design constraint on the comparator making a decision. For instance, the monotonic scheme allows only PMOS differential pairs which limit the maximum speed of comparison.

### 2.1.4.3 Synchronous and Asynchronous Digital Implementation

To optimize the digital circuitry, the clock rate is deeply linked to the power consumption. However, it conflicts with the specification for a manufacturable design. Indeed, the internal clock limits the settling time of DAC and the decision time of the comparator. For a robust design, one might base the sampling frequency on the peak delay in the worst corner. By using an asynchronous logic, such constraints could be relaxed on the comparator design. The conversion time $T_{\text {conv }}$ shall respect at least the following inequality

$$
\begin{equation*}
T_{\text {conv }}>=\sum_{i=0}^{N} t_{c m p, i}+T_{L o g i c, i}+t_{D A C, i} \tag{2.3}
\end{equation*}
$$

where $t_{c m p, i}$ is the delay of the comparator, $T_{\text {Logic, } i}$ the propagation time of the logic toggling switches, $t_{D A C, i}$ the settling time of the DAC.

In a synchronous SAR, the two clock phases are used such that the first phase is dedicated to the DAC settling and the reset of the comparator whereas the second phase is devoted to the comparator decision and finish the settling. Also, the digital logic should control when the comparator resets and the moment to make a decision. With regard to the logic, a delay larger than the total delay from the comparator to the switching signals shall be ensured between a ready signal and the new decision start [69]. By using a single XOR or NAND gate of the comparator outputs, a ready (valid) signal can be asserted [69-72]. In turns, the ready signal triggers the reset of the comparator and the DAC settling. A delayed copy of the ready signal starts a new decision. This solution based on standard cells still requires delay cells. The delay sensitive to PVT variation, an asynchronous control is preferred. As done in Figure 2.14a, two loops can control respectively the reset and the next decision latching [73]. Unfortunately, the double-input T-flip-flop is not among standard cells in many processes. Moreover, the loop of the reset (in blue) should be ensured to be faster than the loop of the set (in red) over PVT variations after place and route. S.S. Wong et al. presented switching signals to trigger the asynchronous loop instead of a fixed delay of comparator ready signal or asynchronous loop [74]. The process variation problem caused by the control logic and buffers is thus overcome without any tunable or worst-case delay cells. Represented in Figure 2.14b, this also has the benefit of more easily ensure that DAC settling is started before triggering the comparator.


Figure 2.14 Comparator's clock generation
In addition, when the input voltages of the comparator are closer to each other, the comparator decision in either way to zero or one lasts longer. At low-temperature when the noise is not sufficient to force the latch in a state, metastability is inevitable. For unusually too long decision time, the digital code might be incomplete and result in errors. In the work of Tung et al., a timer circuit provides a timing slot which at the end a flag is raised to indicate the metastability and force the execution of subsequent cycles [75]. Moreover, the PVT variations alter the settling of the DAC. Instead of waiting for the full settling and sizing accordingly delay cells, [76] suggests that decision errors due to a partial settling can be tolerated with redundancy. An erroneous decision in the redundant region, via the non-binary scale of the DAC, is corrected by a later decision.

For the SAR logic, a shift register cadenced by ready (valid) signal is implemented and generates the end of conversion flag for the asynchronous clock generator [69, 72]. To the contrary, one could wait for the ready (valid) signal of the LSB logic as in [74]. The table 2.4 gives as an abstract the main characteristics of these converters. Most of them achieved high speed and a low/medium resolution with fairly small power consumption.

Table 2.4 SAR ADC in the literature

| Ref. | Architecture | Techno. <br> $[\mathrm{nm}]$ | $F_{\text {snyq }}$ <br> $[\mathrm{MHz}]$ | Area <br> $\left[\mathrm{mm}^{2}\right]$ | Supply <br> $[\mathrm{V}]$ | Power <br> $[\mu \mathrm{W}]$ | Res. |
| :---: | :---: | ---: | ---: | :---: | ---: | ---: | ---: |
| $[63]$ | 1.85-radix classic CDAC | 65 | 10 | 0.01 | NA | 50 | 15 |
| $[72]$ | classic CDAC asynchronous | 180 | 20 | 1.61 | 1.8 | 1770 | 12 |
| $[77]$ | split-cap Vcm-based | 90 | 100 | 0.18 | 1.2 | 3000 | 10 |
| $[78]$ | classic CDAC Monotonic | 130 | 50 | 0.05 | 1.2 | 826 | 10 |
| $[79]$ | classic CDAC asynchronous | 90 | 10 | 0.05 | 1 | 26 | 8 |

In summary, a full-flash converter is a power hungry, and only one kind of ADC is not sufficient to reach high-resolution within 5-clock cycles. A cascade of sub-ADCs seems more promising. Architectures which suffer less from the analog deficiencies are $\Delta \Sigma$-based architectures, and the SAR. In addition to that, SAR ADCs using a charge redistribution are energy efficient. These are less limited by technology and supply voltage scaling compared to others. However, in a $\Delta \Sigma$-based architecture, the re-use of an integrator outputs imposes important constraints on the amplifier. The latter should thus meet these over the full temperature range.

### 2.2 Analog design under wide-temperature range

There are many industries such as the automotive that smart sensing and mixed signal electronics capable of operating within an extreme temperature range from $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$. At high temperatures, transistors suffer from several defects which degrade their performance which leads to the system performance variation.

Over such a large temperature range, physical phenomena due to temperature variation should be considered in the early design stages. The background presented in this section discusses the impact of the temperature on the device and circuit-level. Moreover, the material dependencies, as well as transistors variation with respect to the temperature, are illustrated with the CMOS XT018 technology results.

### 2.2.1 Physical limits

### 2.2.1.1 Energy Band Gap

In solid-state physics, the energy band gap is the energy required to supercharge an electron from the valence band to the conduction band. Any extra energy will change the thermodynamic equilibrium of the solid. Therefore, the electrons' state repartition in the valence and conduction band varies with the temperature according to the Fermi-Dirac distribution. Thus, the band-gap energy changes with respect to the temperature. These intrinsic properties are widely used for temperature sensing, voltage and current references, and temperature compensation circuits.

Even if, the fitting equations of low-temperature data have been greatly discussed [80-83], the trend of the band-gap energy required over temperature is modeled easily by the Varshni equation (2.4) in [80]

$$
\begin{equation*}
E_{g}(T)=E_{g}\left(T_{0}\right)-\alpha \frac{T^{2}}{T+\beta} \tag{2.4}
\end{equation*}
$$

$E_{g}\left(T_{0}\right)$ represents the band gap energy required at the temperature of reference $T_{0}$, while $\alpha$ and $\beta$ are fitting constants. For the Silicon (Si), with $T_{0}=300 \mathrm{~K}, \alpha$ and $\beta$ are respectively $0.473 \mathrm{meV} / \mathrm{K}$ and $636 \mathrm{~K} . E_{g}\left(T_{0}\right)$ is given to be 1.166 eV . The change over the temperature range of interest is given by the Figure 2.15 where the derivative with respect to the temperature is about $400 \mathrm{ppm} / \mathrm{K}$.

### 2.2.1.2 Mobility

Carriers in the doped semiconductor respond to any extra energy: one can accelerate them by the application of an electric field. The momentum gained is $m_{c} v_{c}$ where $v_{c}$ is the drift velocity. The factor of proportionality between the drift velocity and the electric field applied is called the


Figure 2.15 Band Gap Energy of the Silicon
mobility $\mu_{c}$ in units of $\mathrm{cm}^{2} / V$. One should consider that any collision deflecting the carrier is limiting the velocity. Thus, the various scattering mechanisms limit the mobility.

Therefore, the mobility has very complex temperature dependence, defined by the interaction of the following: phonon $\mu_{p h}$, surface roughness $\mu_{s r}$, bulk charge Coulombic $\mu_{c b}$, and interface charge Coulombic $\mu_{i n t}$ scatterings. Each of these depends on the temperature and the electric field $\xi_{e f f}$.

The Berkeley Short-Channel IGFET Model (BSIM), one of the most widely used simulation models and the one of the technology used, combines these four scattering parameters into an effective mobility, $\mu_{e f f}$ using Matthiessen's rule (2.5) [3].

$$
\begin{equation*}
\frac{1}{\mu_{e f f}\left(T, \xi_{e f f}\right)}=\frac{1}{\mu_{p h}\left(T, \xi_{e f f}\right)}+\frac{1}{\mu_{s r}\left(T, \xi_{e f f}\right)}+\frac{1}{\mu_{c b}\left(T, \xi_{e f f}\right)}+\frac{1}{\mu_{i n t}\left(T, \xi_{e f f}\right)} \tag{2.5}
\end{equation*}
$$

The phonon scattering is a vibration of the crystal lattice. The temperature increasing carriers collision are more frequent. The mobility limitation at high temperature is dominated by this scattering mechanism. Theoretical analysis shows that the mobility due to lattice scattering will decrease in proportion to $T^{-\frac{3}{2}}$.

Surface roughness scattering becomes dominant when high electric fields pull electrons closer to the $\mathrm{Si} / \mathrm{SiO} 2$ surface $\left(\mu_{s r} \propto \xi_{\text {eff }}^{-2.1}\right.$ )[84].

At low temperatures, electrons move more slowly, and lattice vibrations are small. The ion impurity forces which have little impact on high-energy particles become the dominant limit to mobility. In this regime, decreasing temperature extends the amount of time electrons spend passing an impurity ion, causing mobility to decrease as temperature decreases ( $\mu_{c b} \propto T$ ).

At low temperatures, the interface charges have two conflicting dependencies. Reducing temperature reduces the carriers' thermal velocity, which increases the impact of interface charges.

However, the reduced thermal velocity also reduces the screening effect[85], and this reduction in screening dominates the temperature dependence ( $\mu_{i n t} \propto T^{-1}$ ). For a temperature greater than 200 K , the mobility is decreasing with the temperature increasing.

In the BSIM model of transistors, the mobility change over temperature is modeled as in the equation (2.6).

$$
\begin{equation*}
\mu_{e f f}(T) \propto \mu_{e f f}\left(T_{0}\right)\left(\frac{T}{T_{0}}\right)^{\alpha_{\mu}} \tag{2.6}
\end{equation*}
$$

$T_{0}$ is the room temperature ( $\approx 300 K$ ) and $\alpha_{\mu}$ is a fitting coefficient often set to -1.5 for NMOS transistors in strong inversion.

### 2.2.1.3 Velocity Saturation

As presented in the Section 2.2.1.2, the mobility and the velocity of carriers are linked to each other as $v \approx \mu \xi$; where $v$ is the velocity, $\mu$ the mobility, and $\xi$ the electric field.

One assumption is that the mean free time of carriers between collisions is constant, which holds for low values of $\xi$. But for high electric fields, the additional velocity component will result in a shorter average time between lattice scatterings, thus the mobility is no longer constant. An increase in energy no longer causes carrier velocity to increase; instead, the additional energy is lost to phonon generation through lattice interactions. The mobility will finally saturate for high electric fields, and it may be approximated by the following empirical expression:

$$
\begin{equation*}
v=\frac{v_{s}}{1+\left(\frac{\xi}{\xi_{s a t}}\right)} \tag{2.7}
\end{equation*}
$$

where $v_{s}$ is the saturation velocity ( $10^{7} \mathrm{~cm} / \mathrm{s}$ for Si at 300 K ), and $\xi_{s a t}$ is a constant equal to $7.10^{3}$ $\mathrm{V} / \mathrm{cm}$ for electrons and $2.10^{4} \mathrm{~V} / \mathrm{cm}$ for holes.

Although saturation velocity has been found to be a dominant temperature dependent parameter as far back as 1970 [86] using device as longer as $10 \mu \mathrm{~m}$. In the BSIM4 device model, the impact of temperature on velocity saturation $v_{\text {sat }}$ is modelled by [3] as:

$$
\begin{equation*}
v_{s a t}(T)=v_{s a t}\left(T_{0}\right)-\alpha_{v}\left(\frac{T}{T_{0}}-1\right) \tag{2.8}
\end{equation*}
$$

where $v_{\text {sat }}\left(T_{0}\right)$ is the saturation velocity at nominal temperature ( $T_{0}$ ) and a $\alpha_{v}$ is the saturation velocity temperature coefficient. Thus, the temperature degrades the saturation velocity and devices' current.

### 2.2.1.4 Current Density

The current densities relation related to the temperature it complex and based on two components given by the equation (2.9): the drift and the diffusion.

$$
\begin{align*}
J_{N} & =q \mu_{n} n \xi+q D_{n} \nabla n  \tag{2.9}\\
J_{P} & =q \mu_{p} p \xi-q D_{p} \nabla p \tag{2.10}
\end{align*}
$$

The diffusion component corresponds to the displacement of carriers to even their concentration. The gradients of electrons and holes $\nabla n$ and $\nabla p$ are not dependent from the temperature. But the diffusion rates $D_{n}$ and $D_{p}$ are. Increasing the temperature increases particle kinetic energy, in turn, increasing the diffusion component of the total current.

The drift component corresponds to the displacement of carriers under a force proportional to the electric field $\xi$ and the mobility $\mu_{n}$ and $\mu_{p}$. The temperature impacts the mobility as related in Section 2.2.1.2 and the carrier density as well. The carrier density is flat over temperature in the extrinsic region and the mobility is decreasing, one may deduce that drift current density decreases as the temperature increase.

The drift and diffusion currents have opposite temperature dependencies. The global trends of the current density over temperature will depend on the electric field applied.

Transistor's current density $\left(J_{D S}=I_{D S} / W\right)$ increases as bias increases according to [87]:

$$
\begin{equation*}
J_{D S}=\mu \frac{\epsilon_{o x} \cdot \xi_{D S}}{L}\left(V_{G S}-V_{t h}\right) \tag{2.11}
\end{equation*}
$$

Depending on transistor bias, $J_{D S}$ is drift-dominated under the condition $\xi_{D S}>\xi_{s a t}$; but it is diffusion-dominated under the condition $\xi_{D S}<\xi_{s a t}$. In contrast to the bias dependency, $J_{D S}$ has opposite temperature dependence while it is drift- and diffusion-dominated due to mobility scattering limitation. In fact, drift-dominated $J_{D S}$ decreases, but diffusion-dominated $J_{D S}$ increases as temperature increases.

To clarify the temperature variation, a simulation experiment is carried out using a n-type (nel) low- $V_{t h}$ MOSFET of XT018 technology of XFAB. The nel transistor is sized with $W=1 \mu \mathrm{~m}$ and $L=180 \mathrm{~nm}$ and the current density is represented at the Figure 2.16. Another factor of current change over the temperature is the threshold voltage $V_{t h}$ in (2.11).


Figure 2.16 Current density of low-VT nMOSFET of $1 \mu \mathrm{~m} / 180 \mathrm{~nm}$ over temperature

### 2.2.1.5 Threshold Voltage

The MOSFET threshold voltage is given in the equation (2.12) [88], where $V_{F B}$ is the voltage for which its application yields to a flat energy band in the semiconductor, $\Phi_{F}$ is the Fermi energy, and $\gamma$ the body effect parameters.

$$
\begin{equation*}
V_{t h}=V_{F B}+2 \Phi_{F}+\gamma \sqrt{2 \Phi_{F}} \tag{2.12}
\end{equation*}
$$

Its variation over temperature is found to be defined by (2.13) [89].

$$
\begin{equation*}
\frac{\partial V_{t h}}{\partial T}=\frac{\partial V_{F B}}{\partial T}+\left(2+\frac{\gamma}{\sqrt{2 \Phi_{F}}}\right) \frac{\partial \Phi_{F}}{\partial T} \tag{2.13}
\end{equation*}
$$

The flat band voltage depends on the dopant concentration of the substrate, of the gate, and the intrinsic carrier concentration of the silicon. The Fermi energy also changes over temperature as represented in Figure 2.17.

For practical design, the variation over the temperature of the threshold voltage is modeled in the BSIM model as:

$$
\begin{equation*}
V_{t h}(T)=V_{t h 0}+\alpha\left(T-T_{0}\right) \tag{2.14}
\end{equation*}
$$

where $\alpha=\frac{K T 1}{T_{0}}+\frac{K T 1 . L}{L_{e f f} T_{0}}+\frac{K T 2 V_{b s e f f}}{T_{0}}$ represents the linearized variation coefficient with respect of the temperature, depicted by Figure 2.18. Figure 2.18a represents both the threshold voltage decreasing with the temperature (solid line) and the thermal behavior for a lot under a $3 \sigma$ process variation delimited by the shaded area around the average.


Figure 2.17 Fermi energy normalized over the temperature range of interest without (b-) and with (k-) impurities in the substrate


Figure 2.18 Threshold voltage of low-VT nMOSFET of $1 \mu \mathrm{~m} / 180 \mathrm{~nm}$ over temperature under process and channel length variations

The slope depends on the transistor channel length $L$ and the bulk-source voltage applied. For a voltage $V_{b s}=0$ as done in the Figure 2.18b, the bigger the channel length is, the less sensitive is the threshold voltage. This offer the possibility to the designer to adjust the sensitivity of the threshold voltage to temperature by either decreasing the transistor channel length or by body biasing [90].

### 2.2.1.6 Leakage Current

In semiconductor devices, leakage is a quantum phenomenon where mobile charge carriers tunnel through an insulating region. It also comes from the free charges displacement in a region subjected to an electric field. These leakages are represented in Figure 2.19 for an NMOS and PMOS transistor with a partially depleted SOI technology.


Figure 2.19 Substrate leakage current in SOI transistors

The off-state current of a transistor gradually became a limiting factor for down-scaling the threshold voltage since it determines the power consumption of a chip in its idle state. In a CMOS cell at high temperature, these off-state currents of NMOS transistor are pump from the useful current of PMOS transistor. It could not be ignored longer and new physical models had to be applied to correctly describe the device behavior in the so-called sub-threshold or weak-inversion regime [91-93]. This weak-inversion current contributes as:

$$
\begin{equation*}
I_{d s}\left(V_{g s}, V_{b s}, V_{d s}, T\right)=\mu_{e f f} C_{o x} \frac{W}{L}\left(\frac{k_{B} T}{q}\right)^{2}\left[n\left(V_{b s}\right)-1\right] e^{q\left(V_{g s}-V_{t h}\right) / n k_{B} T}\left(1-e^{-q V_{d s} / k_{B} T}\right) \tag{2.15}
\end{equation*}
$$

where n is the slope factor, $\mu_{e f f}$ the mobility of carriers as given in Section 2.2.1.2. The leakage current due to the off state of a transistor is, therefore, increasing exponentially with the temperature. This is arguably the most challenging constraint on high-temperature design.

In addition to that, and without considering contact losses and recombination, charges also diffuse in the substrate. This substrate-current depends on the electric field imposed by the MOSFET use case. In the case of an NMOS transistor as in Figure 2.19a, the leakage current flow is either in one of the following configurations:

- $V_{\mathrm{B}}=V_{\mathrm{S}}<V_{\mathrm{D}}$ : no charges flow in the intrinsic pn junction at the source but a reverse leakage current exists in the pn-junction at the drain.
- $V_{\mathrm{S}}<V_{\mathrm{B}}<V_{\mathrm{D}}$ : the reverse current in the pn-junction at the drain is smaller, and a forward leakage current occurs in the pn-junction at the source.
$-V_{\mathrm{S}}<V_{\mathrm{D}}<V_{\mathrm{B}}$ : both pn-junction at the source and at the drain are forward biased. The current flows from the bulk to each contact.
while for the PMOS transistor,
- $V_{\mathrm{B}}=V_{\mathrm{S}}<V_{\mathrm{D}}$ : no charges flow in the intrinsic pn junction at the source but a forward leakage current exists in the pn-junction at the drain.
- $V_{S}<V_{B}<V_{D}$ : the reverse current in the pn-junction at the source increases, and a forward leakage current occurs in the pn-junction at the drain decrease.
- $V_{S}<V_{\mathrm{D}}<V_{\mathrm{B}}$ : both pn-junction at the source and at the drain are reverse biased. The current flows from each contact to the bulk.

Based on the Shockley equation, the forward and reverse current of the diode is defined by equation (2.16) where $L_{n}\left(L_{p}\right)$ represents the equivalent height of the n -block (p-block), while $D_{n}\left(D_{p}\right)$ is the diffusion coefficients of this block, and $n_{i}$ is the intrinsic carrier concentration.

$$
\begin{equation*}
I_{\mathrm{db} / \mathrm{sb}}=q\left(\frac{D_{n}}{L_{n}} \frac{n_{i}^{2}}{N_{a}}+\frac{D_{p}}{L_{p}} \frac{n_{i}^{2}}{N_{d}}\right) \exp \left(\frac{q V_{\mathrm{db} / \mathrm{sb}}}{k_{B} T}-1\right) \tag{2.16}
\end{equation*}
$$

### 2.2.2 $g_{m} / I_{D}$-based design over temperature

Physical design for analog ICs has not been automated at the same degree as digital IC design. However, computer-aided-design (CAD) can significantly improve the productivity of circuit engineers. As presented in the Section 2.2.1.5, the threshold voltage decreases with the temperature. Thus, a design methodology based on the voltage overdrive ( $V_{o v}=V_{G S}-V_{t h}$ ) will be difficult and time-consuming. To the contrary, the $g_{m} / I_{D}$ methodology employs design charts to accurately size transistors which fits well the purpose of productivity. Moreover, a $g_{m} / I_{D}$-based design methodology links design variables ( $g_{m}, f_{T}, I_{d}, \ldots$ ) to analog macro blocks specification such as the bandwidth, the power consumption, the noise budget, or accuracy.

The analysis of the variations of each circuit's characteristics, as noise figure, gain, bandwidth or power consumption, as function the $g_{m} / I_{D}$ parameter over temperature helps us to select the MOS transistor optimum inversion region to have a design cost equilibrated to the temperature related design [94-97].

### 2.2.2.1 High-Frequency design over temperature

In the design of high-speed integrated circuits, PLL and RF-Amplifiers are few applications among many using transistors at the limit of their speed with an important criterion on the in-band noise. Usually with a low-impedance and at the largest transconductance possible, a transistor acts as a current source or current sink to either charge or discharge the capacitive load. In such circumstances, a very high frequency signal encounters a primary limitation known as slew rate, i.e. a limited speed as long as a transistor is not able to source or sink the maximum current needed by the load; and a second one which is the current-gain-bandwidth of a single transistor, known as the transition frequency $f_{T}$. This $f_{T}$ is the frequency at which the current gain drops to 0 dB .

In a usual common-source configuration, a MOSFET has its transition frequency $f_{T} \approx g_{m} / 2 \pi\left(C_{g s}{ }^{+}\right.$ $C_{g d}$ ). In this equation, $C_{g s}$ and $C_{g d}$ are the parasitic capacitance between the gate and the source
and between the gate and the drain of a MOSFET. The transconductance $g_{m}$ defined as the derivative of the drain-source current $\left(I_{d s}\right)$ with respect to the gate-source voltage ( $V_{g s}$ ) depends on the transistor size $(W / L)$, the carriers mobility $(\mu)$, and the electric field $(\xi)$.


Figure 2.20 Transition frequency $f_{T}$ at different channel length $L$ and its sensitivity over temperature

From the Figure 2.20, we deduce that:

- increasing bias current increases transition frequency (square root dependence)
- keeping bias current constant, decreasing length increases transition frequency ( $\propto L^{-3 / 2}$ ).
- the transition frequency decreases with increasing temperature.
- as smaller the $L$ is, the less sensitive the transition frequency is with respect to the temperature

Therefore, for high-speed design, the transistor sizing shall be minimized to decrease the parasitic and to reduce its variation with the temperature. So, technology scaling favors the transition frequency. Regarding the temperature dependence, the current should be minimized to limit the variation of this frequency.

### 2.2.2.2 Signal amplification over temperature

The design for instrumentation, or the design of a high-resolution ADC , requires very high gain amplifiers. In order to efficiently design such amplifiers, the voltage gain temperature influence should be known in advance to correctly choose the biasing point.

Figure 2.21 represents the intrinsic gain of a single nel transistor: the product of its transconductance $g_{m}$ and its output impedance $1 / g_{d s}$. For $L=L_{\text {min }}$, the gain falls with the increasing drain-source current, from the weak inversion to the strong inversion. A longer channel length maintains the gain higher over an extended drain-source current range.


Figure 2.21 Intrinsic gain $g_{m} / g_{d s}$ at $L=L_{\text {min }}$ on the left and $L=4 L_{\text {min }}$ on the right

The sensitivity of the intrinsic gain to temperature is depicted by Figure 2.22 for different channel length in both weak and strong inversion. In a weak inversion, the gain is increasing with temperature. While in strong inversion the gain is decreasing. The channel length only shifts the biasing current at which the gain's derivative with respect to the temperature changes its sign. This trip point current is higher with a small channel length compared to longer ones.


Figure 2.22 Intrinsic gain $g_{m} / g_{d s}$ temperature sensitivity in different inversion level

Therefore, a design for high accuracy should be done in weak inversion. The weak inversion gives the maximum of the intrinsic gain and reduces the temperature sensitivity. A first trade-off between the gain and the speed occurs.

### 2.2.2.3 Low-Power Design Consideration

As the opposite of speed, the design for low-power reduces the current consumption to its maximum. Therefore, the speed is limited. Moreover, a particular attention is paid to the minimize the leakage currents. From the equation (2.15), the designer should decrease the gate-source voltage, the drain-source voltage (power supply voltage), and increase the transistor channel length (L). Therefore, the transistors should be biased in a diffusion dominated region where the transition frequency is low. Besides, the transition frequency degradation with respect to the temperature is limited to approximately $2000 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ according to Figure 2.20b. Moreover, the increase of the channel length limits the decrease of the threshold voltage as represented by Figure 2.18b.

### 2.2.2.4 Low-Signal-Distortion over temperature

A single MOSFET transistor is a transconductance amplifier by itself. The linearity can be considered as the input gate voltage range for which the current changes are minimal. Defined that way, the sensitivity of the current with respect to the input gate voltage is related to the $g_{m} / I_{D}$ ratio [98, 99].

Figure 2.23 represents the variation of current dependence on the gate voltage, the temperature, and the channel length. For the sake of clarity, this is plotted for only $V_{d s}=0.45 V$. Disregarding $V_{d s}$, increasing $V_{g s}$ is beneficial for linearity. This implies to work in strong inversion where the intrinsic gain is minimum, and the speed is maximum.


Figure 2.23 Intrinsic gain $g_{m} / g_{d s}$ temperature sensitivity in different inversion level

In Figure 2.23a, the temperature lowers the $g_{m} / I_{D}$ ratio and keeps it small over an extended $V_{g s}$ for $L=L_{\text {min }}$. In other terms, the temperature is beneficial and improves the linearity range. As represented in Figure 2.23b, the channel length has a reduced impact compared to the temperature.

Moreover, the temperature has almost the same impact whatever the channel length is for small $V_{d s}$.

### 2.2.2.5 Tradeoffs for a temperature-driven design

Nowadays ADCs target ever more high speed and higher resolution. Pushing design constraints in a precise corner in the possible design set. As discussed in Section 2.2.2.1, the speed of a single common-source transistor is severely reduced by the temperature.

Temperature variation in semiconductor physics is widely studied in the literature. Since 1995, C. Park et al. have described the trade-off between mobility ( $\mu$ ) and threshold voltage ( $V_{t h}$ ) under temperature variation [100]. The reduction in mobility at high temperatures affects most the speed of the circuit and the reliability. To counterbalance, MOSFETs can be biased near the zero temperature coefficient (ZTC) point that opposes threshold and mobility variations with temperature within MOSFETs [89, 101]. In a stringent area constraint, the ZTC biasing restrict the maximum achievable speed. Another means is to implement a temperature compensation circuit that either adapt the gate voltage [102, 103], or pre-distort the inputs [104], or generate a constant current.

Depending on the system constraints, one solution is preferred over another. For instance, in a high-speed switched capacitor circuit (above 100 MHz ), a very high DC-gain stable over temperature is a challenge. A constant Gain-Bandwidth Product (GBW) or Unity Gain Frequency (UGF) over temperature is more attractive considering a digital calibration able to correct linearity error due to the Gain and the UGF limitation. The Figure 2.24 represents the MOSFET operating plane and describes the trade-offs as presented by [105]. The temperature analysis and effect are added in blue.

The design of high-resolution and high-speed OTA is the bottleneck of high-performance ADCs: the accuracy of switched capacitor circuits depending on them. Based on this analysis, the temperature affects the speeds of transistors, and it cannot be prevented. While the gain could be stable over temperature, this can only be ensured for transistors in weak inversion. In this mode, then a single transistor of the technology cannot exceed 200 MHz . Therefore, the biasing circuitry would be in weak-moderate inversion region with large-L. And high-speed differential pairs should be in moderate-strong inversion region with small-L.


Figure 2.24 Trade-offs in circuit performance as a function of the channel length L and the Inversion level

### 2.3 High Temperature ADCs

Until now, only standard topologies and recent progress among them have been reported. Highspeed and medium to high-resolution converters are an extended topic. With the temperature constraints previously explained, this topic is fairly reduced since only a few papers address this challenge. This subsection discusses work published to cope with the high temperature in ADCs.

From a high-level point of view, solutions with fewer sensitive components over a wide temperature range are preferred. As the temperature deeply impacts the analog electronics more than a synchronous digital, SAR without amplifier or $\Delta \Sigma$ ADCs are less demanding on analog accuracy. Thus, they are popular architectures among many for harsh environment applications.

### 2.3.1 SAR

Even though SAR have a limited number of active components, the resolution of SAR exhibits a limiting factor temperature dependent. Indeed, the temperature increase raises the leakage current exponentially which also discharge capacitors faster. For a DAC based on poly-resistors having the lowest thermal variations, the leakage currents alter the voltage across them. Over a wide temperature range, SAR ADCs are only used as a small sub-ADC or as a low-resolution ADC.

In the work of Rahman et al. [106], the ADC consists in an 8-bits R-2R poly-resistor DAC driven by a binary search algorithm logic from $25^{\circ} \mathrm{C}$ to $300^{\circ} \mathrm{C}$. Poly-resistors have been chosen for their lowest temperature coefficient in the technology while the comparator and the logic are implemented in SiC FET transistors. The large-bandgap of SiC reduces the leakage currents. Despite this, the resolution is limited to 8-bits which reveal how important is the leakage currents. Experimental results highlight the fact that ADCs have a better linearity at high temperatures when the dominant factor is switches non-linearity.

Recently, an overview of an analysis of latched-comparators performance, considering process variability and temperature variation from $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$ was presented. Fonseca et al. [107] have extended such analysis to the metastability and performance metrics variation of SAR ADCs. Besides the known advantages of the Double-Tail comparator, Fonseca's work has demonstrated that such a comparator has a serious drawback under harsh environments. Finally, post-layout results have been presented. Once the SAR ADC is calibrated and operated at a frequency of around 100 MHz , the ADC performance can be maintained in a wide temperature range. Both SA-SAR and DT-SAR ADC achieve an ENOB of 9.8 bits, which is reduced to 9.6 bits in high-temperature operation.

### 2.3.2 $\Delta \Sigma$

$\Delta \Sigma$ modulator is known to be resilient to analog circuit impairment by transferring the complexity to the digital domain. Nevertheless, the leakage current turns out to be the main contributor to a significant voltage drop in the switched capacitor circuit. Due to this reason, a fully differential ADC lower the impact on the accuracy due to the leakage difference between the positive and negative branch [108]. For low-OSR modulator, experiments have demonstrated that single-stage modulator is more resistant to high-temperature than MASH cascaded one. The latter underwent severe drift of the amplifier output common-mode voltage up to $255^{\circ} \mathrm{C}$ degrading overall performance of MASH solutions. The $\Delta \Sigma$ modulation reaches a high resolution for a large temperature range. Such results were demonstrated either in a bulk technology [108] or in an SOI technology [1].

### 2.3.3 Pipelined

Keeping aside these architectures, a pipelined based on Flip-Around MDAC has been proved to work under the stringent temperature range from $-180^{\circ} \mathrm{C}$ to $120^{\circ} \mathrm{C}$ in a bulk technology [109]. At negative temperatures, the amplifier is prone to a transconductance reduction and a reduced gain owed to the threshold voltage increased. Large W/L transistors reduce the threshold shift while they improve the matching property. As expected, the pipelined architecture with a 5 MHz sampling frequency in [109] is faster in comparison to $\Delta \Sigma$ ADCs for a resolution of 12-bits.

### 2.3.4 Mixed Architecture

In the implementation of a CMOS temperature sensor in the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ range, Souri et al. present a second-order Zoom-ADC [110]. A capacitive SAR ADC performs a coarse conversion to determine a rough estimate followed by a fine conversion by a second order Incremental- $\Delta \Sigma$ converter. The SAR first proposal allows one to remove the sample and hold introducing large error as the temperature increase. Using well-known robust sub-ADCs, only single temperature point calibration effectively trims inaccuracy over the wide temperature range. This ADC achieves a resolution of 16 -bits, and a power consumption drastically low of $8.6 \mu \mathrm{~W}$.

The table 2.3 compares performance of converters in prior art.
Despite the heavy work on the temperature to enhance ADCs, the following references achieve valuable results at high temperature but disregard what happen at negative temperature [1, 106, 108]. It is worth to point out that high-resolution converter is based on $\Delta \Sigma$ modulation such as in the work of $[1,108,110]$. The ADC performance reliability can be maintained in a wide temperature range according to [107]. Finally, the closest ADC from our expectation is a hybrid architecture presented in [110]. Nevertheless, the latter operates for a reduced temperature range which does not exceed $125^{\circ} \mathrm{C}$. A new solution shall be considered.

Table 2.5 High-Temperature ADC in the literature

| Ref. | Archi. | Technology [nm] | $F_{\text {snyq }}$ <br> $[\mathrm{kHz}]$ | Temperature <br> Range | Supply <br> $[\mathrm{V}]$ | Power <br> $[\mathrm{mW}]$ | Res. <br> $[\mathrm{bits}]$ |  |
| :--- | ---: | ---: | ---: | ---: | ---: | ---: | ---: | :---: |
| $[107]$ | SAR | 180 | SOI CMOS | 5000 | $-40^{\circ} \mathrm{C}-175^{\circ} \mathrm{C}$ | 1.8 | 0.35 | 9.8 |
| $[106]$ | SAR | 1200 | SiC | 64 | $25^{\circ} \mathrm{C}-300^{\circ} \mathrm{C}$ | 5 | 1.4 | 8 |
| $[108]$ | $\Delta \Sigma$ | 1500 | Bulk CMOS | 1 | $25^{\circ} \mathrm{C}-225^{\circ} \mathrm{C}$ | 5 | NA | 14 |
| $[1]$ | $\Delta \Sigma$ | 500 | SOI CMOS | 2 | $25^{\circ} \mathrm{C}-225^{\circ} \mathrm{C}$ | 3.3 | NA | 16 |
| $[109]$ | pipe. | 500 | Bulk CMOS | 5000 | $-180^{\circ} \mathrm{C}-120^{\circ} \mathrm{C}$ | 3.3 | 30.4 | 12 |
| $[110]$ | $\mathrm{SAR}+\Delta \Sigma$ | 160 | Bulk CMOS | NA | $-55^{\circ} \mathrm{C}-125^{\circ} \mathrm{C}$ | 1.8 | $8.6 \times 10^{-3}$ | 16 |

## CHAPTER 3

## A NEW MIXED ADC TOPOLOGY

### 3.1 Architectural Study

The goal of this research project is to define and to implement a low-OSR ADC for high-speed conversion at $20 \mathrm{MSamples} / \mathrm{s}$ with high-resolution within the smallest silicon area possible. Based on 40 years of literature in the ADC domain, only one kind of ADC is not sufficient to match the different desires within 5-clock cycles. A cascade of sub-ADCs seems more promising. Within 5 clock cycles per sample, sub-ADC do not give enough bits as well as the SAR, the algorithmic, the folding, or the counting. And a full-flash converter would exceed the 15 mW budget we fixed for the ADC .

Aware of the large resolution drop at high temperature, and with a high-sensitivity to process variations, a true pipelined ADC cannot be used as is considering the area, and the power consumption. Over an extended temperature range from $-40^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$, an ADC having each stage of a different kind would allow us to mix strength and mitigate weakness of each one, to reduce the area overhead and the power consumption.

We propose in this section some candidate topologies for the realization of a high-performance ADC. The main functional characteristics of these stages are gathered at the Table 3.1.

Table 3.1 Functional characteristics of mainstream architecture presented in Section 2

|  | Multi-Cycle <br> conversion stage | Precision/stage <br> 1-bit converter | Sample \& Hold <br> required | Has a <br> residue | Multibit <br> conversion possible |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Pipelined | No | 1 | NA | Yes | Yes |
| Counting | Yes | $\log _{2}(O S R)$ | Yes | Yes | Yes |
| Algorithmic | Yes | $O S R$ | No | Yes | Yes |
| Flash | No | 1 | NA | No | Yes |
| SAR | Yes | $O S R-1$ | No | No $^{1}$ | No |

All kinds of stages cannot be connected together due to topological constraints. To list some of them, Flash and SAR stages should always be the last stage as they do not produce any residue. If the SAR is not the last stage, an extra amplification with high gain is required at the output of the SAR. When counting stages are cascaded, a sample and hold stage is required between them. And considering the sensitivity to non-idealities and noise filtering, counting stages should be used before algorithmic ones

[^1]
## A new mixed ADC topology

As a rule of thumb, to reduce the area, the topology of the ADC should minimize the total amount of components. In consequence, the resources required for each kind of stage are gathered at the next table where N is the number of digital levels produced by the stage.

Table 3.2 Mandatory resources to estimate the area required and the potential intrinsic noise contributor

| (For Single-Ended implementation) | Comparators | OTA | Capacitors | Switches |
| :--- | :---: | :---: | :---: | :---: |
| Pipelined | $N-1$ | 1 | 2 | $5+N$ |
| First Order Counting | $\lceil N / O S R\rceil$ | 1 | 2 | $4+N$ |
| Algorithmic | $\max \left(1,\left\lfloor N / 2^{O S R-1}\right\rfloor\right)$ | 1 | $2 / 3$ | $5+N / 4+2(N-1)$ |
| Flash | $N-1$ | 0 | 0 | 0 |
| SAR | 1 | 0 | $2^{O S R-1}$ | $3(O S R-1)$ |

From all these constraints, we deduce some possible candidates to achieve the resolution of 12-bits with a limited oversampling ratio. A MASH or an Extended-Range followed by a final sub-ADC of any kind benefit from the noise shaping of the $\Delta \Sigma$ modulation with a limited sensitivity to analog defects with few components.

### 3.1.1 Pipelined of Counting ADCs

The converter is composed of several counting stages, each of them being composed with firstorder or second-order sigma-delta. The clock frequency of the counting stages is the Nyquist frequency multiplied by the OSR of the converter. In the case of first order counters, The resolution is the ADC resolution multiplied by $\log _{2}(O S R)$. For example, with a 3 -level ADC and OSR=5, the resolution of each counting stage is approximately 3.5 bits.

Among the three configurations of the Figure 3.1, the first one is made of 4 first order Incremental$\Delta \Sigma$ modulators. The maximum reachable resolution is, therefore, 14 bits. At a clock frequency of 100 MHz , the power-hungry element is arguably the OTA. Built around 4 of these this configuration is not the most efficient one and the total area becomes large.

The last stage could also be a Flash or a SAR. Only using 3 OTAs, the power consumption is more reasonable. The second configuration, with a flash at the end, is able to achieve a 13.5-bits resolution with the employ of 13 comparators. The power and area of 1 OTA are now allocated to 5 extra comparators. Willing a fully differential implementation of the design, the choice in favor of this configuration is not justified.

As soon as the OSR is high-enough, the SAR technology will be more efficient than the FLASH in terms of area and consumption. And this last configuration is the most promising out of those three. The power budget of 15 mW at $20 \mathrm{Msamples} / \mathrm{s}$ sounds reachable based on an architecture
quite similar: in [37] a 1-1-1 MASH CT- $\Delta \Sigma$ consumes 19.7 mW at $50 \mathrm{Msamples} / \mathrm{s}$ in a 40 nm technology supplied at only 1.2 V for a resolution of 11-bits.


Figure 3.1 Possible candidates leveraging the strength of the $\Delta \Sigma$ modulation to achieve the expected resolution with the resources needed

### 3.1.2 Extended-Range with extra stage

The topologies in this section are composed of two kinds of stages: counting and algorithmic. We propose to extend them with a final stage such as a SAR. Algorithmic stages are the most sensitive to non-idealities. This is why they always follow and not precede the counting stages.

The fourth configuration of these last three is similar to previous ones. The 1-1 MASH at the input is the least sensitive to non-idealities while the noise shaping is still effective at low-OSR. Despite this, the algorithmic copes clumsily with transistor non-linearity. And a 2-bit flash is sufficient to make a 13.5 -bit ADC with in total 9 comparators. Therefore, this solution is expected having a larger silicon footprint than the third possible configuration.


Figure 3.2 Possible candidates leveraging the strength of the $\Delta \Sigma$ modulation and the fast signal information extraction of the algorithmic with the resources required

## A new mixed ADC topology

The fifth proposal gets rid of a stage and 3 comparators to achieve the same resolution. Unfortunately, the analog defects have a deeper impact due to the presence of two consecutive algorithmic stages. The last proposal replaces the final stage for a SAR having only one comparator. The advantages are threefold: first, the SAR scales well with the technology while it consumes very few. Second, the number of OTA is reduced to only two for the sake of power consumption saving. And third, this architecture is less sensitive to analog non-linearity.

Among the six different configurations which have been proposed, the last configuration uses three different architectures to reduce the footprint, the power consumption while preserving a reachable resolution greater than 12-bits. In consequence, the latter is selected for the design of the new harsh environment ADC.

### 3.1.3 The selected topology

Previous sections briefly present the possible candidates and the reasons of the proposed architecture. The current design of the proposal is based for an oversampling ratio of 5 but allows us to perform conversions with an oversampling ratio of 6 . In consequence, the SAR is designed in this way while the two first stage design is OSR independent. The selected architecture is represented in Figure 3.3 with more details about the operation and resources involved. While a severe drop of 2 bits can be experienced over $150^{\circ} \mathrm{C}$ as in [1], reaching a maximum of 12.5 -bits is not sufficient.


Figure 3.3 Early proposition of the ADC architecture

To provide extra margin, the modification highlighted in Figure 3.4 consists in adding an extra comparator $S_{2}$ of the second stage to extract the polarity of the second stage residue. The comparison results correspond to the first decision made by a binary search algorithm such as the one used in the last stage. The comparators of the 3-levels quantizer previously used ( $S_{0}, S_{1}$ ), a redundant with the results of $S_{2}$. This can be leverage by making the thresholds of ( $S_{0}, S_{1}$ ) matching with the thresholds of the SAR at the next step of the binary search: to correspond with the second decision of the last stage.

The change of the bits distribution into 4-bits from the second stage and 6-bits for the last stage allows us to extract 1 extra bit. The next section discusses in detail the implementation of the selected architecture depicted in Figure 3.4.


Figure 3.4 Final proposition of the ADC architecture

### 3.2 Sub-ADC Analysis

### 3.2.1 Incremental- $\Delta \Sigma$

principle and the basic choice: The first stage is a fully-differential Incremental- $\Delta \Sigma$ modulator based on the principle given in section 2.1.2.2. Compared to a conventional $\Delta \Sigma$ modulator, the integrator is reset at each new sample to mimic a Nyquist rate ADC. Therefore, the design of a $I \Delta \Sigma$ requires OSR +1 clock cycles to achieve an oversampling ratio of OSR. The version presented in the State of the Art was a multi-bit quantizer to be generic. However, the 1-bit quantizer is the simplest and is inherently linear. In consequence, a first-order Incremental- $\Delta \Sigma$ with 1-bit quantizer is the most robust solution.
limitations: Kept as a basis for the first stage of our ADC, the 1-bit quantizer in this topology does not limit the excursion of the integrator output. Without this limitation of the output swing, a large constraint is placed on the amplifier inside the integrator and results in an integrator output deformed and outside of the allowed input swing of the following stage. In order to suppress this eventuality, two key actions have been implemented.
solutions: First, two comparators instead of one detect when the output of the integrator, also called the residue, is outside the desired excursion range. Second, the input voltage is summed with the integrator output before the comparison to the excursion range limits. The input has a feed-forward path not to saturate the integrator by summing the residue with the input signal.
solution 1 (3-levels quantizer): Let us assume the output of comparators is either zero or one, and we call the quantification error $e(z)$, the error between the input voltage of the quantizer $x(z)$, and the estimation coming from the comparators' outputs. The estimation performed by the 3-levels quantizer is thus $\left(S_{1}(z)+S_{0}(z)-1\right) V_{\text {ref }}$, if we consider $S_{1}(z)$ and $S_{0}(z)$ the comparators' outputs in the z-domain. The value of the estimation is one among those in the following set $\{-1,0,1\}$. The quantification error is thus given to be

$$
\begin{equation*}
e(z)=x(z)-\left(S_{1}(z)+S_{0}(z)-1\right) V_{\mathrm{ref}} \tag{3.1}
\end{equation*}
$$

To estimate the repercussion on the output of the integrator called Residue, we describe the modulator using the $z$-transform in the equation (3.2).

$$
\begin{array}{r}
\frac{V_{\mathrm{in}}(z) z^{-1}-\left(S_{1}(z)+S_{0}(z)-1\right) V_{\mathrm{ref}} z^{-1}}{1-z^{-1}}+V_{\mathrm{in}}(z)+e(z)=\left(S_{1}(z)+S_{0}(z)-1\right) V_{\mathrm{ref}} \\
e(z)=\frac{\left(V_{\mathrm{ref}}\left(S_{1}(z)+S_{0}(z)-1\right)-V_{\mathrm{in}}(z)\right)}{1-z^{-1}} \tag{3.3}
\end{array}
$$

Based on the latter, the output of the integrator is thus defined by

$$
\begin{equation*}
\operatorname{Residue}(z)=-\frac{e(z) z^{-1}}{1+z^{-1}} \tag{3.4}
\end{equation*}
$$

To minimize the Residue, $e(z)$ shall be minimized too.
error minimization: From the definition of quantification error, at the $n^{\text {th }}$-clock cycle, $e[n]$ can be expressed as a function of the threshold voltages and the input swing of the quantizer delimited in the range $\left[x_{\min }, x_{\max }\right.$ ]. This is given in equation (3.5).

$$
e[n](x)= \begin{cases}\frac{2}{x_{\max }-x_{\min }}\left(x-x_{\mathrm{max}}\right), & \text { if } x>V_{\mathrm{th} 2}  \tag{3.5}\\ \frac{2}{x_{\max }-x_{\min }} x, & \text { if } x \in\left[V_{\mathrm{th} 1}, V_{\mathrm{th} 2}\right] \\ \frac{2}{x_{\max }-x_{\min }}\left(x-x_{\mathrm{min}}\right), & \text { otherwise }\end{cases}
$$

Graphically, the error function is depicted in Figure 3.5 with the extrema values.


Figure 3.5 3-levels error pattern
error minimization (threshold voltages tuning): As the structure is fully differential a constraint of symmetry on the threshold voltage is equivalent to impose the same output swing for both the positive and negative signal of the integrator around the common-mode voltage. This assumption being reasonable, the error $e[n](x)$ is minimal when $V_{\mathrm{th} 2}=-V_{\mathrm{th} 1}=\frac{x_{\max }-x_{\min }}{2}$.
solution 2 (input feed-forward): The second solution to control the excursion of the integrator output consists of the addition of a feed-forward input path. For the sake of clarity, the modulator is represented as a single-ended topology in Figure 3.6. This figure represents the normal behavior of the modulator. Being incremental, the integrator is reset at the beginning of each new sample: during the first clock cycle. Without the feed-forward path, the decision of the 3-levels quantizer in this clock cycle is irrelevant. And the integrator will increment by the value of the input at the second clock cycle. With this input path, the input voltage is estimated from the first clock cycle. And a feedback is applied then. The integrator does not have the possibility to exceed the limit fixed as the increment is the error between the input and its pre-estimation.

Besides that, the input feed-forward is beneficial for the modulator in the configuration depicted in Figure 3.6b. Without the input feed-forward, the integrator has to process the quantization noise in addition to the input signal for the regulation of the output. On the other hand, the integrator has to process only the quantization noise. And the removal of the input signal component reduces the swing at the internal nodes of the modulator which relaxes the headroom requirements, and allows for more efficient amplifier architectures to be used. However, the input feed-forward path presents complications, a timing constraint overhead and the analog adder at the quantizer input.

This given, the adder can be implemented as an active analog bloc or as a passive one. For power saving reason, a bunch of capacitors forms the passive adder.


Figure 3.6 3-level $\Delta \Sigma$ modulator architecture in the ADC and the initialization of a new sample while delivering the residue to the next stage
resolution and strategy: Due to the minimization of the quantification error by selecting the threshold voltages of the quantizer, the residue is limited to $\pm V_{\text {ref }} / 2$. The resolution of the ADC can be enhanced by an inter-stage gain of two between this stage, and the following one. This transfers analog constraint on the offset to the second stage with a possible input overflow. With an ability to withstand greater offsets, errors from non-perfectly set threshold voltages, and prevents extra noise source decreasing the SNR of internal nodes, no inter-stage gain is introduced within this stage. With 8-levels in the transfer function of this stage, the maximum resolution is 3-bits.

### 3.2.1.1 Integrator

principle: The switched capacitor integrator is a parasitic insensitive discrete-time integrator. Here in the Figure 3.7, $C_{S}$ first samples the input voltage during $\Phi_{1}$ and then delivers its charge to $C_{I}$ through the virtual ground of the amplifier during $\Phi_{2}$. Not being reset, at each clock cycle, $C_{I}$ integrates charges sampled. At the output, the voltage change after each clock period is equal to $-\left(C_{S} / C_{I}\right)\left(V_{\mathrm{in}}-V_{\mathrm{FB}}\right)$.

(a) schematic

(b) transient signal

Figure 3.7 Principle of switched capacitor integrator
parasitic insensitive: Suppose $C_{S}$ has a parasitic capacitance from each plate to ground. While the left plate charges to $V_{\mathrm{in}}$ then $V_{\mathrm{FB}}$, the parasitic capacitor of this plate has no contribution in the charge transfer during $\Phi_{2}$. Unfortunately, the right plate parasitic will be charged a little due to the finite gain of the amplifier and appears in the charge transfer as a small voltage drop. This point also applies to the nonlinearities arising from these parasitics.

In addition to this, the implementation using parasitic insensitive switched capacitor integrator requires the use of non-overlapping phases. This is necessary for avoiding the simultaneous activation of switches connecting to the $V_{\mathrm{cm}}$ or $V_{\text {refp }} / V_{\text {refm }}$, which would corrupt the value stored on $C_{S}$, and switches connecting the input voltage and the virtual ground, which would allow Vin to momentarily charge $C_{I}$ through $C_{S}$, reducing the integrator gain.
integrator existing modes: In a conventional mode, the first clock cycle is lost for the reset of the integrator. In the case of a reset done at the first clock cycle of a new conversion, the output bits in the last clock cycle are not related to the transferred residue. With two bits at each clock cycle, only 8-bits are necessary out of the ten provided. With a low-OSR conversion, each clock cycle is important. One can enhance by adding a switch in the charge transfer path as depicted in Figure 3.8. This switch opens the signal path to shunt the amplifier at each clock cycle without resetting the charge stored in $C_{I}$. As a result, the residue is falling down to zero at each clock cycle. The amplifier has thus an increased speed and slew-rate constraint. For the implementation, $\Phi_{1 \text { mode }}$ is a signal always on to operate in a conventional mode.


Figure 3.8 Integration without clock cycle loss to enhance performance by amplifier shunt

The final representation of the integrator is represented by the Figure 3.9 where $\Phi_{1}$ and $\Phi_{2}$ are non-overlapping phase while $\Phi_{1 d}$ and $\Phi_{2 d}$ are respectively their delayed version. $\Phi_{2 d}$ does not overlap with $\Phi_{1}$ too.

Reduction of the INL without calibration by the ratio $\mathbf{C}_{\mathbf{S}} / \mathrm{C}_{\mathbf{I}}$ : In such circumstances the SCIntegrator respects the equation (3.6) where A is the OTA DC Gain, $C_{S}$ the sampling capacitor, $C_{I}$ the integration capacitor, and $V_{\text {in }}, V_{\text {ref }}, V_{\text {out }}$ respectively the differential voltage $V_{\text {inp }}-V_{\text {inm }}$, $V_{\text {refp }}-V_{\text {refm }}$, and $V_{\text {outp }}-V_{\text {outm }}$.

$$
\begin{equation*}
V_{\text {out }}[n]=V_{\text {out }}[n-1]\left(\frac{1+\frac{1}{A}}{1+\frac{1+C_{S} / C_{I}}{A}}\right)+\left(V_{\text {in }}-b[n-1] V_{\text {ref }} \frac{C_{S}}{C_{I}}\left(\frac{1}{1+\frac{1+C_{S} / C_{I}}{A}}\right)\right. \tag{3.6}
\end{equation*}
$$

As demonstrated in Appendix C, the INL is tightly linked with the settling error of the integrator after n-steps. Even if this highly depends on the OTA DC Gain, the ratio $C_{S} / C_{I}$ deeply impacts it. The settling error is smaller for small $C_{S} / C_{I}$ and the output swing of the integrator is limited by the threshold voltages of the 3 -levels quantizer. However, for a ratio $C_{S} / C_{I}<1$, the intrinsic noise of the OTA has more weight. Accordingly a ratio of 1 is preferred leading to a feedback factor $\beta=C_{I} /\left(C_{S}+C_{I}\right)=1 / 2$ for the design of the OTA.
switches noise: Considering error sources, switches on the signal path are of much importance as they source the signal and induce noise by their finite channel resistance. Indeed, the voltage standard deviation of the thermal noise injected by a switch on a capacitance is given to be $\sqrt{k_{B} T / C}$ where $k_{B}$ is the Boltzmann constant, T the temperature, and C the load capacitance of


Figure 3.9 Switched-capacitor integrator implementation
a switch. On the sampling capacitor, the number of switches connected is $N_{\text {switches }}=6$. To bind the noise variation within an LSB of a given resolution, the following criterion shall be respected: $\sqrt{N_{\text {switches }} k_{B} T / C}<\frac{V_{\text {in max }}-V_{\text {in min }} 2^{\text {resolution }}}{}$. So, the minimum capacitance to form a desired resolution is $C_{\min }>N_{\text {switches }} k_{B} T\left(\frac{2^{\text {resolution }}}{V_{\mathrm{in}_{\text {max }}}-V_{\mathrm{in}_{\text {min }}}}\right)^{2}$. As the $\Delta \Sigma$ is oversampling at least over 5 clock cycles, the noise power is divided by OSR. For a maximum temperature of $175^{\circ} \mathrm{C}$, the sampling capacitor should at least be to 110 fF in order to bind the thermal noise within an 11.7-bits LSB.
channel resistance and settling time: The second source of error concerning them is the settling error. This error comes from a first-order system settling error whose time constant is defined by the product of the finite channel resistance and the sampling capacitance as $\tau=$ $R_{\text {switches }} C_{S}$. In this regard, two switches in series sample the input voltage with a settling time of 9 ns and an accuracy of 14-bits. The maximum switch resistance follows as

$$
\begin{equation*}
2 R_{\text {switches }}=-\frac{T_{\max }}{C_{S} \times \ln \left(V_{\mathrm{error}}\right)}=-\frac{9 n s}{110 f F \times \ln \left(1 / 2^{14}\right)} \approx 8400 \Omega \tag{3.7}
\end{equation*}
$$

This does not consider the voltage dependence of $\tau$ coming from the non-linear junction capacitance of switches parasitics and the bulk effect of transistors as depicted by the Figure 3.10. In either case, the designed switches' on-resistance is far below the limit to not be the bottleneck in the settling speed.
charge injection: By the way, charge injection in analog switches and multiplexers is a level change caused by stray capacitance associated with the NMOS and PMOS transistors that make up the analog switch. In a fully differential architecture, this phenomenon is fairly reduced, but not annihilated. Indeed, the voltage commuted to the positive side is the opposite of the one on the


Figure 3.10 CMOS switches resistance for a ratio PMOS/NMOS of 3.5 at 5 different temperatures from $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$ as a function of the input voltage
negative side: at least a voltage-dependent error is introduced. In the case of switches connecting the input voltages, the error on the transfer function of the ADC is dependent on the input voltage.

Signal switches shall be complementary ones with at least PMOS 3.5 times larger than NMOS to reduce non-linearity dependent on the input voltage. The charges injected by PMOS stray capacitance are thus not fully absorbed by the NMOS stray capacitance as depicted by Figure 3.11a. As we assume that the input voltage of the switch is approximately equal to the one sampled on the capacitor $C_{S}$, the charge deposited by the NMOS transistor is $\Delta q=W_{n} L_{n} C_{\mathrm{ox}}\left(V_{\mathrm{DD}}-V_{\mathrm{in}}-V_{\mathrm{thn}}\right)$ while the charge from the PMOS transistor is $\Delta q=W_{p} L_{p} C_{o x}\left(V_{\text {in }}-V_{\text {thp }}\right)$. Hence, the size of the switches shall be minimized to reduce the charge injection while the increased channel resistance induce distortions.

Finally, the bottom switch connecting the bottom plate of the capacitor to the common mode voltage should turn on/off before the signal switches connect to top plate capacitance. Indeed, in the case of a bottom sampling, switches on the bottom plate inject charges while opening. Injected charge is constant since its gate-source voltage is constant and eliminated when used differentially. Then the bottom plate of $C_{S}$ is already floating when its top-plate switch is opened, no signal dependent charge is injected on $C_{S}$.
clock feedthrough: In addition to the charge injection coming from these signal switches, the clock feed-through is an error that is constant with the input voltage level $\Delta V=V_{\text {gate }} \frac{W C_{\mathrm{ov}}}{W C_{\mathrm{ov}}+C_{S}}$. For high-speed input signals, it is critical that the NMOS and PMOS switch in Figure 3.11b turn off simultaneously. If, for example, the NMOS device turns off $\Delta t$ seconds earlier than the PMOS device, then the output voltage tends to track the input for the remaining $\Delta t$ seconds, but with a large, input-dependent time constant. This effect gives rise to distortion in the sampled value.


Figure 3.11 Phenomenon of charge injection and clock-feed-through on the sampling switches

To reduce the number of charges, the switches size is determined by $L=L_{\text {min }}$ to minimize the area, and an optimization of their width to reduce the input voltage dependency of this sub-ADC residue in the range from $1 \mu \mathrm{~m}$ to $4 \mu \mathrm{~m}$. A good balance is found for $W / L=2 \mu \mathrm{~m} / 180 \mathrm{~nm}$ with a ratio PMOS over NMOS of 3.5.

### 3.2.1.2 1.5-bit Quantizer

This given, The passive adder circuit is represented in Figure 3.12. The first clock phase is used to reset the passive adder while the subtractor-integrator is sampling. The second clock phase activates the summation by charging capacitors.


Figure 3.12 Switched capacitor passive adder and comparison to a threshold voltage

The choice of appropriate capacitor ratio results from following equations of the differential voltage seen at the input of comparators.

$$
\begin{equation*}
V_{p}=\frac{C_{1} V_{\mathrm{refx}}+C_{2} V_{\text {outp }}+C_{3} V_{\mathrm{inp}}+0 \times C_{p}}{C_{1}+C_{2}+C_{3}+C_{p}} \tag{3.8}
\end{equation*}
$$

$$
\begin{equation*}
V_{m}=\frac{C_{1} V_{\mathrm{refy}}+C_{2} V_{\mathrm{outm}}+C_{3} V_{\mathrm{inm}}+0 \times C_{p}}{C_{1}+C_{2}+C_{3}+C_{p}} \tag{3.9}
\end{equation*}
$$

The differential voltage seen by the comparator is proportional to the first differential input plus a weighted second differential voltage. We can notice that when comparing the input voltage to a weighted reference voltage, the gain is not a concern since only the sign of the differential voltage is important. And determining the sign is equivalent to get the result of the following inequalities (3.10).

$$
\begin{align*}
V_{p}>V_{m} & \equiv C_{1} V_{\text {refx }}+C_{2} V_{\text {outp }}+C_{3} V_{\mathrm{inp}}+0 \times C_{p}>C_{1} V_{\text {refy }}+C_{2} V_{\text {outm }}+C_{3} V_{\mathrm{inm}}+0 \times C_{p}  \tag{3.10}\\
& \equiv C_{2} V_{\text {outd }}+C_{3} V_{\text {ind }}>C_{1}\left(V_{\text {refy }}-V_{\text {refx }}\right) \tag{3.11}
\end{align*}
$$

where $V_{\text {outd }}$ is the differential output of the integrator, $V_{\text {ind }}$ the differential input sampled, and $V_{\text {refy }}$ and $V_{\text {refx }}$ are alternatively $V_{\text {refp }}$ or $V_{\text {refm }}$. This solution shows an ability to lessen sensitivity to parasitic. So, a comparison to half the reference voltage is performed for the capacitances $C_{2}=C_{3}$ are twice $C_{1}$. The ratio between the input voltage and the remainder is set to unity to not saturate the integrator.

Due to process mismatch, a difference between the negative side and positive side capacitance induce an offset in the comparison. Indeed, let us suppose that for each positive side capacitance a mismatch is added $\Delta C_{i}$ for each capacitance $C_{i}$ while on the negative side there is $-\Delta C_{i}$ for each capacitance $C_{i}$.

The inequality (3.10) mutates into (3.12).

$$
\begin{equation*}
\frac{C_{1} V_{1}+C_{2} V_{2}+C_{3} V_{3}+\sum_{i=1}^{3} \Delta C_{i} V_{i}}{C_{1}+C_{2}+C_{3}+C_{p}+\sum_{i=1}^{3} \Delta C_{i}}-\frac{C_{1} V_{4}+C_{2} V_{5}+C_{3} V_{6}+\sum_{i=1}^{3} \Delta C_{i} V_{i+3}}{C_{1}+C_{2}+C_{3}+C_{p}-\sum_{i=1}^{3} \Delta C_{i}}>0 \tag{3.12}
\end{equation*}
$$

By changing for a common denominator and by setting $X=C_{1}+C_{2}+C 3+C_{p}$, this is equivalent to compare

$$
\begin{align*}
\left(C_{1} V_{1}+C_{2} V_{2}+C_{3} V_{3}+\sum_{i=1}^{3} \Delta C_{i} V_{i}\right)\left(X-\sum_{i=1}^{3} \Delta C_{i} V_{i}\right) & >\left(C_{1} V_{4}+C_{2} V_{5}+C_{3} V_{6}-\sum_{i=1}^{3} \Delta C_{i} V_{i+3}\right)\left(X+\sum_{i=1}^{3} \Delta C_{i} V_{i}\right)  \tag{3.13}\\
C_{1}\left(V_{1}-V_{4}\right)+C_{2}\left(V_{2}-V_{5}\right)+C_{3}\left(V_{3}-V_{6}\right) & >\left(\sum_{i=1}^{6} C_{i} V_{i}\right) \frac{\sum_{i=1}^{3} \Delta C_{i}}{X}-\left(\sum_{i=1}^{3} C_{i} V_{i}\right) \frac{X-\sum_{i=1}^{3} \Delta C_{i}}{X}  \tag{3.14}\\
& -\left(\sum_{i=1}^{3} C_{i} V_{i+3}\right) \frac{X+\sum_{i=1}^{3} \Delta C_{i}}{X}
\end{align*}
$$

$$
\begin{align*}
C_{1}\left(V_{1}-V_{4}\right)+C_{2}\left(V_{2}-V_{5}\right)+C_{3}\left(V_{3}-V_{6}\right) & >\frac{\sum_{i=1}^{3} \Delta C_{i}}{C_{1}+C_{2}+C_{3}+C_{p}}\left(\sum_{i=1}^{3} \Delta C_{i}\left(V_{i}-V_{i+3}\right)\right)  \tag{3.15}\\
& -\left(\frac{\sum_{i=1}^{3} \Delta C_{i}}{C_{1}+C_{2}+C_{3}+C_{p}}-1\right)\left(\sum_{i=1}^{3} \Delta C_{i}\left(V_{i}+V_{i+3}\right)\right) \\
C_{1}\left(V_{1}-V_{4}\right)+C_{2}\left(V_{2}-V_{5}\right)+C_{3}\left(V_{3}-V_{6}\right) & >\frac{\sum_{i=1}^{3} \Delta C_{i}}{C_{1}+C_{2}+C_{3}+C_{p}}\left(\sum_{i=1}^{3} \Delta C_{i} V_{d_{i}}\right)  \tag{3.16}\\
& -2\left(1-\frac{\sum_{i=1}^{3} \Delta C_{i}}{C_{1}+C_{2}+C_{3}+C_{p}}\right)\left(\sum_{i=1}^{3} \Delta C_{i} V_{c m_{i}}\right)
\end{align*}
$$

The latter precises the nature of the offset for arbitrary differential voltage on a capacitor of such structure: a term which depends on the common mode voltage, and one dependent on the differential voltage applied. Therefore, the comparison offset is voltage dependent. As differential voltages are limited by $V_{\text {ref }}=1$, the common mode is assumed to be $V_{\mathrm{DD}} / 2$, and capacitance $C_{i}$ a multiple integer of unit capacitance $C_{0}$ as $k_{i} C_{0}$, the maximum offset is given by

$$
\begin{equation*}
V_{\mathrm{DD}}\left(\frac{C_{0} \Delta C_{0} \sum_{i=1}^{3} \sqrt{k_{i}}}{C_{0}\left(\sum_{i=1}^{3} k_{i}\right)}\right)+\left(1-V_{\mathrm{DD}}\right)\left(\frac{\left(C_{0} \Delta C_{0}\right)^{2}\left(\sum_{i=1}^{3} \sqrt{k_{i}}\right)^{2}}{\left(C_{p}+C_{0}\left(\sum_{i=1}^{3} k_{i}\right)\right)\left(C_{0}\left(\sum_{i=1}^{3} k_{i}\right)\right)}\right) \tag{3.17}
\end{equation*}
$$

Henceforth, from the allowed tolerance on the mismatch from the ideal values, the area of the unit capacitance can be found according to the Pelgrom modelling of capacitance variation in the design kit: $\Delta C_{0} \propto A_{c_{\text {MIM }}} / \sqrt{W L}$ with $C_{0} \propto W L \times C_{\text {MIM }}\left(f F / \mu m^{2}\right)$. We consider a large tolerance of $1 \%$ mismatch on the unit capacitance for an offset generated to be under 20 mV . For an OSR=6, the reconstruct transfer function is a staircase with 200 mV steps. This value of this offset is less than a tenth of this sub-ADC transfer function step. In consequence, the unit capacitance is chosen to be 50 fF with a size of $3.2 \mu \mathrm{~m} \times 3.2 \mu \mathrm{~m}$.

One should consider the influence of a fast latching output of the comparator. By capacitive coupling to its inputs, a fast transient variation of the outputs "kicks back" the signal $V_{p} / V_{m}$ used for the comparison. In this case, only the differential kickback is of interest. As the kickback propagates to the residue via $C_{2}$ and introduces an extra error on the final value, this could be reduced by cutting the path for the kickback before the comparator makes a decision.

From this structure, $V_{\text {refy }}=V_{\text {refp }}$ and $V_{\text {refx }}=V_{\text {refm }}$ in order to compare $V_{\text {outd }}+V_{\text {ind }}>-V_{\text {ref }} / 2$ while a replicate structure is connected as $V_{\text {refy }}=V_{\text {refm }}$ and $V_{\text {refx }}=V_{\text {refp }}$ to compare $V_{\text {outd }}+V_{\text {ind }}>$ $V_{\text {ref }} / 2$. The combination of the two is the 3-levels quantizer needed to bind the residue.

### 3.2.1.3 Digital Circuit

3.2.1.3.1 Clock Phase Generator For the ease of design as well as being silicon-proven in very high speed two clock phases generation, the clock generator is presented in Figure 3.13. The cross-
coupled NOR gates version is preferred over the cross-coupled NAND version since $\Phi_{2}$ cannot rise until $\Phi_{1 d}$ has fallen below the switching point for the NOR gate. Such that even for very fast buffers at very low-temperature in the fastest corner we are confident the non-overlapping time exists.


Figure 3.13 Two-phase non overlapping generator circuit

In such topology, buffers define the driving capability of phase generator. In many applications in order to maximize the available settling time for the circuit, the phase's widths are widened by minimizing non-overlapping duration. Hence, the number of logic gates used in the clock generator is normally minimized, also reducing the accumulated jitter.

For the bottom sampling, both $\Phi_{1}$ and $\Phi_{1 d}$ drive sampling switches. In this regard, the delay between those two shall be minimal to allow the maximum sampling time with a delay bigger than the commutation time of the bottom switch. By using buffers for medium strength ( x 4 ), the delay introduced admits a maximum of 400 ps and a minimum of 200 ps .
3.2.1.3.2 Switches command signal driver As discussed earlier, the simultaneity of turning off switches prevents ambiguity in the sampled value when the settling time is limited and the non-overlapping time is short. In order to make transition crossing the most possible around half the power supply for complementary switches, the driver of the Figure 3.14a is ideally used. As the inverter and the transmission gate exhibit both a small propagation delay, they almost compensate for each other. In fact, process variation generates different trip point for inverters while the equivalent resistance of transmission barely changes in comparison. The mismatch between the RC settling of the transmission gate and the pseudo-RC settling of inverters becomes ever more prominent.

For a minimal size inverter, good results are given without the transmission gate as depicted by Figure 3.14b. In a typical corner over temperature, the variation of the crossing point is 300 ps for a capacitive load that analog switches represent. Crossings between the PMOS and the NMOS command signals are in the 600-725 mV range over the temperature range. Taking into account the process variation, this range enlarges to $490-850 \mathrm{mV}$. With the transmission gate, the delay

(a) ideal driver

(b) crossing over temperature

Figure 3.14 Digital driver to ensure PMOS and NMOS command signal $S_{p} / S_{m}$ transition crossing around half the power supply voltage
for low-to-high variation is compensated. Taking into account the process variation, this range enlarges to $700-1150 \mathrm{mV}$. In comparison, the range suffers from a greater process variation given by the transmission gate equivalent resistance while the range is centered around half the power supply voltage. Furthermore, crossings occur at almost the same time over temperature. For this last reason, the version using transmission gate is preferred.
3.2.1.3.3 Relaxed comparator constraints Analog constraints undergo large variation with process alteration and increasing temperature. In this regard, the digital should respect these constraints, but can also relieve them. As an example, the transition frequency of a single transistor has a sensitivity of about $2000 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. This is equivalent to say from $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$ that the speed is reduced by $35 \%$. For the sake of simplicity, let us assume comparators follows the same trend over temperature. As the differential input is getting closer to zero, the delay increases. While in most of the case the decision is made within the non-overlapping time, this is not the case with this design. This is done in order to reduce the probability of a metastable state, or more generally to prevent the latch output transition at the time the digital is applying the feedback voltage.

Figure 3.15 depicts the scheduling of the comparator decision in order to apply the correct voltage feedback. As the second clock phase settles the input voltage of the quantizer, the comparator makes a decision in less than 1 ns after. The decision made toggles the nand-RS-latch to generate the appropriate feedback selector signal. In the case of the critical path, a single gate generates the signal. The following AND gate makes the results only available for the next second phase of the clock. Therefore, between the beginning of the settling of input voltages to compare and the available result signal, there is $T_{\text {clk }} / 2-T_{\text {delay }}-T_{R S L a t c h}-T_{n o r}-T_{\text {setup }}$ for the comparator.

In summary, the first stage Incremental- $\Delta \Sigma$ heavily relies on the performance of the integrator. The design from the top-level down to switches' transistors have been considered to reduce the



Figure 3.15 Comparator relaxed constraints by appropriate scheduling

INL drop due to parasitics, coupling, charge trapped and mismatches. From a system point of view, the fully differential structure limits the impact of clock coupling, charge injections, and mismatches. With a parasitic insensitive topology, the parasitic can be disregarded for the design as the switches command signals are non-overlapping and limit charge injections. However, only partial specification has been given for the OTA not discussed yet. Connected to the integrator, the 3-levels switched capacitor quantizer limits the swing of the residue by making the decision of the feedback to apply. Being the interface between comparators and the integrator, the offset introduced by a mismatch in capacitors sums with the offset of comparators. The excursion of the residue takes into account the disturbance to be processed by the following stage: the Algorithmic.

### 3.2.2 Algorithmic

principle: The principle of the Algorithmic conversion lies in the successive amplification of the estimation error. Made out of an ADC-DAC chain to estimate the input voltage, the error is then amplified by an arbitrary factor $a$ before the recycle of this error as the new input of this converter.

For its first clock cycle, this stage samples the residue of the previous stage. Herein the previous stage residue is named $V_{\text {in }}$ for clarity as represented in Figure 3.16. After the comparator makes a decision, either $+b V_{\text {ref }}$, or 0 , or $-b V_{\text {ref }}$ is added to the amplified input signal. The output of the adder is the part of the input that has not yet been quantized and is called the residue. Here $a$ denotes the gain applied to the residue between comparator decisions and is called the residue gain. In later cycles, the input switch is always in the up position, and the residue is sent back to the comparator for further quantization as in Figure 3.16b.


Figure 3.16 3-level algorithmic stage operation
limitations from analog error amplified and on residue: A common implementation of the algorithmic converter is by building the stage around a Flip-Around Multiplying DAC (FA-MDAC) composed of two capacitors and one amplifier. While a simple differential pair is a valid amplifier to operate under a low-supply condition, as the resolution increases the gain of the amplifier should drastically increase too. Indeed, at each clock cycle, the FA-MDAC recycles its inner selferror. To achieve high gain amplifier by stacking transistors the output swing is thus limited and non-linearity occurs. Therefore, medium to high-resolution algorithmic ADC requires a digital compensation or an adjustment of its residue curve.
resolution enhancement with inter-stage gain: Besides this, the residue of the first stage is within the $\pm V_{\text {ref }} / 2$ range. With a SAR following this stage, an increase of this stage residue can be converted. In consequence, the resolution of the ADC can be enhanced by the introduction of an inter-stage gain to amplify the residue of the first stage. The benefits and limitations of an inter-stage gain will be discussed later in this section.
resolution enhancement and threshold change: In addition to that, the architecture proposal discussed in section 3.1.3 consists in turning the estimation of the error provided by the last clock cycle into the first bits of the SAR. Depending on the adjustment of the residue curve, threshold
voltages of the quantizer change in the last cycle to $\pm V_{\text {ref }} / 2$. Depicted by Figure 3.17, during this last clock cycle, a third comparator is used to give the sign of the residue. The output of the comparison results in the expected first step is performed by a SAR. The threshold changes to match the threshold of the second step of the SAR, such that the outputs of the three comparators provide the quadrant of the residue. This digital information will be used by the third stage of the converter right after the sampling phase to perform its third comparison.


Figure 3.17 The principle to enhance the number of extracted bits by using on extra comparator inside the algorithmic stage to perform the two first steps of a charge-redistribution SAR
solutions (residue constrained with a 1.5-bit quantizer): Expecting a digital calibration of mismatch compensation, the adjustment of the residue curve provides the necessary margin to achieve medium to high resolution with an algorithmic ADC. With a transfer function of the form $V_{\text {residue }}[n+1]=a V_{\text {residue }}[n] \pm b V_{\text {ref }}$, the two parameters $a$ and $b$ can be tuned.

If the residue gain $a=2, \mathrm{~N}$-bit conversion requires N clock cycles and the output code is simply raw output bits of the comparator shifted and added. Reducing the residue gain increases the number of required clock cycles, but also introduces redundancy, allowing ADC non-linearity from the SHA charge injection, comparator offset, and OTA offset to be avoided [111]. However, the ADC output cannot be calculated by a simple bit shift and addition. So, we decide to keep the residue gain $a=2$.

Thus, redundancy is introduced via a 1.5-bit quantizer to relax the requirements on the offset of the comparator and the amplifier. As performed in the design of the first stage, we thus constrain the residue within the desired range by tuning the parameter $b$.

Classical algorithmic converters use threshold voltages equal to $\pm V_{\text {ref }} / 4$ and a feedback gain $b=1$ such that the residue is depicted in Figure 3.18b [41,53]. In this case, the sub-ADC is resilient to large comparator and amplifier offset by demonstrating a large margin between the $\pm V_{\text {ref }}$ limits and the maximum of the residue curve. Unfortunately, such an error on the first stage increases the input voltage range, which results in a range overflow. Let us suppose that we do not want to exceed $\pm V_{\text {ref }} / 2$. For the case represented in Figure 3.18b, an offset on the comparator of the first stage will increase the input voltage to $\pm V_{\text {ref }} / 2+V_{\text {offset }}$. The error committed on the residue range
is twice $V_{\text {offset }}$. With an inter-stage gain envisioned, the effect could be catastrophic: the residue could exceed $\pm V_{\text {ref }}$ range leading to missing codes.

By using the general shape of the residue represented in Figure 3.18a, the residue is limited by an appropriate choice of threshold voltages and the feedback gain $b$. Let us suppose the desired residue is symmetrical around 0 and based on a system study we required a tolerance of $l / a$ for charge injection, comparator offset, OTA offset. Hence, the extrema of the residue curve is $l=a V_{\mathrm{th} 2}=a V_{\mathrm{th} 1}+b V_{\mathrm{ref}}=-a V_{\mathrm{th} 1}=-a V_{\mathrm{th} 2}+b V_{\mathrm{ref}}$. From these equations, the threshold voltages are given as

$$
\begin{equation*}
V_{\mathrm{th} 2}=l / a=-V_{\mathrm{th} 1} \tag{3.18}
\end{equation*}
$$

while the feedback gain $b$ is given by

$$
\begin{equation*}
b=\frac{2 l}{V_{\mathrm{ref}}} \tag{3.19}
\end{equation*}
$$

From a robustness point of view, such design handles input range overflow since the input values which makes the residue crossing $\pm V_{\text {ref }}$ are $\pm \frac{1+b}{a} V_{\text {ref }}$. For the conventional design $a=2, b=$ $1, V_{\text {th }}= \pm V_{\text {ref }} / 4$, the maximum input range is $\pm V_{\text {ref }}$. For a tolerance of $10 \%$ of $V_{\text {ref }}$ for offset and charge injection, or $l=0.8 V_{\text {ref }}$, the input range extends to $\pm 1.3 V_{\text {ref }}$. From the design of the first stage and considering a precise inter-stage gain of 2 , the tolerance for the offset on the first stage is $15 \%$ of $V_{\text {ref }}$.


Figure 3.18 3-levels algorithmic stage operation as an optimization for robustness

This novel approach allows finding the best compromise between performance and sensitivity to offset by changing the feedback gain. The threshold voltages required by a 1.5 -bit quantizer vary accordingly as a quarter of the feedback gain. With a feedback gain equal to 1 , we found back the conventional design. Of course, the residue range changing with $b$, the possible inter-stage gain depends on the feedback gain. To keep performance high, with a small area footprint, the optimization of the residue curve should consider the design of the inter-stage gain.

### 3.2.2.1 Gain Stage

Based on a common Flip-Around Multiplying DAC (FA-MDAC) represented in Figure 3.19, the input is sampled by $C_{S}+C_{F}$ in the first clock phase while in the second clock phase the reference is subtracted only on $C_{S}$. This way, the closed-loop gain is defined by a ratio of capacitor $1+C_{S} / C_{F}$. The capacitor ratio mismatch is well controlled, both the charge subtraction weighted by $C_{S} / C_{F}$ and the gain are well-controlled. By default, this architecture fits the conventional residue gain and feedback gain values of respectively 2 and 1.


Figure 3.19 Standard Flip-Around MDAC operation for the algorithmic implementation
inter-stage gain: The second tuning relates to the inter-stage gain. As only the sampling of the first stage residue shall be multiplied by a factor of two, an extra capacitance $C_{G}$ is mandatory. As represented in Figure 3.20a, during the sampling phase the capacitor $C_{G}$ is connected to the inputs of the OTA and the first stage residue for the sampling. Then illustrated by Figure 3.20b, till to the end of the sample conversion the latter is connected to the inputs of the OTA and the common-mode voltage $V_{\mathrm{cm}}$.

Over the first clock cycle, the charges stored in the system for an amplifier gain $A$ are

$$
\begin{align*}
Q_{11 p} & =\left(C_{G}+C_{S}+C_{F}\right)\left(V_{\mathrm{inp}}[n-1]-V_{\mathrm{cm}}\right)  \tag{3.20}\\
Q_{12 p} & =\left(C_{S}\right)\left(V_{\mathrm{ref}} b_{i}[n-1]-V^{-}[n]\right)+C_{G}\left(V_{\mathrm{cm}}-V^{-}[n]\right)+C_{F}\left(V_{\mathrm{op}}[n]-V^{-}[n]\right)  \tag{3.21}\\
Q_{11 m} & =\left(C_{G}+C_{S}+C_{F}\right)\left(V_{\mathrm{inm}}[n-1]-V_{\mathrm{cm}}\right)  \tag{3.22}\\
Q_{12 m} & =\left(C_{S}\right)\left(V_{\mathrm{ref}} b_{i}[n-1]-V^{+}[n]\right)+C_{G}\left(V_{\mathrm{cm}}-V^{+}[n]\right)+C_{F}\left(V_{\mathrm{om}}[n]-V^{+}[n]\right) \tag{3.23}
\end{align*}
$$



Figure 3.20 Flip-Around MDAC operation during the first clock cycle only for the implementation of inter-stage gain
which results in a differential output voltage following

$$
\begin{equation*}
V_{\text {out }}[n]=\frac{C_{G}+C_{S}+C_{F}}{C_{F}+\frac{C_{G}+C_{S}+C_{F}}{A}} V_{\mathrm{in}}[n-1]-\frac{C_{S}}{C_{F}+\frac{C_{G}+C_{S}+C_{F}}{A}} V_{\mathrm{ref}} b_{i}[n-1] \tag{3.24}
\end{equation*}
$$

Then, the gain capacitor being always connected to the $V_{\mathrm{cm}}$, the transfer function for the following clock cycles is

$$
\begin{equation*}
V_{\text {out }}[n]=\frac{C_{S}+C_{F}}{C_{F}+\frac{C_{G}+C_{S}+C_{F}}{A}} V_{\text {in }}[n-1]-\frac{C_{S}}{C_{F}+\frac{C_{G}+C_{S}+C_{F}}{A}} V_{\text {ref }} b_{i}[n-1] \tag{3.25}
\end{equation*}
$$

We deduce the inter-stage gain as the ratio of input gain between the first and the following clock cycles, to wit, $1+\frac{C_{G}}{C_{S}+C_{F}}$. In this configuration, the gain capacitor is not disconnected to prevent a switch injecting thermal noise on the input of the amplifier and to simplify the digital calibration as the feedback gain is constant.
feedback gain: To optimize the feedback gain $b$, either new references can be generated for this stage, or an extra capacitor can be charged and connected. The change of reference voltages only for this stage is not recommended as the extra circuitry is required which could exhibit a temperature variation in opposition to the first stage references. In this case, the accuracy of the ADC is compromised.

To the contrary, a capacitor ratio based design based on capacitance experiences a reduced alteration and good variation over temperature and process. As the feedback gain of a conventional FA-MDAC has been set to $C_{S} / C_{F}=1$, only an extra fraction of $V_{\text {ref }}$ capacitance is required. Consid-
ering a design with unit capacitors, both the sampling, and the feedback capacitance could be Q units. Figure 3.21 highlights the extra capacitance $C_{B}$ of P units connected between the OTA inputs and the feedback voltage applied to $C_{S}$ in order to bring charges in the amounts of $C_{B} / C_{F}=P / Q$ of $V_{\text {ref. }}$. During the sampling phase on $C_{S}$ and $C_{F}$, this $C_{B}$ capacitor is reset by connecting its plates to the common-mode voltage $V_{\mathrm{cm}}$.

For instance, a feedback gain $b=1.6$ need an extra 0.6 times $V_{\text {ref }}$. This ratio being equal to $3 / 5$, one set $C_{S}=C_{F}=5 C_{0}$ with $C_{B}=3 C_{0}$. And for a feedback gain $b=1.25, C_{S}=C_{F}=4 C_{0}$ and $C_{B}=C_{0}$. In general, a feedback gain $b$ in the form $1+\mathrm{P} / \mathrm{Q}$ requires 2 Q unit capacitors for $C_{S}$ and $C_{F}$ and P unit capacitors for $C_{B}$. To reduce the area, Q should be the smallest possible.


Figure 3.21 Flip-Around MDAC operation for the algorithmic implementation of arbitrary feedback gain

To estimate the error by combining the modification of the inter-stage gain and the feedback gain, over the first clock cycle, the charges stored in the system are

$$
\begin{align*}
Q_{11 p} & =\left(C_{G}+C_{S}+C_{F}\right)\left(V_{\mathrm{inp}}[n-1]-V_{\mathrm{cm}}\right)+C_{B}\left(V_{\mathrm{cm}}-V_{\mathrm{cm}}\right)  \tag{3.26}\\
Q_{12 p} & =\left(C_{S}+C_{B}\right)\left(V_{\mathrm{ref}} b_{i}[n-1]-V^{-}[n]\right)+C_{G}\left(V_{\mathrm{cm}}-V^{-}[n]\right)+C_{F}\left(V_{\mathrm{op}}[n]-V^{-}[n]\right)  \tag{3.27}\\
Q_{11 m} & =\left(C_{G}+C_{S}+C_{F}\right)\left(V_{\mathrm{inm}}[n-1]-V_{\mathrm{cm}}\right)+C_{B}\left(V_{\mathrm{cm}}-V_{\mathrm{cm}}\right)  \tag{3.28}\\
Q_{12 m} & =\left(C_{S}+C_{B}\right)\left(V_{\mathrm{ref}} b_{i}[n-1]-V^{+}[n]\right)+C_{G}\left(V_{\mathrm{cm}}-V^{+}[n]\right)+C_{F}\left(V_{\mathrm{om}}[n]-V^{+}[n]\right) \tag{3.29}
\end{align*}
$$

which results in a differential output voltage following

$$
\begin{equation*}
V_{\text {out }}[n]=\frac{C_{G}+C_{S}+C_{F}}{C_{F}+\frac{C_{B}+C_{G}+C_{S}+C_{F}}{A}} V_{\text {in }}[n-1]-\frac{C_{S}+C_{B}}{C_{F}+\frac{C_{B}+C_{G}+C_{S}+C_{F}}{A}} V_{\text {ref }} b_{i}[n-1] \tag{3.30}
\end{equation*}
$$

Then, in the same manner, the differential output voltage for the following clock cycles is

$$
\begin{equation*}
V_{\text {out }}[n]=\frac{C_{S}+C_{F}}{C_{F}+\frac{C_{B}+C_{G}+C_{S}+C_{F}}{A}} V_{\text {in }}[n-1]-\frac{C_{S}+C_{B}}{C_{F}+\frac{C_{B}+C_{G}+C_{S}+C_{F}}{A}} V_{\text {ref }} b_{i}[n-1] \tag{3.31}
\end{equation*}
$$

optimization of ratio: For the sake of clarity, we define the inter-stage gain of $g=1+C_{G} /\left(2 C_{F}\right)$ and a feedback gain of $b=1+C_{B} / C_{F}$, after N clock cycle the estimated error for the same output code is

$$
\begin{equation*}
\operatorname{error}[N]=g \times 2^{N}\left(1-\left(\frac{1}{1+\frac{2 g+b-1}{A}}\right)^{N}\right) V_{\mathrm{in}}-b \times \sum_{i=0}^{N-1} 2^{i}\left(1-\left(\frac{1}{1+\frac{2 g+b-1}{A}}\right)^{i+1}\right) V_{\mathrm{ref}} \tag{3.32}
\end{equation*}
$$

From this equation, the minimum gain of the amplifier can be calculated as we already know the maximum excursion of this sub-ADC input range: $\pm V_{\text {ref }} / 2$. It is also worth to note the impact of the feedback and the inter-stage gain on the error for a given DC Gain of the OTA. Figure 3.22a depicts the error at the end of the sample conversion for different values of the feedback gain $b$. In order to preserve the symmetry of the residue curve the threshold voltage of the 3-levels quantizer shall be $\pm b / 4 V_{\text {ref. }}$. In turn, the output range is delimited by $\pm b / 2 V_{\text {ref }}$.


Figure 3.22 Impact of modification introduced on the standard Flip-Around MDAC

As the feedback gain increase, the OTA DC Gain shall also increase to reach the same level of error. Let us suppose the maximum error to target is 7 mV which corresponds to a resolution of 6 -bits on the last stage. For an inter-stage gain $g=1$, the minimum gain varies from 67 dB to 76 dB , while a variation of $g$ for $b=1.2$ the minimum gain varies from 67 dB to 84 dB . We deduce a higher sensitivity to the inter-stage gain rather than to feedback. Moreover, the feedback with less error on the settling is for $b=1.2$. This can be explained by the fact the residue transfer function does not exceed thresholds of the 3 -levels quantizer as often. Therefore, large settling errors occur later in the conversion process for input voltages close to the limits of its excursion. The settling error is thus multiplied by a smaller factor.

Therefore, the optimization leads us to the solution of $b=1.2, g=1$ which corresponds to the conventional sizing of the algorithmic. This point is equivalent to an output range of $\pm 0.6 V_{\text {ref }}$ with threshold of $\pm 0.3 V_{\text {ref. }}$. The system is able to withstand 200 mV of error coming from the analog devices offset and charge injections, enhance the output swing of the sub-ADC, while the constraint on the OTA Gain is reduced. The second option close behind is the conventional sizing $b=1, g=1$ with an area smaller than the optimized solution. With a priority set on the area, we let the impact of temperature on each of these two at the transistor level simulation decides which is the final one.

That said, the amplifier drives the capacitor $C_{S}+C_{F}$ during first clock phases and $C_{F} \| C_{\text {parasitics }}$ during other phases. The latter capacitance being small, in the phase when the comparators make decisions for the feedback to apply, the amplifier design becomes difficult in order to prevent ringing of the output voltage.

### 3.2.2.2 Sequencing

In the conventional FA-MDAC, and in the modified version too, the comparator shall make a decision at the end of the settling of the first clock phase and apply the appropriate feedback from the beginning of the second clock phase. In such circumstances, the comparator endures an important timing constraint for an accuracy around 10-bits.

Moreover, the OTA shall reach this accuracy level within half a clock cycle and the output voltage exhibits large variations. In order to overcome this limitation and reduce design pressure upon analog blocks, the digital sequencing can be altered for a small modification of the analog core. This section discusses the modification bestowed.

The first modification introduced concerns the sampling of the input and the residue of this sub-ADC. In a conventional FA-MDAC, the input is sampled on $C_{S}+C_{F}$ at the beginning of each clock cycle before $C_{F}$ is re-connected into a feedback capacitor. In the proposed sequence of operation, an extra capacitor of the same amount of $C_{S}$ is required. Let's call the latter $C_{S 2}$ and the previous sampling capacitor $C_{S 1}$ rather than $C_{S}$.

During the first clock cycle, the behavior is almost identical with the FA-MDAC at the exception of a capacitor $C_{S 2}$ connected on the residue and the local ground as depicted by Figure 3.23a. Meanwhile, the 3-levels quantizer estimates the feedback voltage to apply so that the residue is constrained in the desired output range. In a second clock cycle, Figure 3.23b, $C_{F}$ is in feedback mode while a feedback is applied to the original sampling capacitor $C_{S 1}$. These two clock cycles are equivalent to the two clock phase of the FA-MDAC first clock cycle. $C_{S 2}$ connected on the residue is accurately sampling the next input. The residue at the end of the second clock cycle is given by equation (3.34).


Figure 3.23 Proposed sequencing to relax Flip-Around MDAC timing constraints

$$
\begin{align*}
\Delta Q_{\Phi_{1 \rightarrow 2}} & =C_{S 1}\left[\left(V_{\mathrm{ref}}[2]-V[2]^{-}\right)-\left(V_{\mathrm{inp}}-V[1]^{-}\right)\right]+C_{F}\left[\left(V_{\mathrm{op}}[2]-V[2]^{-}\right)-\left(V_{\mathrm{inp}}-V[1]^{-}\right)\right]  \tag{3.33}\\
& +C_{S 2}\left[V_{\mathrm{op}}[2]-V_{\mathrm{op}}[1]\right] \\
V_{\mathrm{op}}[2] & =\frac{C_{F}+C_{S 1}}{C_{F}\left(1+\frac{C_{F}+C_{S 1}}{A C_{F}}\right)}\left(V_{\mathrm{inp}}-V_{\mathrm{cm}}\right)-\frac{C_{S 1}}{C_{F}\left(1+\frac{C_{F}+C_{S 1}}{A C_{F}}\right)} V_{\mathrm{ref}}[2]+\frac{C_{S 2}}{C_{F}\left(1+\frac{C_{F}+C_{S 1}}{A C_{F}}\right)} V_{\mathrm{cm}} \tag{3.34}
\end{align*}
$$

This implementation follows the same equation as the conventional FA-MDAC.
Then, the sampling capacitors are swapped without breaking the feedback loop made by $C_{F}$ as in Figure 3.23c. Again, the 3-levels quantizer estimates the feedback voltage to constraint the residue within the desired output range. In the next clock cycle, sampling capacitors are swapped and a new feedback voltage estimation is performed by the 3 -levels quantizer. This process repeats over and over, Figure 3.23, until the last clock cycle, in which the 3-levels quantizer outputs the two first bits of the following stage.

$$
\begin{align*}
\Delta Q_{\Phi_{2 \rightarrow 3}} & =C_{S 1}\left[\left(V_{\mathrm{op}}[3]\right)-\left(V_{\mathrm{ref}}[2]-V[2]^{-}\right)\right]+C_{F}\left[\left(V_{\mathrm{op}}[3]-V[3]^{-}\right)-\left(V_{\mathrm{op}}[2]-V[2]^{-}\right)\right]  \tag{3.35}\\
& +C_{S 2}\left[\left(V_{\mathrm{ref}}[3]-V[3]^{-}\right)-V_{\mathrm{op}}[2]\right] \\
V_{\mathrm{op}}[3] & =\frac{C_{F}\left(1+\frac{1}{A}\right)+C_{S 2}}{C_{F}\left(1+\frac{C_{F}+C_{S 2}}{A C_{F}}\right)} V_{\mathrm{op}}[2]-\frac{C_{S 2}}{C_{F}\left(1+\frac{C_{F}+C_{S 2}}{A C_{F}}\right)} V_{\mathrm{ref}}[3]+\frac{C_{S 1}}{C_{F}\left(1+\frac{C_{F}+C_{S 2}}{A C_{F}}\right)} V_{\mathrm{cm}} \tag{3.36}
\end{align*}
$$

This operation sequence, compared to the conventional sequence, looses one clock cycle: the two-phase operation of the first clock cycle spread onto the two first clock cycles. Nevertheless, the timing constraints on the OTA and the comparator stress are relieved. The comparators have $T_{c l k}-T_{\text {settling }}-T_{\text {setup }}-T_{\text {logic }}$ to make a decision, while the accuracy of the residue voltage can be reached for a longer settling time $T_{\text {settling }}$. Moreover, many OTA architectures have a minimal
load criterion to ensure a minimum phase margin and an extra load that $C_{S 2}$ represents enhance the settling of marginally stable OTA.


Figure 3.24 Sampling instant of the $I \Delta \Sigma$ residue

With the proposed sequencing, the sampling instant is twice the time span of the conventional one. As a result, Figure 3.24 represents the initialization of the ADC and when the residue of the first stage is sampled by this algorithmic sub-ADC. As the first stage reset the integrator during the first clock cycle, the algorithmic shall sample during the whole fifth clock cycle rather than half of this clock period. Therefore, the speed constraints on the first stage are relaxed.

### 3.2.2.3 1.5-bit DAC

In the same fashion done for the first-stage Incremental- $\Delta \Sigma$, the 3-levels quantizer is implemented by the comparison of passive differential voltage summation. With the specificities of this subADC , the 3-levels quantizer shall be able to change its threshold voltages on the last clock cycle to generate the two-first bits of the SAR. The design procedures addressed in Section 3.2.1.2, this section will discuss the reference voltage change and its implication on the residue. For the conventional algorithmic sizing $(a=2, b=1)$, it is noteworthy that there is no reference voltage change mandatory.

Figure 3.25 depicts one possibility to achieve the threshold change. $C_{1}$ and $C_{2}$ operate as demonstrated in the Section 3.2.1.2. At the last clock cycle denoted $P_{5}$ in the figure, the capacitor $C_{3}$ connects to the input voltages of the comparator. This way, the ratio of $V_{\text {refx }}$ is defined by $\frac{C_{1}+C_{3}}{C_{2}}$ rather than $\frac{C_{1}}{C_{2}}$.

This solution does not let any floating nodes while the behavior is fully defined by the procedure presented for the first stage. In order to size the capacitor, we consider a unit capacitance $C_{0}=12 f F$ such that $C_{1}=3 C_{0}, C_{2}=10 C_{0}$, and $C_{3}=2 C_{0}$.


Figure 3.25 Threshold change in the conversion process

The impact on the residue is thus coming from the mismatch. The commit error increases the residue range by an amount $\varepsilon_{\text {res }}$ given by equation (3.37) for an assumed ideal gain of 2 . This expression is valid from the first to the penultimate clock cycle where $V_{\mathrm{d}_{\mathrm{i}}}$ is the differential voltage applied to $C_{i}$ capacitors.

$$
\begin{equation*}
\varepsilon_{\text {res }}=2\left(\frac{\Delta C_{1}+\Delta C_{2}}{C_{1}+C_{2}+C_{p}}\left(\sum_{i=1}^{2} \Delta C_{i} V_{\mathrm{d}_{\mathrm{i}}}\right)-2\left(1-\frac{\Delta C_{1}+\Delta C_{2}}{C_{1}+C_{2}+C_{p}}\right)\left(\sum_{i=1}^{2} \Delta C_{i} V_{\mathrm{cm}_{\mathrm{i}}}\right)\right) \tag{3.37}
\end{equation*}
$$

In the same manner, the error committed on the last clock cycle engenders a mismatch on the two first bits of the SAR. This error is likely given by equation (3.38).

$$
\begin{equation*}
\varepsilon_{\mathrm{res}}=2\left(\frac{\Delta C_{1}+\Delta C_{2}+\Delta C_{3}}{C_{1}+C_{2}+C_{3}+C_{p}}\left(\sum_{i=1}^{3} \Delta C_{i} V_{\mathrm{d}_{\mathrm{i}}}\right)-2\left(1-\frac{\Delta C_{1}+\Delta C_{2}+\Delta C_{3}}{C_{1}+C_{2}+C_{3}+C_{p}}\right)\left(\sum_{i=1}^{3} \Delta C_{i} V_{\mathrm{cm}_{\mathrm{i}}}\right)\right) \tag{3.38}
\end{equation*}
$$

### 3.2.2.4 Digital Circuit

define what is reused in the digital: To drive the analog core, the digital circuit also needs a clock generator, a sequencer, and driver interfaces. The sequencer and the clock generator available inside the digital circuit of the first stage are re-used while the driver interfaces are instantiated again for the switches command signal of this stage. The new sequencing no more be based on clock phase for the MDAC, the clock phase generated only serves the purpose of the 3-levels quantizer.
the problematic of non-overlapping without using clock phases: As switches in the MDAC connect several analog reference voltages on the same capacitor plates, non-overlaps shall be respected to prevent the short circuit of them. In order to improve both the sustainability and
the yield, the non-overlap time in the digital circuit shall be fully "synthesizable". Then, nonoverlapping time being part of the digital static timing analysis, such cells ensure the operation with an increased reliability on the sub-ADC.
solution 1: A first possible realization could be the one depicted by Figure 3.26a. This solution can be implemented with standard digital tools with a pulse generation based on a clock and a delayed one. Unfortunately, this circuit suffers from possible glitches due to the multiplex of DFF outputs and clocks which are used in a data path.

A Double-Edge circuit is able to implement the functionality desired as one clock sets the value to block analog switches till a delayed clock sample the signal to activate the analog switches. A usual realization is built around two pulse generation to trigger a latch at two distinct instant [112115]. Pulses generation is considered as an analog circuit with which digital tools cope with badly.

(a) multiplexed DFF


(b) double edge latch

Figure 3.26 Possible realization of the dual-edge trigger D-Flip-Flop
solution 2: In response, Figure 3.26b represents an alternative based on combinatorial logic. This clocked nor rs-latch with a reset generates a new dual-edge DFF with a distinct data path from the clock path. From a timing point of view, the non-overlap between $C L K_{1}$ and $C L K_{2}$ shall be ideally ensured. Otherwise, a glitch can occur for arbitrary $D_{1}$ and $D_{2}$. In case of $D_{1}=0$, the overlapping of $C L K_{1}$ and $C L K_{2}$ is no more a concern. For timing constraints, the cell is sensitive to the placement.
solution 3 (the one kept): Proposed by Ralf Hildebrandt [116], such a block can be described with only two DFFs without mixing of the clock and data path and no possibility for glitches. This proposition is represented in Figure 3.27 after a change of $C L K_{2}$ as a delayed $C L K_{1}$. Therefore, there is no hold time issue and the setup time constraint relaxed on the DFF triggered by $C L K_{1}$ put under pressure the DFF triggered by the delayed clock. Over temperature the transition time of analog switches increases as the non-overlap time defined by the delay between the two clocks does.


Figure 3.27 Synthesizable non-overlap circuit without failure in the static timing analysis

Then, the latter is followed by a digital driver presented in Section 3.2.1.3.2 to prevent ambiguity in the sampled value when the settling time is limited and the non-overlapping time is short.

For switches in the 3-levels quantizer, two non-overlapping clock phases are required. The already mentioned clock phase generator circuit of the first stage fits this purpose. A particular caution is paid at the clock phase connection such that the sampling occurs when the settling is almost performed around the instant of the falling edge of the main clock. As the delay between our pseudo-dual-edge trigger DFF (pseudo-DET-DFF) reduces the maximum settling time of the OTA, and non-overlapping time is limited by delay cells, the skew of the clock tree gains much importance. For accurate results, the clock of the clock phase generator shall be delayed in comparison of the clock provided to the pseudo-DET-DFFs.

The algorithmic ADC is known to be sensitive to analog imperfections. At a system-level, the architecture and the conversion sequencing have been thought to reduce the error on the settling of the residue. From the equation of the error in the MDAC, we consider the introduction of an inter-stage gain $g$, and a tunable feedback gain $f$. The two candidate pairs of values exhibiting a
reduce error are the conventional design implemented ( $g=1, f=1$ ), and ( $g=1, f=1.2$ ). To facilitate the digital implementation of non-overlapping command signal without clock phase, the digital interface has been investigated. The selected circuit allows the introduction of a scan chain and simplifies the layout phase without introducing failure in the timing analysis.

### 3.2.3 SAR

The SAR architecture benefits from using only one comparator to reduce the occupied area. With recent progress, the SAR converter outperformed power consumption, its area occupancy has tremendously shrunk, and the speed has been soaring. Made of a capacitive DAC, a comparator, and a digital control circuit, the primary source of power dissipation are the digital control circuit and capacitive reference DAC network, while the source of large area occupancy is the capacitive DAC.

Since the two first bits of the SAR are given by the previous stage, one clock cycle will be used for pre-charging capacitors, and remaining clock cycles before the next sample extract more information. In consequence with 5 clock cycles, the SAR provides 6 bits. An adaptation of the DAC is necessary.

In addition to the specification, an extra mode exists to increase the resolution of the ADC by sacrificing the sampling rate. This extra mode performs a conversion over 6 clock cycles instead of 5 . While this does not impact the structure of the analog in the two preceding stages, several modifications are required in this sub-ADC. Therefore, we discuss in this section of the relevant modification in the capacitive reference DAC network and in the digital circuit.

### 3.2.3.1 Capacitive DAC Array

To address both the area occupancy and further reduce the energy consumption, the DAC architecture can be optimized by decreasing the capacitance as discussed in section 2.1.4. For thermal noise reason of switches, the split-capacitor structure is preferred over split-junction.


Figure 3.28 Load reduction for both the OTA of the Algorithmic and the voltage references buffers
position of the attenuation capacitor to minimize the load: In Figure 3.28, the position of the attenuation capacitance $C_{a}$ can be placed between either group of two consecutive capacitors of the DAC, which create a group of MSB capacitors and a group of LSB capacitors. The attenuation
capacitor is at the position which minimizes the load seen by voltage references and the previous stage OTA. In our case, the attenuation capacitor creates one group of four capacitors for LSBs and one group of three capacitors for MSBs.
parasitic insensitive: Switches connecting either voltage of the following set $\left\{V_{\text {in }}, V_{\text {refp }}, V_{\text {refm }}\right\}$ are on the bottom plate (side opposite to the comparator input). It makes the DAC inherently insensitive to switches' parasitic capacitance and still keep the criterion on accurate reference voltages $\varepsilon_{\text {references }}<1 L S B$.
voltages generated and scale: By application of superposition, the output voltage $V_{r}$ is given by equation (3.39) where $C_{i}$ the capacitor connected to the voltage $b_{i} V_{\text {ref }}$ of the aforementioned figure. A consequence of the attenuation capacitor is the difficult implementation to have both a binary scale and $C_{a}$ a multiple integer of the unit capacitance $C_{0}$.

$$
\begin{align*}
V_{r} & =\frac{\left(C_{a}+\sum_{i \in L S B} C_{i}\right)}{\left(C_{a}+\sum_{i \in L S B} C_{i}\right)\left(C_{a}+\sum_{i \in M S B} C_{i}\right)-C_{a}^{2}} \sum_{i \in M S B} C_{i} b_{i} V_{\mathrm{ref}} \\
& +\frac{C_{a}}{\left(C_{a}+\sum_{i \in L S B} C_{i}\right)\left(C_{a}+\sum_{i \in M S B} C_{i}\right)-C_{a}^{2}} \sum_{i \in L S B} C_{i} b_{i} V_{\mathrm{ref}} \tag{3.39}
\end{align*}
$$

In the case of ideal value of the attenuation capacitor $C_{a}=8 / 7$ for a configuration as represented in Figure 3.28, the voltage contribution of each capacitor driven by $b_{5}$ to $b_{0}$ is respectively $\{0.5,0.25,0.125,0.0625,0.03125,0.015625\}$.
second stage decision error: The previous stage generating the two first bits of the SAR, an erroneous decision of the algorithmic impacts the overall decisions of the SAR and cannot be fully corrected. Without any redundancy as represented in Figure 3.29a, an error in the decision made by comparators providing a 01 instead of a 10 corresponds a final error of 1 LSB. The redundancy could be introduced by decreasing the two first bits' weight $A_{M S B}$ and $A_{M S B-1}$ : a weight distribution of $A_{i}$ 's as 3-1.5-1-4-2-1-1 rather than 4-2-1-4-2-1-1 times the unit capacitor. In fact, keeping $A_{i}$ as an integer multiple of the unit capacitor, the version 6-3-2-4-2-1-1 is implemented with an ideal attenuation capacitor of $8 / 3$. As depicted by Figure 3.29b, the resulting error is less than 1 LSB. The counterpart is a bigger LSB, which is representative of a trade-off between robustness and resolution.
attenuation capacitor rounding for redundancy: The attenuation capacitor scaling down the $A_{i}$ 's in the LSB part can be an alternative to introduce redundancy. As the ideal attenuation capacitor is most of the time not an integer multiple of the unit capacitor, rounding to the superior integer could be sufficient.

For instance, let us consider two "capacitors" in series of which their equivalent capacitance is the weight the smallest capacitor within the MSB group in Figure 3.28. The size of the attenuation

(a) binary scale

(b) non-binary scale proposed

Figure 3.29 Alteration of the search scale to provide robustness with redundancy
capacitor to ensure ideal scale is given by $\frac{1}{C_{e q}}=\frac{1}{C_{1}}+\frac{1}{C_{2}}$. Similarly, in the case of a split-dac the attenuation capacitor is given by equation (3.40).

$$
\begin{equation*}
\frac{1}{C_{e q}}=\frac{1}{C_{a}}+\frac{1}{\sum_{i \in L S B} C_{i}} \tag{3.40}
\end{equation*}
$$

For a capacitance $C_{e q}=2$ and $C_{2}=8$, the expected value of $C_{1}$ to ensure the equality is $8 / 3 \approx 2.667$. Rounding the value of $C_{1}$ to 3 , changes the equivalent capacitance to $24 / 11 \approx 2.18$ while a ceiling of $C_{1}$ to 2 , results into an equivalent capacitance of $8 / 5=1.6$. Therefore, rounding the attenuation capacitor gives more weight to the LSB group to be able to alleviate errors of the previous stage. This solution also results in a resolution/robustness trade-off with an easier realization since each capacitance is made of an integer multiple of the unit capacitor. The finale capacitor distribution is thus 6-3-2-4-2-1-1 with an attenuation capacitor of 3 unit capacitor. The reference voltages generated are $\{0.5,0.25,0.167,0.091,0.045,0.023,0.011\}$.
unit capacitor sizing procedure: Based on the procedure formulated in [58], we estimate the noise contribution and the mismatch impact on the resolution of the DAC with respect to the unit capacitor size. We consider that the maximum tolerable error for an N-bit DAC is $\pm 1 / 2$ LSB which equals $V_{\text {ref }} / 2^{N+1}$. We suppose that mismatch variation and noise contribution of each capacitor are uncorrelated so that the standard deviation of the error is given by $\sigma^{2}=\sigma_{\text {mismatch }}^{2}+\sigma_{\text {noise }}^{2}$, and we shall constrain the error to within $\pm 1 / 2$ LSB.
matching error contribution: For the expectation of the matching to be relevant, the assumption is a common-centroid layout for the implementation of the DAC to get rid of all gradient related source of mismatch (temperature, mechanical stress, ...) to only keep the manufacturing variations. Capacitors split into multiple of unit capacitors with a normal distribution of the unit capacitance $\frac{\Delta C}{C} \approx N\left(0, \sigma_{0}^{2}\right)$, the mismatch of a single capacitor $C_{i}=A_{i} C_{0}$ is given by $\frac{\Delta C_{i}}{C_{i}} \approx N\left(0, A_{i} \sigma_{0}^{2}\right)$ if each unit capacitor variation is independent from the other.

We thus set a limit for the mismatch by the equation (3.41) where $N_{\sigma}$ is the number of standard deviations we consider for the confidence interval, and a LSB error contribution as the maximum error defined in [58] weighted by the $C_{a} /\left(C_{a}+\sum_{i \in L S B} C_{i}\right)$.

$$
\begin{gather*}
\frac{V_{\text {ref }}}{2^{N+1}} \frac{N_{\sigma} \sigma_{0} V_{\text {ref }}}{\sum_{i \in L S B} A_{i}-N_{\sigma} \sigma_{0} \sqrt{\sum_{i \epsilon L S B} A_{i}}} \sum_{i \in L S B} \sqrt{A_{i}} \times \frac{A_{a}\left(1-N_{\sigma} \sigma_{0}\right)}{\left(A_{a}+\sum_{i \in L S B} A_{i}\right)\left(1-N_{\sigma} \sigma_{0}\right)} \\
+\frac{N_{\sigma} \sigma_{0} V_{\text {ref }}}{\sum_{i \in M S B} A_{i}-N_{\sigma} \sigma_{0} \sqrt{\sum_{i \in M S B} A_{i}}} \sum_{i \in M S B} \sqrt{A_{i}} \tag{3.41}
\end{gather*}
$$

noise estimation: Let's now consider the noise introduced by switches on the DAC. Assuming switches as a resistance, the voltage standard deviation of the thermal noise $\Delta V_{i}$ on a capacitance $C_{i}=A_{i} C_{0}$ is given by equation (3.42).

$$
\begin{equation*}
\Delta V_{i}=\sqrt{\frac{k_{B} T}{A_{i} C_{0}}} \tag{3.42}
\end{equation*}
$$

From the equation developed, the output noise on the input of the comparator is defined by the equation (3.43)

$$
\begin{equation*}
\Delta V_{r \text { noise }}=\frac{\left(\frac{C_{a}}{C_{0}}+\sum_{i \in L S B} A_{i}\right)\left(\sum_{i \in M S B} \sqrt{\frac{k_{B} T}{A_{i}}}\right)+\frac{C_{a}}{C_{0}}\left(\sum_{i \in L S B} \sqrt{\frac{k_{B} T}{A_{i}}}\right)}{\left(\frac{C_{a}}{C_{0}}+\sum_{i \in L S B} A_{i}\right)\left(\frac{C_{a}}{C_{0}}+\sum_{i \in M S B} A_{i}\right)-\left(\frac{C_{a}}{C_{0}}\right)^{2}} \frac{1}{\sqrt{C_{0}}} \tag{3.43}
\end{equation*}
$$

unit capacitor size: From thence, and the variation $\sigma_{0}$ known as a function of $C_{0}$, the value of the unit capacitance required is given by a Newton-Raphson algorithm. The unit capacitor needed to cope with a $N_{\sigma}=6$ is about 48 fF . In comparison, a classical DAC would have required a unit capacitance of 42 fF for the same error budget. For the OTA of the second stage, the load to be driven is thus 950 fF saving 1.7 pF . The noise on the voltage to be compared $V_{r}$ is $847 \mu V_{\mathrm{rms}}$ at $475^{\circ} \mathrm{K}$.
modification for a 6 clock cycle operation: To allow an operation over 6 clock cycles, the


Figure 3.30 DAC modification to perform conversion with an extra clock cycle

DAC shall be modified in consequence. The usual configuration would implement an extra MSB capacitor doubling the area. Here, the modification consists in splitting the extra unit capacitor not driven into two half the capacitance in parallel. To keep the mismatch low, half the unit capacitance is performed by connecting in series two unit capacitors as represented in Figure 3.30.

In a normal 5 clock operation, $b_{\text {extra }}$ is the same potential as the one at its left, such that the block of 4 is equivalent to a unit capacitance $C_{0}$.

Since this modification adds two floating points, voltages $V_{\text {mid }}<1: 0>$ are defined when the DAC sample the input voltages. While sampling, in a charge redistribution mode operation, the input voltage is sampled on one end of capacitors. On the other end, capacitors are connected to a virtual ground such as the common mode voltage in a differential circuit. In a differential circuit as ours, $V_{\text {mid }}<1: 0>=V_{c m}$ during the sampling. Then, they are disconnected to let the chosen switching scheme drives voltage applied on a half capacitance. The resulting DAC is presented in Figure 3.31.


Figure 3.31 Final DAC schematic for the SAR

### 3.2.3.2 Switching Scheme

Based on the discussion in Section 2.1.4.2, the conventional charge-redistribution method is not power effective [64]. A monotonic switching can divide by almost two the switching loss as the MSB capacitor is no more necessary. However, the common mode voltage undergoes decisiondependent large variations. Represented in Figure 3.32 for the sake of comprehension, a monotonic based switching keeps the $V_{\mathrm{cm}}$ within the input range. For each decision made, as only one voltage is altered at a time, the common mode voltage inevitably fluctuates from one clock period to another. Let's suppose the final output code is full of ones, the common mode voltage will be ever increasing to reach the maximum input voltages. While for a final output code full of zeros, the common mode voltage will be ever decreasing to reach the minimum input voltages. This is a high-demanding input range on the comparator performance for a switching power consumption relaxed. At least with a $V_{\mathrm{cm}}$-monotonic once the decision is made, the decision is applied on both sides by the application of complementary voltages to keep the common mode voltage around half $V_{\mathrm{DD}}$.


Figure 3.32 Change of the common mode voltage in a monotonic based digital scheme

Unfortunately, both monotonic switching methods rely on a top sampling technique. To the contrary the bottom plate sampling of the conventional charge-redistribution is related to better linearity and higher resolution: the method reduces the effect of charge injection during switching off and the non-linearity of the junction capacitance of the top plate switch is negligible. As the charge injection of switches is a linear function of the temperature at a rate of $C_{o x} W L \alpha_{V_{t h}}$, the conventional switching scheme has been selected.

### 3.2.3.3 Digital Circuit

As the clock frequency increase, or as the temperature degrades the speed of the analog part, the digital constraints on a SAR become challenging. The timing constraint is defined by the time the DAC requires to settle to the wished accuracy, the delay of the comparator, and the time the logic need to respond.
synchronous: In a synchronous SAR, the high demand is assumed on the comparator to latch as fast as necessary to let the digital toggle switches according to the decision made. The clock period is usually defined on the worst speed corner for the lowest power supply voltage and the higher temperature.
asynchronous: To the contrary an asynchronous SAR waits for the comparator decision and "digital" does not wait for an edge of the clock. For unusually too long decision time, the digital code might be incomplete and result in errors. Forcing the decision in case of metastability did not have the same impact on the digital code representation of the input compared to an erroneous decision. Indeed, the metastability occurs in decisions where the inputs of the comparator are close enough to prevent either the noise or mismatch to set the decision value within the allotted time. A comparator sensing a difference less than an LSB is sufficient.
synchronous versus asynchronous: This first modification in the operation increases the allotted time for the comparator to make a decision: the probability of the metastability is highly reduced for the same comparator while the power consumption can be reduced for the same probability of metastable events.

Figure 3.33 compares the synchronous and the pseudo-asynchronous operation which forces the decision in case of metastability. The instants in delimited by blue boxes represent the domain when the decision shall be made to ensure correct operation based on setup and hold violation in the logic. Although, in a synchronous digital scheme the time window is "constant", in the proposed version the time window is at least equal or greater. The stringent constraints on the comparator are thus relaxed.

Assuming the clocked comparator delay follows a small signal model of a cross-coupled latch with regeneration time constant $\tau_{r e g}$, link the differential input voltage $\Delta V_{\text {in }}$ pre-amplified in a linear phase, to the decision time as in (3.44).

$$
\begin{equation*}
\Delta V_{\text {out }}(t)=\Delta V_{\text {out }}(0) \exp \left(\tau_{\text {reg }}\right) \tag{3.44}
\end{equation*}
$$

The probability to generate an erroneous decision depends on the input voltage applied, the temperature, the process and can further generate metastability within the logic as described in Appendix D. Considering a synchronous ADC, failures in the digital circuit due to metastability is critical and missing a most significant bit should be prevented.


Figure 3.33 Comparator constraint relaxed by the use of pseudo-synchronous digital scheme

Furthermore, a comparator making a decision quickly also benefits from a long time to reset. Otherwise, a reduce reset time engenders a hysteresis owing to a mismatch in the potential of parasitics. The hysteresis introduced is thence state dependent and vary from one clock cycle to the other.

In the design of the latch, the delay shall be less than $T_{c l k}-T_{\text {logic }}-T_{\text {settlingDAC }}$. Without considering the clock skew the comparator delay can be as large as 7 ns . This value does not consider the clock skew. Nevertheless, to reduce the metastability to a maximum without increased tremendously the power consumption the delay have been fixed to 3 ns at maximum with a standard variation of 500 ps .

In the case of a SAR ADC clocked at 100 MHz with the proposed digital scheme, the probability of a metastable event to occur is estimated to be less than $10^{-18}$ at $175^{\circ} \mathrm{C}$ (Appendix D): the typical lifetime of an electronic component is not sufficient to be sure to see a metastable event.
sequencer: Considering PVT variations and the case of the metastability, an asynchronous digital is implemented. To prevent a halt in the conversion, the clock provides a time slot in which a flag is raised at the end to indicate the metastability and force the execution of subsequent cycles as in [75]. This ensures at the end of the conversion a digital code of the desired length and easily interfaceable with a synchronous digital.

The sequencer resulting is depicted in Figure 3.34 to generate the phase in one hot encoding. In front of the first DFF, the logic allows continuous conversion for a START signal hold to zero. Therefore, the digital sequencer can be halted and resume the conversion process without a reset.


Figure 3.34 Synchronous sequencer to force decision in case of metastability
comparator clock generation: To relax constraints on the comparator, asynchronism is introduced in the clock generation as well as in switches command. Inside the clock generation circuit represented in Figure 3.35, the possibility between a synchronous and a generated clock is allowed with the clock mixer. For the sake of implementation, the delay of the inverter at the data input of the DFF shall be long enough to prevent a hold violation.

In a fully synchronous design, the comparator makes a decision on falling edge of the primary clock, whereas in a pseudo-synchronous design the reset of comparators is triggered $T_{n o r}+$ $T_{d f f}+T_{m u x}$ after a decision have been made. This allows a nor-rs-latch to store the result of the comparison for the full clock cycle.


Figure 3.35 Comparator clock generation to select a pseudo-synchronous operation or fully synchronous behavior

For CMOS cross-coupled inverter based lathes, the reset phase can consume as much energy as during the decision-making stage. The modification does not improve the power consumption. Nevertheless, the redundancy being an intrinsic property of the DAC, a settling error is corrected by the following clock cycles. The redundancy allows triggering the comparator earlier, while the settling is not complete.
switches design: For the selected digital scheme, switches shall connect the input voltages during the sampling clock cycle. Then each capacitor weight is tested from the most significant weight to the least significant one. This is done by connecting $+V_{\text {ref }}$ ( $V_{\text {refp }}-V_{\text {refm }}$ ) on capacitors whose weight is not being under test and to the others $-V_{\text {ref }}\left(V_{\text {refm }}-V_{\text {refp }}\right)$.

Not to introduce a settling error the positive reference voltage is connected to capacitors via low-vt pmos transistors, the negative reference voltage by low-vt nmos transistors, and the input via transmission gates whose pmos is 3.5 times bigger than nmos. In addition to that, only one switch is active at a time: the transmission gate only during the sampling clock cycle, and then either the pmos or the nmos.


Figure 3.36 The switches signal command to connect only one voltage at a time of the connected capacitor

As represented in Figure 3.36, the 4 wires are present. $S_{n}$ and $S_{p}$ are generated from a common signal and the complementary of sampling. The truth table on highlights which switch is active to ensure that only one is active.

The common signal is thus a predefined waveform which is set to one for the sampling clock cycle, reset to zero for the clock cycle to test the capacitor connected to the switch, and then set to the result of the comparison made by the comparator. The generation of each signal follows the same pattern depicted by Figure 3.37.

This SAR has the purpose to extract final bits in the conversion for an insignificant fraction of the ADC power consumption. In the analog domain, the capacitance of the DAC has been reduced by the employ of a split-DAC technique. The energy consumption can be further scaled down by


Figure 3.37 Switches signal command based on the decision of the comparator
changing the digital switching scheme at a price of a common-mode voltage variation, in turn impacting the comparator.

Considering, the possible error in the decision and variation in the DAC due to manufacturing, a redundancy is introduced. The redundancy is helpful to reach higher sampling rates with a slow comparator. Unfortunately, the redundancy does not reduce the latch metastability and its repercussion on the digital. Henceforth, a pseudo-asynchronous digital gives a margin to reduce the probability of a metastable event.

So far, the design of each stage is independent of each other and the assumptions on the amplifiers are numerous. Simulations of the ADC thus follow.

### 3.3 Simulation Results

By design, the first stage integrates over 4 clock cycles with a 1.5-bit quantizer. The resulting output code having 8 steps in its sub-ADC transfer function, we expected this stage to behave as a 3-bit sub-ADC. In turn, the second stage performs the conversion of the first stage residue over 5 clock cycles. As the last clock cycle output bits are re-used to be the two first bits of the SAR, the second stage provides only 4 bits while the SAR gives 6 bits. However, the scale of the SAR has been tuned to a non-binary ratio to trade accuracy for robustness. All these modifications result in a $3+4+5.3$ bits ADC. In theory, the ADC should provide 12.3-bits, and as there is no inter-stage gain between the algorithmic and the SAR, the true maximum value is 11.3 -bits. For a 6 -clock cycle mode, the resulting maximum resolution is 13.6 -bits.

In a first start, we have simulated the ADC using MATLAB simulations. With the assumption of ideal amplifiers, we confirm the limits given in the previous paragraph. In the MATLAB postprocessing, a function has been defined for each stage which returns the output code and the residue. In a first step, we estimate/reconstruct the transfer function from the ideal bit coefficients. By comparing the ideal transfer function ( $V_{\text {out }}=V_{\text {in }}$ ) with the one obtained by simulation, we de-
duce the total error in the conversion process. This error should be limited to $\pm \mathrm{LSB} / 2$, whatsoever the condition is.

Then, we moved to high-level spice simulations. The latter considers switches at the transistor level and use the capacitors of the technology taking into account voltage non-linearity. To a first attempt, the amplifiers are defined in a Verilog-a model to take into account the slew-rate, the finite gain, and the limited gain-bandwidth-product.

This section discusses the results of the architecture on some particular strategy chosen with respect to the resilience. Then, the Static performance of the ADC is presented.

### 3.3.1 Algorithmic Feedback

For the design of the FA-MDAC, the feedback coefficient can utterly affect the error made by this switched capacitor structure. The error optimization leads us to the solution of in Section 3.2.2.1 where the feedback factor $f=1.2$ to generate an output range of $\pm 0.6 V_{\text {ref }}$ with thresholds of $\pm 0.3 V_{\text {ref. }}$. Despite this fact, the traditional implementations consider a unit feedback factor with threshold voltages of $\pm 0.25 V_{\text {ref }}$. The question is thus twofold: what is the resolution improvement over the traditional implementation in the ADC ? and How does each cope with the temperature?

To evaluate the advantage of one set of parameter to the other we set up the parameters for the OTA model listed in Table3.3.

Table 3.3 OTA configuration for the test

| Verilog-A model ahdlLib | value |
| :--- | :--- |
| Dc Gain [dB] | 70 |
| Unity Gain Frequency [MHz] | 750 |
| $C_{\text {Load }}$ = 250 fF |  |
| Input Impedance [ $\Omega$ ] | 100 Meg |
| Input Offset [mV] | $0-50$ |
| Maximum Current [mA] | 1 |
| Output Impedance [ $\Omega$ ] | 110 |
| Output Voltage Range [V] | $0.4-1.4$ |

Those parameters are sufficient for an 11.8-bits accuracy over the full input range, and thus neglecting the slewing effect on the capacitive load of 250 fF as the maximum current to charging 1 V in 1 ns on such a load is $250 \mu \mathrm{~A}$.

Figure 3.38 represents the transfer function and the residue of each stage: from the left to the right, the stages are respectively the $I \Delta \Sigma$, the Algorithmic, and the SAR. The SAR does not give any residue and therefore, in-place, the error between the ideal transfer function and the current transfer function is represented. The error is compared to the closed binary resolution LSB in solid

(a) feedback factor $\mathrm{f}=1$






(b) feedback factor $\mathrm{f}=1.2$

Figure 3.38 Sub-ADCs transfer function and its residue underneath and the ADC transfer function error at 300 K . Plots obtained for 8192 different input voltages from -1 V to +1 V
red lines. For the results of a conversion performed in 5 clock cycles, the limits are $\pm \mathrm{LSB} / 2$ of an 11-bits ADC. In a nutshell, the error committed by a feedback factor $\mathrm{f}=1.2$ is greater than the error for a feedback factor $\mathrm{f}=1$ by $20 \mu \mathrm{~V}$ at 300 K . The performance is equivalent to respectively 11.06 -bits and 11.03-bits ADC while we are expecting 11.3-bits.

Using the real OTA designed in Section 4.3 .3 at 475 K , the feedback has a deeper impact. The OTA modeling has an input capacitance, the second pole with a phase margin altered by the temperature, a gain and a speed variation over the temperature range. Figure 3.39 exposes the error in the conversion process at high temperature. To the contrary of expected results, a greater feedback factor has an increased temperature sensitivity. Greater spikes at $\pm 0.8 \mathrm{~V}$ are displayed in part due to a greater voltage dependence of feedback capacitors having more weight and extra parasitics of switches needed. This results in a loss of 122 steps corresponding to a 11.07-bits rather than the 11.15-bits at high temperature.


Figure 3.39 ADC transfer function error at 475 K for 8192 different input voltages from -1 V to +1 V

In consequence, the feedback factor selected is 1 . Despite having a greater error on the Sub-ADC residue, since this extra error on the residue does not exceed the LSB of the SAR and extra components are removed, the final error is less sensitive to analog defects. Removing extra capacitors and switches for the feedback ratio, the area also shrinks. The estimated area saving is twice $50 \mu m \times 8 \mu m$.

### 3.3.2 SAR resilience

By design, we have tuned the scale of the capacitive DAC to cope with comparators offset and voltage references alterations. By using a split-capacitor DAC, the adjustment consists of rounding the attenuation capacitor to the closest multiple integers of the unit capacitor. Of course, we decrease the effective number of bits of this stage, but to keep it even under large voltage and

## A new mixed ADC topology

process variations. As the second stage gives the two first bits of the SAR, threshold errors on the second stage comparators also undermine the conversion of this stage.

In order to compare, Figure 3.41 represents side by side the transfer function and the error for binary scale and the designed one. These are presented in ideal conditions (no threshold voltages error and without comparator offset) and with a 40 mV error on threshold voltages and 10 mV offset.

(a) 421-8/7-4211 ideal references and offset (b) 632-3-4211 ideal references and offset

Figure 3.40 Comparison of ideal binary scale and proposed scale for ideal conditions

As expected, the designed version exhibits an error of 10 mV for an OSR equal to 6 whereas the ideal binary scale has an error not exceeding 7.5 mV . The equivalent resolution is therefore 6.64-bits instead of 7-bits. By adding inaccuracy, the resolution drops from 7 bits in an ideal case to 5.32-bits in the 421-8/7-4211 configuration. However, the 632-3-4211 configuration preserves the resolution, even for 10 mV offset and 40 mV on threshold voltages: at the exception of the last code the error range is conserved. Otherwise, the resolution is 6-bits.

In consequence, the proposed DAC scale is easier to implement, ensure better process variation, and reduce the resolution drop under possible PVT inaccuracy.


Figure 3.41 Comparison of ideal binary scale and proposed scale for large variations of reference voltage and offset: 40 mV error on references and 10 mV offset

### 3.3.3 ADC static performance

As aforementioned, this part will collect simulation results about a variation of the amplifier DC gain, and the unity gain frequency variations to deduce the sensitivity of the ADC architecture. To reflect the true performance, we did not apply any calibration coefficients.

Let's first consider the sensitivity of the ADC with an oversampling ratio of 5 clock cycles. As earlier explained, the maximum resolution is calculated to be 11.3-bits.


Figure 3.42 DC Gain and Unity Gain Frequency Sensitivity of the ADC for an OSR $=5$

The DC Gain sensitivity of the ADC is depicted by the Figure 3.42a for a Unity Gain Frequency of 800 MHz . The resolution admits a limit of 11.2-bits at the transistor level for OTA DC Gain greater than 76 dB . This can be explained by the fact the minimal DC Gain of the OTA shall be 62 dB which is not sufficient due to the UGF limitation. Then, the DC Gain error is decreasing to let the UGF limitation the dominating factor. Finally, the error is dominated by the limitation of the UGF, and increasing the DC Gain is no more relevant. That said, Figure 3.42b highlights that for a DC Gain of 80 dB the minimum UGF is 600 MHz .

In the same manner, we replicate the analysis for the ADC with an $\mathrm{OSR}=6$. The result in Figure 3.43 demonstrates for a UGF 8 times the clock frequency that the gain to reach 13.8 -bits is at minimum 100 dB . For a more reasonable improvement compared to its 5-clock cycle counterpart, with a gain of 80 dB and a 600 MHz of Unity Gain Frequency, the reachable resolution is 13.45-bits.

Therefore, based on this high-level spice simulation, we deduce the minimum performances of the OTA without slewing. Keeping these values, we set the Gain to 80 dB and the Unity-GainFrequency to 600 MHz . Without an offset, we get a resolution of 11.25 -bits and 13.48-bits for respectively an oversampling ratio of 5 and 6 .

Then, we force an offset of 40 mV on the $\mathrm{I} \Delta \Sigma$ and the Algorithmic stage, while on the SAR we introduce an offset on the comparator of 10 mV . Figure 3.44 represents the conversion error once


Figure 3.43 DC Gain and Unity Gain Frequency Sensitivity of the ADC for an OSR = 6
the estimation of the offset by averaging output codes is subtracted. Compared to the error without offset introduction, the error exhibits a positive slope with respect to the input voltage but is still in the expected resolution limits.


Figure 3.44 Conversion error after offset removing by subtracting the average of codes for an OSR=5 and OSR $=6$ with 40 mV offset on first stages and 10 mV on the last

For an OSR=5, we also represent the Differential Non-Linearity (DNL) and the Integral-NonLinearity (INL) of the ADC in Figure 3.45. The expected resolution is 11.3-bits. So far, we were able to extract the error for an ideal reconstruction of the transfer function which is steps of binary words weighted by real values. As the number of bits produced exceeds twelve, we can consider the weighted output code to be ideal. In case we quantize the weighted output code to a 12-bits one, the length of the steps and the error are affected. So, we quantize the weighted output code to twelve bits and look at non-linearities of the ADC. Either with offsets or without offset, the

## A new mixed ADC topology

non-linearity does not exceed an 11-bits LSB. And this with only an offset correction based on the averaging of the output codes.


Figure 3.45 DNL and INL of the proposed converter under large offsets of 40 mV on first stages and 10 mV on the last

From simulations, we deduce the specifications for key analog blocks. In the case of the OTA, these are listed in Table 3.4 while for the comparator, they are in Table 3.5.

Table 3.4 OTA specification for a calibration free ADC

|  | OTA |
| :--- | :--- |
| Temperature $\left[{ }^{\circ} \mathrm{C}\right]$ | $-40-175$ |
| DC Gain [dB] | $>80$ |
| Unity Gain Frequency $[\mathrm{MHz}]$ | $>600$ |
| Input Offset [mV] | $<50$ |
| Phase Margin $[\mathrm{deg}]$ | $>50$ |
| Output Current $[\mu \mathrm{A}]$ | $<400$ |
| Output Voltage Range $[\mathrm{V}]$ | $0.6-1.3$ |
| Average Power $[\mathrm{mW}]$ | $<5$ |

Table 3.5 Comparator specification for a calibration of only the offset ADC

|  | Comparator (I $\Delta \Sigma)$ | Comparator (Algorithmic) | Comparator (SAR) |
| :--- | :--- | :--- | :--- |
| Temperature $\left[{ }^{\circ} \mathrm{C}\right]$ | $-40-175$ | $-40-175$ | $-40-175$ |
| Resolution [mV] | $<25$ | $<50$ | 6 |
| Delay [ns] | $<2.5$ | $<2.5$ | $<7$ |
| Input Offset [mV] | $<50$ | $<50$ | $<10$ |
| Hysteresis [mV] | $<1$ | $<1$ | $<2$ |
| Differential Kickback [mV] | to be minimum | to be minimum | to be minimum |
| Average Power $[\mu \mathrm{W}]$ | to be minimum | to be minimum | to be minimum |

For the ADC, high-level simulations with Verilog-a model of the OTA and comparators estimate static metrics over the temperature range. The resolution variation highly depends on the OTA variation of the settling error. The differential non-linearity depicts no-missing code for respectively 11-bits LSB and 13-bits LSB for an OSR=5 and OSR=6.

Table 3.6 ADC static results with real OTA and only offset calibration

|  | OSR = 5 |  | OSR = 6 |  |
| :--- | :--- | :--- | :--- | :--- |
|  | $\min$ | $\max$ | $\min$ | $\max$ |
| Temperature $\left[{ }^{\circ} \mathrm{C}\right]$ | -40 | 175 | -40 | 175 |
| Resolution $[\mathrm{bits}]$ | 11.25 | 11.4 | 13.45 | 13.9 |
| $\mathrm{~F}_{\text {snyq }}[\mathrm{MHz}]$ | 10 | - | 8.33 | - |
| DNL [LSB] | -0.5 | 0.5 | -0.5 | 0.5 |
| INL [LSB] | -0.5 | 0.78 | 0.23 | 1.5 |

It is important to notice that in $\mathrm{OSR}=6$, a gain error is introduced in the transfer function shifting the INL. With a gain correction the INL is kept in the -LSB/2-LSB/2 range.

## ANALOG BUILDING BLOCS

In this section, we will discuss in detail the key building blocks of most ADC. Among them, comparators and amplifiers are the most common source of performance limitation. A review of existing comparators and amplifiers is followed by a comparison of most common architecture over temperature. Then, the design of the best candidates is discussed.

### 4.1 Prior Art

### 4.1.1 Latches and Comparators

In the design of ADC , comparators and latches are usually designed to output a logic level indicating the position of the differential input voltage to a non-zero threshold voltage. Implemented as a fully differential balanced circuit, the sensitivity to mismatch, supply noise, charge injection is utterly diminished. The comparator should thus have four inputs. However, by dividing the comparison operation into two steps, it is possible to transform a comparison to any reference level into a signal polarity detection.

(a) Switched Cap [117]

(b) Switched Cap [118]

Figure 4.1 Analog subtraction for differential voltage comparison

The analog subtraction can be done using two differential pairs as shown in Figure 4.1a [117]. This one-step solution introduces an offset coming from the mismatches between the two input differential pairs. The threshold level is thus fixed by the ratio of differential pair transistors creating a dependence between the offset and the reference voltage applied.

In the charge domain, the subtraction can be implemented as depicted in Figure 4.1b taken from [118]. The threshold voltage is now fixed by the capacitor ratio $C_{1} / C_{2}$ and improves the reference voltage dependence of the offset. Nevertheless, the gain introduced as $C_{1} /\left(C_{1}+C_{2}\right)$ effectively makes the offset and noise of the comparator greater with respect to the input signal.

If the comparator offset and noise are limiting constraints, the input signal attenuation caused by the previous architecture may not be tolerable. The circuit to avoid this problem is shown in Figure 4.2, and introduced by Abo and Gray in [119]. One would rather prefer to change to virtual ground between $C_{2}$ capacitors to a proper connection to the ground to enhance reliability.


Figure 4.2 Abo implementation of the analog subtraction to prevent voltage compression

The polarity of the analog subtraction output is then reused by digital logic to perform the conversion. Comparators could be evaluated in different ways, depending on the application. The most generally used figures of merit are probably resolution, followed possibly by delay (speed) and offset. The most important ones from our point of view are listed below:

- Resolution
- Kickback
- Delay
- Input Referred Offset
- Noise
- Metastability
- Power consumption
- Hysteresis

The resolution of a comparator is the minimum difference between the input signals that can be detected. Closely related to the gain of the input stage of a comparator, a comparator is conceptually a high-gain differential amplifier that saturates to the supply rails, or to some other levels. Therefore a high gain amplifier is a first candidate. In the case of closed-loop amplifier that uses positive feedback, the comparison time is involved. The system has two stable points and will follow a trajectory to either one depending on the initial condition. More time is allotted into latching to either state, more sensitive the comparator will be.

Open-loop wideband amplifiers have the desirable feature of high initial speed, but suffer from limited resolution and potentially troublesome offset voltage. Latches and positive feedback increase the gain and allow faster decisions. Unfortunately, The first inherent flaw is the rising exponential behavior: the gain is low if the input signal (or the initial condition) is small. The second drawback is related to the practical realization of a latch. Since the objective is to maximize dynamic gain, one should maximize speed by minimizing capacitance. This is done by using small
transistors, which also helps reduce power consumption. However, the mismatch worsens as the devices become smaller, thus fast latches exhibit relatively large input offsets. This drawback hinders the use of latches as comparators for analog to digital conversion. The best solution is to cascade an open-loop amplifier and a latch. In this way, the overall gain can be distributed over two stages. The first stage has the most dynamic gain near the origin, and outputs a voltage that sets the initial condition of the second stage away from its zero gain region, speeding it up.

### 4.1.1.1 Current Mode Latches

The earliest comparator circuits using the cascading of a pre-amplifier and a latch were used in current-mode logic (CML) circuits. The first current mode latch was presented by Yamashina et al in a current control logic for processors [120]. The principle of CML is to use of a differential pair loaded by resistances to amplify the difference between the inputs. The differential output sets the starting voltage of a regenerative amplifier stage. Both stages are biased by constant current sinks, which are switched on and off to reduce the power dissipation. Some examples of CMOS CML can be found in the work of Usama and Kwasniewski [121]. The power consumption of CML CMOS comparators can be reduced down to about $182 \mu \mathrm{~W}$ in a $0.13 \mu \mathrm{~m}$ CMOS technology [122]. These comparators can reach the fastest possible speed, at the expense of large power dissipation. They are typically found in GHz-level serial links where Inter Symbol Interference is a key concern. Nonetheless, they are an example of combining two stages, one linear and one regenerative, to obtain the best performance.

### 4.1.1.2 Single Stage Latches

Cross-coupled CMOS inverters work as a regenerative amplifier with fully restored logic outputs. Another advantage is that it does not draw any static current and scales well with nanometer technology. The major issue is the offset [123]. Several examples can be found in the study released by Stojanovic and Oklobdzija [124]. With the first use in an ADC by Yukawa and Fujita in 1985 [125] whose offset (one standard deviation) is reported to be less than 3 mV without any offset canceling technique. Nevertheless, it consumes power as long as the input common mode is held in the range where both PMOS and NMOS transistors are conducting. Another impairment is the fact that the memory of the previous state directly influences the comparison threshold as well as both the threshold voltage and the transconductance and the mismatch in the capacitive loads [126].

Based on it, comparators found in [117, 118], and presented earlier for the analog subtraction, are a derivation of a widely used single-stage latched comparator: the Strong-Arm latch.

Introduced by Kobayashi for a memory cell [127], a major reliability issue is floating nodes above the transistors of the differential pair as represented in Figure 4.3. The transistor M10 was introduced in [128] to solve a floating node problem that occurs if the differential input
voltage reverses polarity after the decision has been taken. One can also introduce additional reset transistors to remove any memory of previous decisions in all internal nodes as in [129].


Figure 4.3 Floating Nodes of a conventional Strong-Arm latches and method to circumvent from [128] and [129]

### 4.1.1.3 Two-Stage Latches

Single stage latched comparators are fast and consume little power. However, they tend to be noisy, to have large offset and kickback noise. To address these problems, a more common practice is to use a pre-amplification stage. Moreover, at low-voltage operation, the 4 -transistor stack of a StrongArm latch reduces the headroom of the input pair transistors.

In 2006, Chen and Brodersen added reset switches in both the pre-amplifier and latch stage to reduce the comparator recovery time during the reset phase [130]. Reset transistors of the pre-amplifier are also used for input offset cancellation technique. In addition, the current mirror between the two stages is useful to reduce charge kickback from the logic level swing of the latch [131]. This technique decreases the offset and the hysteresis. Proposed in a SAR ADC realized in $0.13 \mu \mathrm{~m}$, the 6 -bit ADC performs at $600 \mathrm{MS} / \mathrm{s}$ [130] while the analog core consumes 1.2 mW . Yet, the current consumption is more important than CML latch since a large transient current runs through the latch at the beginning of a decision while the pre-amplifier consumes a static current over the full clock period.

To be energy-efficient a comparator can also have a pre-amplifier that is efficient too. Van Elzakker bases his comparator on a recent structure introduced by Schinkel [132, 134]. Compared to the previous architecture, the double tail has less stacked transistors in order to operate even at very low voltage. Figure 4.4 represents the different variations around the double tail architecture. The main change noticed is the choice of the second stage. The speed can be further increased by the introduction of a positive feedback inside the pre-amplifier as in [131, 137] at the price of an extra kickback. The dynamic pre-amplification proves to be as efficient as in [133] with a supply voltage of 1 V and a clock at 1 GHz , the estimated power consumption is around $17 \mu \mathrm{~W}$.

An overall comparison of comparators is presented in Table 4.1.

(a) Schinkel $[132,133]$

(d) Chan et al. [136]

(b) Van Elzakker [134]

(c) Miyahara and Asada [135]

(e) Babayan-Mashhadi [137]

Figure 4.4 Usual variations of the double tail comparator over its original version

Table 4.1 Comparators Performances

| Ref. | Architecture | Technology [nm] |  | Delay [ps] | $\begin{gathered} \sigma_{\text {Offset }} \\ {[\mathrm{mV}]} \end{gathered}$ | Supply [V] | Power $[\mu \mathrm{W}]$ | Res./Load [mV/pF] |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| [117] | Strong Arm | 500 | Bulk CMOS | <5000 | 10 | 3 | 837 | NC/20 |
| [120] | CML | NA | Bulk CMOS | 200 | NA | 1.2 | 1000 | 200/NC |
| [121] | CML | 180 | Bulk CMOS | 112 | NA | 1.2 | 275 | 1200/2 |
| [122] | CML | 130 | Bulk CMOS | 66 | NA | 1.2 | 182 | 1200/NC |
| [124] | Strong Arm | 180 | Bulk CMOS | 175 | NA | 1.8 | 31 | 1800/0.2 |
| [125] | Two-Stage | 1200 | Bulk CMOS | 7000 | 2 | NA | 1300 | 10/NC |
| [129] | Strong Arm | 90 | Bulk CMOS | <570 | 27 | 1 | 32 | 25/NC |
| [132] | Double Tail | 90 | Bulk CMOS | 165 | 9 | 1.2 | 225 | 10/NC |
| [133] | Double Tail | 90 | Bulk CMOS | 142 | NA | 1 | 17 | 1000/NC |
| [134] | Double Tail | 65 | Bulk CMOS | 1300 | NA | 1 | 0.06 | 2/NC |
| [135] | Double Tail | 90 | Bulk CMOS | 122 | 13 | 1 | 40 | 1/NC |
| [137] | Double Tail | 180 | Bulk CMOS | 800 | 8 | 0.8 | 576 | 5/NC |

## Analog Building Blocs

### 4.1.2 Amplifiers

Switched capacitor analog is proven first-class candidate for critical analog function implementation in mixed-signal systems. Fully compatible with modern digital cmos they required amplifiers, capacitors, and clocked switches.

Amplifiers' role in the high-accuracy systems is twofold: either in delta charge flow or in charge transfer implementation the amplifier preserves the charge stored on a capacitor and maintains the signal, and in a charge transfer implementation they also are responsible for moving charges from one capacitor into another.


Figure 4.5 Family tree of common amplifiers architecture

Depending on the applications many amplifier topologies have emerged. A non-exhaustive list of common topologies is, in Figure 4.5, grouped into three categories: RF, Single Stage, and MultiStage.

Focused on a high gain and high-speed amplifiers, all amplifiers for RF communications are not suited for the conception of an ADC. Indeed, they reach with difficulty 20 dB of DC Gain and are power hungry [138, 139].

The analog design insight over temperature in Section 2.2.2 highlight the difficulty to achieve a stable high-gain over temperature and a high-speed amplifier based on a single transistor performance. Therefore, high-gain amplifiers usually use either cascode and multi-stage architectures [140]. In a multi-stage amplifier, each stage contributes in its simplest form as an extra pole
and an extra zero. In this regard, to ensure the Barkhausen stability criterion, phase compensation schemes are required to obtain a good phase margin. To the contrary, high bandwidth amplifiers use a single-stage architecture, high bias current, and short channel devices.

Among single stage amplifiers, inverter-based amplifiers are often used in ADC and wellreputed for their low-power consumption [141, 142]. Nevertheless, limited bandwidth and the biasing of transistors based on the change of the supply voltage are not suited for a high-speed ADC in an automotive environment. To reduce the power consumption of amplifiers and reduce analog design constraint, the one could implement a continuous-time comparator with a push-pull stage as a comparator based ADC. This has been discussed in [143], to build an 10-bits pipelined ADC whose power consumption is 2.5 mW at 7.9 MSamples/s in $0.18 \mu \mathrm{~m}$ CMOS technology. Nevertheless, this comes at a cost of an increased complexity in the digital switching more sensitive to jitter.


Figure 4.6 Repartition for $\Delta \Sigma$ and Pipelined over Years 1997-2017 of ISSCC and VLSI ADCs in [8]

Figure 4.6 represents the repartition over years of usual topologies for technology over 65 nm . For the sake of clarity, only four topologies have been selected. Furthermore, for a given year, the results are stacked such that the total number of publications and the number of publications using one topology is represented. For the $0.18 \mu \mathrm{~m}$ CMOS process, most of the publications have been published between 2001 and 2008. Over this period, the Folded-Cascode (FC), Two-Stage (TS), and Gain-Boosting (GB) were mainstream with a large preference for folded cascode amplifier either alone or followed by a source follower stage to enlarge the output swing.

## Analog Building Blocs

Traditionally, folded-cascode OTA has been preferred for high-speed switched capacitor applications [144, 145] because of their high DC gain and GBW. This architecture candidate is proven to operate under low voltage conditions, even for larger process node size: down to 0.7 V [146, 147]. The Telescopic OTA (Tele.) provides better current efficiency, hence consumes less power, but suffers from limited output swing [148]. Such a limitation is circumvented by the use of pseudo-differential architecture as in [149].

The Table 4.2 lists some amplifiers used in ADC between 12-bits and 14-bits of resolution.
Table 4.2 OTA Performances

| Ref. | Tech. <br> $[\mu \mathrm{m}]$ | Topology | Gain <br> $[\mathrm{dB}]$ | UGF <br> $[\mathrm{MHz}]$ | PM <br> $\left[{ }^{\circ}\right]$ | Load <br> $[\mathrm{pF}]$ | Out Swing <br> $[\mathrm{V}]$ | Supply <br> $[\mathrm{V}]$ | Power <br> $[\mathrm{mW}]$ |
| :--- | :--- | :--- | ---: | :---: | ---: | :---: | :---: | :---: | :---: |
| $[146]$ | 0.18 | TS (FC+SF $\left.{ }^{1}\right)$ | 50 | 10 | 80 | 4 | 0.5 | 0.7 | 0.055 |
| $[149]$ | 0.18 | Pseudo-Diff | 130 | NA | 70 | NA | $2^{2}$ | 1.8 | 16 |
| $[150]$ | 1.6 | FC GB | 90 | 116 | 64 | 16 | 4.2 | 5 | 52 |
| $[151]$ | 0.18 | TS | 88 | 250 | NA | NA | $2^{2}$ | 1.6 | 27.4 |
| $[152]$ | 0.35 | TS | 80 | 1400 | 62 | 2 | NA | $\pm 1.25$ | 11.5 |
| $[153]$ | 0.13 | FC GB | 85 | 4750 | 50 | 1.6 | 1.2 | 1.5 | NA |
| $[154]$ | 0.18 | Tele. GB | 102 | 1200 | NA | 0.48 | NA | 1.8 | 1.7 |
| $[155]$ | 0.18 | Buffered TS | 81 | 1500 | 68 | 0.5 | NA | 1.9 | 22.8 |

For a $0.18-\mu m$ technology, the Folded Cascode OTA with Gain Boosting or a Telescopic OTA with gain boosting are the best candidates. In order to cope with $10 \%$ power supply variations and a large output swing needed, the Folded Cascode OTA with Gain Boosting is preferred. The advantage of this solution is a reduced area overhead compared to a two-stage implementation with a greater bandwidth achievable.

Before diving into the design of a complex OTA over temperature, let us start with simpler circuits: the comparators.

[^2]
### 4.2 Latch comparator design

### 4.2.1 Use case

The hybrid pipelined architecture contains an $\mathrm{I} \Delta \Sigma$ stage followed by an algorithmic stage and a SAR stage. In principle, all stages share the same common-mode and reference voltage levels. In addition, the proposed hybrid converter should operate from $-40^{\circ} \mathrm{C}$ up to $+175^{\circ} \mathrm{C}$. Each one of these stages imposes different constraints on the amplifier and the comparators within.

As a trade-off between output swing, linearity, and gain at a given speed to realize the ADC, some constraints can be relaxed by implementing at least a 1.5-bit encoder for the first two stages. From the review done in Section 4.1.1, a switched capacitor analog subtraction is preferred in this regard for the reduced temperature variation of the capacitor over the current variation of the double differential pair variation.

The incremental and the algorithmic stages are closed-loop converters. Therefore, the only effect of errors introduced by the comparators is to increase the amplitude of the residue passed on to the following stage. Those two first stages are fault tolerant while the comparator errors do not exceed a rather relaxed level of non-correctable error.

From a design point of view, both the strong arm and the double tail comparator do not keep the result from a clock period to another. Therefore, they are followed by an RS-latch in charge of keeping the decision made for the digital circuits. This RS-latch is thus the load seen by the comparator.

### 4.2.2 Strong Arm Latch vs Double Tail


(a) Strong-Arm

(b) Double Tail

Figure 4.7 Comparators designed for the temperature
The Strong ARM (SA) latch depicted by Figure4.7a has been chosen for its rail-to-rail output and a quite fast response with small power consumption. The Double-Tail architecture is a promising candidate for low-power, reduced voltage, and scaling.

### 4.2.2.1 Delay

The detailed operation of the SA latch has been studied thoroughly [156, 157]. In a nutshell, the reset state ( $\mathrm{CLK}=0 \mathrm{~V}$ ) sets the transistors M4-M5 that are in a deep sub-threshold region, and the outputs are pulled up to $V_{D D}$ by M8-M9. No current flows in the differential pair because M1 is also off. Once the clock is active (CLK= $V_{D D}$ ), M1 turns on hard in the linear region, and M2-M3 convert the differential input voltage $\Delta V_{i n}$ into a current that pulls down the voltages at the sources of NMOS devices M4-M5 until they start to conduct. Once $V_{\text {outm }}$ or $V_{\text {outp }}$ reach $V_{D D}-V_{t h p}$, M6-M7 turn on and the cross-coupled inverters regenerates the voltage imbalance $\Delta V_{\text {out }}\left(t_{\text {lin }}\right)=V_{\text {outp }}\left(t_{\text {lin }}\right)-V_{\text {outm }}\left(t_{\text {lin }}\right)$. In order to derive $t_{\text {lin }}$, we will assume that the discharge rate is constant as well as $C_{C}$ and $C_{L}$ : the total capacitance loads at the sources of M4-M5 and the total capacitance load at the output nodes.

$$
\begin{array}{r}
t_{\text {lin }}=V_{\text {thp }} \frac{C_{L}+C_{C}}{I_{M 2, M 3}} \\
\Delta V_{\text {out }}\left(t_{\text {lin }}\right)=\frac{I_{M 3}-I_{M 2}}{C_{L}+C_{C}} t_{\text {lin }} \tag{4.2}
\end{array}
$$

The regeneration to fully restored logic values ( $V_{l o g i c}$ ) denoted by $t_{r e g}$ is given by equation (4.3). The total propagation delay of the comparator is then the sum of $t_{l i n}$ and $t_{\text {reg }}$.

$$
\begin{equation*}
t_{\text {reg }}=\frac{C_{L}}{g_{m 4, m 5}+g_{m 6, m 7}} \ln \left(\frac{V_{\text {logic }}}{\Delta V_{\text {out }}\left(t_{\text {lin }}\right)}\right) \tag{4.3}
\end{equation*}
$$

To reach the maximum speed, transistors in the differential pair and of the current source are biased in strong inversion according to Figure 2.24. With a quadratic model leading to the approximate $g_{m} / I_{d} \approx 2 / V_{o v}(T)$, the variation of the delay with respect to the temperature can be found to be

$$
\begin{equation*}
\frac{1}{t_{l i n}} \frac{\partial t_{l i n}}{\partial T}=\left(C_{L}+C_{c}\right)\left[\alpha_{\nu t h p}\left(\frac{g_{m 2, m 3}}{I_{d 2, d 3}}(T)-\frac{1}{V_{t h p}(T)}\right)+\alpha_{\mu}\left(\frac{T_{0}}{T}\right)\right] \tag{4.4}
\end{equation*}
$$

The variation of time spent in the linear phase is thus minimized for a small $g_{m} / I_{d}$ and a low$V_{t h}$ transistor. And the delay unconditionally increases in this architecture with the temperature.

Among methods to prevent the floating drain of the differential pair transistor, the solution presented in [128] also affects the speed of the decision as demonstrated in Appendix B.

In comparison, the double tail (DT) comparator [132], shown in Figure 4.7b, is becoming a popular alternative to the SA comparator in the past few years, together with its variations [135, 137, 158]. The key idea is to split the pre-amplification from the latch to decouple the constraints, and to increase the voltage headroom. This section develops an original model for the propagation
delay taking into account the current drawn by transistors M6-M7 to improve the accuracy of the previously attempted model [137].

Briefly, during the reset phase (CLK=0V), the tail transistor M1 is off and transistors M4-M5 are on. The drains of M2-M3 are pulled up to $V_{D D}$ which discharge to the ground the output nodes of the cross-coupled latch thanks to M6-M7. This is possible because M12 is driven by a complementary clock signal. Once the clock toggles to $V_{D D}$, M4-M5 turn off, M1 turns on and the differential pair M2-M3 discharges the internal nodes $V_{\text {Dip }}$ and $V_{\text {Dim }}$ to the ground, at slightly different rates: $I_{M 2,3} /\left(2 C_{D}\right)$. Transistor M12 turned on and $V_{D i p}$ and $V_{D i m}$ translated by M6-M7 into a current imbalance at the output nodes, the output voltages are ramping up at a rate of $\left(I_{M 12} / 2-I_{M 6, M 7}\right) / C_{L}$. This until the drain voltage of M8-M9 has risen $V_{t h n}$ above ground, when one can consider that regeneration takes over and the currents drawn by M6-M7 no longer matter.
$t_{l i n}$ is deduced by the equation (4.5)

$$
\begin{equation*}
t_{l i n}=\frac{C_{D}}{2 C_{L}}\left(\frac{g_{m 6, m 7} V_{D D}-I_{M 10, M 11}}{g_{m 6, m 7} I_{M 2, M 3}}+\frac{C_{L} \sqrt{\xi}}{g_{m 6, m 7} I_{M 2, M 3}}\right) \tag{4.5}
\end{equation*}
$$

where

$$
\begin{equation*}
\xi=\left(g_{m 6, m 7} V_{D D}-I_{M 10, M 11}\right)^{2}+4 V_{t h n} \frac{g_{m 6, m 7} I_{M 2, M 3}\left(C_{L}\right)}{C_{D}} \tag{4.6}
\end{equation*}
$$

and $\Delta V_{\text {out }}\left(t_{\text {lin }}\right)$ is given by equation (4.7)

$$
\begin{equation*}
\Delta V_{o u t}\left(t_{l i n}\right)=V_{o p}-V_{o m} \approx \frac{g_{m 6} I_{M 2}-g_{m 7} I_{M 3}}{\left(C_{L}\right) C_{D}} t_{l i n}^{2} \tag{4.7}
\end{equation*}
$$

Similarly to the Strong Arm latch, the regeneration time is given by equation (4.8), and the total delay as the sum of (4.5) + (4.8).

$$
\begin{equation*}
t_{r e g}=\frac{C_{L}}{g_{m 10, m 11}+g_{m 8, m 9}} \ln \left(\frac{V_{\text {logic }}}{\Delta V_{\text {out }}\left(t_{\text {lin }}\right)}\right) \tag{4.8}
\end{equation*}
$$

The minimization of temperature variation of the delay comes by the minimization of the value $4 V_{t h n} \frac{C_{L}^{3}}{g_{m 6, m 7} I_{M 2, M 3}\left(C_{D}\right)}$ and the minimization of the thermal dependence of $\frac{g_{m 6, m 7} V_{D D}-I_{M 10, M 11}}{g_{m 6, m 7} I_{M 2, M 3}}$. The latter can be minimized for low $\frac{g_{m}}{I_{d}}$ of the differential pair transistor and a large voltage overdrive of transistor M6, M7.

### 4.2.2.2 Input Referred Offset

As explained by Razavi for the Strong-Arm Latch in [157], the dominant contributor to the offset, are the transistors in the differential pair. Exploiting the small-signal model represented in Figure 4.8a, the input referred offset is given by equation (4.9).


Figure 4.8 Latches Small Signal Models

$$
\begin{align*}
\frac{v_{\text {offset }}}{2}\left(\frac{g_{m 3}}{1+s \frac{C_{c m}}{g_{m 5}}}+\frac{g_{m 2}}{1+s \frac{C_{c p}}{g_{m 4}}}\right) & =\left(g_{m 4}+g_{m 6}-g_{m 5}-g_{m 7}-s\left(C_{L p}-C_{L m}\right)\right) v_{\text {outc }}  \tag{4.9}\\
& +v_{\text {outc }}\left(\frac{g_{m 5}}{1+s \frac{C_{c m}}{g_{m 5}}}-\frac{g_{m 4}}{1+s \frac{C_{c p}}{g_{m 4}}}\right) \\
& +v_{\text {inc }}\left(\frac{g_{m 3}}{1+s \frac{C_{c m}}{g_{m 5}}}-\frac{g_{m 2}}{1+s \frac{C_{c p}}{g_{m 4}}}\right)
\end{align*}
$$

The equation (4.9) fits the explanation given by both [157] and [159]: the output capacitance contributes to the dynamic offset. Both expect a small mismatch for large capacitors due to the proportion of the error committed by a non-ideal manufacturing process over the size of the capacitance. For small capacitance at the output, the offset is greater. In addition, both the input and output common mode voltage have an impact on the offset. The input common mode voltage ( $V_{\text {inc }}$ ) in our converter is already set. And the higher the output common mode voltage ( $V_{\text {outc }}$ ) is, the higher the offset will be.

By the way, the small signal model of the DT latch results in the approximation of (4.10). The offset originates from the mismatch, in the same manner, it is in the SA latch: a dynamic offset and a static one.

$$
\begin{align*}
-\frac{V_{\text {offset }}}{2} & \approx V_{\text {outc }} \frac{\left[s\left(C_{L 1}-C_{L 2}\right)+\left(g_{m 1}+g_{m 2}\right)-\left(g_{m 3}+g_{m 4}\right)\right] s\left(C_{g 5}+C_{g 6}\right)}{2\left(g_{m 11}+g_{m 10}\right)}  \tag{4.10}\\
& +V_{c} \frac{\left[s\left(C_{g 5}-C_{g 6}\right)+\left(g_{m 5}-g_{m 6}\right)\right]}{g_{m 11}+g_{m 10}} \\
& +V_{i n c} \frac{g_{m 11}-g_{m 10}}{g_{m 11}+g_{m 10}}
\end{align*}
$$

The DT offset abide the input/output common mode alteration, and with the mismatch of parasitics. Thus, both outputs shall be connected to almost similar cells. An RS-latch fits this purpose as it also keeps the decision made once the comparator is reset.

### 4.2.3 Simulation Results

In order to check specific parameters of the comparators designed, a test bench has been set-up to extract the delay, the offset, the hysteresis, the kickback and the power consumption. The test bench represented in Figure 4.9 consists in the generation of a triangle stepped differential input voltage. The output of the RS-latch is thus a window whose edges correspond to the offsets and their difference is the hysteresis. The time span between the clock rising edge and an edge of this window coincide with the delay of the comparator and of the RS-latch.

(a) schematic

(b) test signals

Figure 4.9 Extraction of comparators' characteristics in spice simulation for fast Monte-Carlo Analysis of simulations

To extract the common mode and the differential kickback, capacitors on the inputs ( $C_{k}$ ) are connected to the desired input voltages while the comparator is reset (CLK=0 V). When the clock triggers the comparator, switches are already open. The voltage across $C_{k}$ is sampled before the reset.

Thus, the error between the ideal input voltage and the sampled voltages gives us the kickback of the comparator for a capacitive load $C_{k}$. As the comparator is used in a fully differential architecture, the common-mode kickback has less importance than the differential kickback has.

A Strong-Arm and a Schinkel-Double-Tail have been designed for the same offset standard deviation. Once laid out as in Figure 4.10, and parasitic extracted, a 100 point Monte-Carlo analysis of their characteristic inside the test bench is performed.

Figure 4.11a represents the offset standard deviation over temperature. As agreed in the design phase, both architectures present a similar offset profile. As explained in [160], the offset variation over temperature is tightly linked with the inverse of $g_{m} / I_{D}$ variation.


Figure 4.10 Layout of slow version of comparator designed made to respond in maximum 3 ns with a footprint of $28 \mu \mathrm{~m} \times 16 \mu \mathrm{~m}$

Figure 4.11 b depicts the 3- $\sigma$ delay variation over temperature of both architectures. For a differential input voltage of $800 \mu \mathrm{~V}$, the maximum delay increase with the temperature. The average response time of the SA latch varies from 2.3 ns to 2.53 ns . This represents a variation of $460 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. While the standard deviation shrinks from 0.22 ns at $-40^{\circ} \mathrm{C}$ to $0.15 \mathrm{~ns}+175^{\circ} \mathrm{C}$, the maximum delay is almost constant over temperature. In the same condition, the DT latch exhibits an average time increase of $3333 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. The main contributor to this temperature sensitivity is the differential pair transistor of the pre-amplifier as the design for low-offset gives more weight to the first stage. This value matches the results of a low- $V_{t h}$ transition frequency temperature sensitivity for the designed current of $20 \mu \mathrm{~A}$ in differential pair transistors. However, the DT latch features a response time process variation increasing with the temperature as 0.15 ns at $-40^{\circ} \mathrm{C}$ to $0.2 \mathrm{~ns}+175^{\circ} \mathrm{C}$, close from the values of the SA latch.

In the Figure 4.11c, the differential kickback is computed at the sample time since its effect will be seen when the decision is taken. While the temperature improves the differential kickback of the Strong ARM, the one of the double tail is more stable and is seven times smaller. Moreover, the kickback of the double tail is one order of magnitude lower than the kickback of the Strong ARM. So, the Double Tail is less prone to error. With a $600 \mu \mathrm{~V}$ of differential kickback for the Double Tail, this comparator introduces an error that is equivalent to 11.7 bit LSB for a differential input voltage of 1 V . In comparison the Strong ARM latch introduce an error equivalent to 9.4-bit LSB.

Figure 4.11d presents the electrical simulation of comparator power consumption from $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$ at 100 MHz . In both topologies, the power consumption increases as temperature rises. The Strong ARM average power consumption is $34 \mu \mathrm{~W}$ varying $592 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ over the temperature range while the Double Tail topology exhibits a $74 \mu \mathrm{~W}$ average power and $535 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ variation over the temperature range. Considering power consumption, one may conclude that Strong ARM has lower power consumption. However, Double Tail depicts a smaller variation $\Delta P / P\left(T_{0}\right)$ with respect to the temperature.


Figure 4.11 Delay, Offset, Kickback and Power consumption of designed comparators over temperature after layout parasitic extraction

Even if a Monte-Carlo analysis of $6 \sigma$ process and mismatch parameter variations has been performed over temperature for each comparator, in the Table 4.3, only the worst value of the post layout simulations is presented.

According to these results, for low-power systems without calibration on comparators, the Strong ARM latch is more appropriate. With a smaller size than the double tail and low power consumption, the Strong ARM fit well the requirements for a flash converter. The Double Tail is tailored for fast systems with a moderate requirement on the offset. Since the power consumption is inversely related to the squared standard deviation of the offset, a constraint on it makes this comparator consumes more than the Strong ARM. The Double Tail is far more efficient than it is with calibration which relaxes the offset constraint.

Verified by simulation, in both topologies a large transient current is needed. And the faster the latch should be, the more important the current is. While the Strong ARM latch requires a peak voltage of $300 \mu \mathrm{~A}$, the Double Tail requires twice this current.

Table 4.3 Post-layout simulation worst results over temperature and process for design comparators

| Criterion | Double Tail |  | Strong Arm |  |
| :--- | :--- | :--- | :--- | :--- |
|  | slow | fast | slow | fast |
| Offset $[\mathrm{mV}]$ | $\mu=0.6, \sigma<3.5$ | $\mu=0.7, \sigma<6.5$ | $\mu=0.3, \sigma<3.9$ | $\mu=-0.2, \sigma<5.3$ |
| Hysteresis $[\mu \mathrm{V}]$ | $<450$ | $<450$ | $<450$ | $<450$ |
| Peak KickBack [mV] | Diff.: $<4.7$ | Diff.: $<3.34$ | Diff.: $<37$ | Diff.: $<18.8$ |
| C_input $=100 \mathrm{fF}$ | Common: $<500$ | Common: $<230$ | Common: $<230$ | Common: $<173$ |
| Delay $\Delta \operatorname{Vin}=1 \mathrm{mV}$ | $<2.8 \mathrm{~ns}$ | $<1.4 \mathrm{~ns}$ | $<2.8 \mathrm{~ns}$ | $<1.4 \mathrm{~ns}$ |
| Delay $\Delta \operatorname{Vin}=20 \mathrm{mV}$ | Not Calculated | $<0.8 \mathrm{~ns}$ | Not Calculated | $<0.8 \mathrm{~ns}$ |
| Average Power $[\mu \mathrm{W}]$ | $<90$ | $<68$ | $<33$ | $<39$ |
| Peak Power $[\mu \mathrm{W}]$ | $<640$ | $<820$ | $<625$ | $<496$ |

### 4.3 OTA

Operational Transconductance Amplifiers (OTA's) are used in microelectronics applications to drive small capacitive loads at high frequencies. An OTA is basically an op-amp without any output buffer, preventing it from driving resistive or large capacitive loads. They are preferred over op-amps mainly because of their smaller size and simplicity. The OTA is based on a differential amplifier at the input. The purpose of an OTA is to generate a current proportional to an input voltage difference till they reach their current of saturation. This report is concerned with the design of a fully differential OTA, meaning there are two outputs. The difference in the output currents should be proportional to the difference in the input voltages.

### 4.3.1 Challenges

The proposed converter topology is composed of an Incremental- $\Delta \Sigma$, an Algorithmic, and a SAR. The first stage giving the residue of the conversion to the following stage, most of the OTA constraints corresponds to the desired expectation of the Incremental- $\Delta \Sigma$ integrator.

With a settling time-based approach, without calibration, the gain and the bandwidth of the OTA should ensure a cumulative settling-time error less than $1 / 2 \mathrm{LSB}$. Since the system is clocked at 100 MHz and a DFF responds in less than lns over the temperature range, we should account for 9 ns of settling time with the output voltage of the integrator following the equation (4.11) where $V_{i n}$ is held constant over the integration.

$$
\begin{equation*}
V_{\text {out }}[n]=V_{\text {in }} \frac{C_{s}}{C_{i}} \sum_{i=0}^{N-1} \frac{\left(1+\frac{1}{A}\right)^{i}}{\left(1+\frac{C_{s}+C_{i}}{C_{i} A}\right)^{i+1}} \tag{4.11}
\end{equation*}
$$

The error at the end of the integration is thus given by equation (4.12). This does not consider the bandwidth limitation effect.

$$
\begin{equation*}
V_{\text {error }}[n]=V_{i n} \frac{C_{s}}{C_{i}}\left(\sum_{i=0}^{N-1} \frac{\left(1+\frac{1}{A}\right)^{i}}{\left(1+\frac{C_{s}+C_{i}}{C_{i} A}\right)^{i+1}}-N\right) \tag{4.12}
\end{equation*}
$$

This leads to the minimum gain required for this amplifier. This minimum is the flat horizontal found in the Figure 4.12. The vertical parts of curves correspond to the area for which the speed of the amplifier could not result in an error below the desired error level. An optimum point blending performance is found and highlights by dots in this figure. This figure does not consider slew-rate and phase margin as the amplifier is supposed to be a first-order system with a tolerance to 1 ns of slewing.


Figure 4.12 Trade-off speed versus gain of the amplifier for the SC-Integrator of the I $\Delta \Sigma$

Therefore, a 12-bits accuracy requires a gain of 75 dB and a gain-bandwidth product of 952 MHz whatsoever the load is. As discussed in the Section 2.2.2.1, and in Section 2.2.1.2 there is no optimum solution to prevent the speed of the amplifier to fall over the temperature range without an adaptive biasing. Moreover, the bandwidth limitation is general and does consider the feedback factor $\beta$ of the configuration in which the OTA is. Let's consider the case of the first stage: the $I \Delta \Sigma$ whose integrator output is given to the following sub-ADC.

The feedback factor is given to be $C_{I} /\left(C_{S}+C_{I}\right)$ where $C_{I}$ and $C_{S}$ are the respectively the integration capacitor and the sampling capacitor. The equivalent gain-bandwidth product of the

## Analog Building Blocs

system in such configuration is the product $\beta G B W_{\text {OTA }}$. As the feedback factor is strictly less than 1, the minimum gain-bandwidth-product of the OTA shall be greater than $952 / \beta \mathrm{MHz}$. For the standard design of $C_{S}=C_{I}$, this requires a design of an OTA having a $G B W>1.9 \mathrm{GHz}$ even at high temperature and a DC Gain greater than 75 dB .

As the load seen by OTA varies from one clock cycle to another, only the worst case is considered for each stage. This corresponds to a 400 fF load on the first stage OTA, and a 1 pF for the second stage amplifier loading the SAR.

This stringent specification implies that a calibration-free ADC over the temperature range is not feasible. Nevertheless, both the gain and GBW limitation can be corrected by the use of digital calibration as in [161, 162].

In consequence, the expectation of the OTA is corrected downwards to save power and noise with only a sufficient DC Gain over the temperature. We, therefore, investigate the possibility to use a low-power, high-gain OTA for high-speed ADC over temperature. The GBW limitation remaining the only deficiency, a digital calibration shall correct it as well as the process mismatch of surrounding capacitors.

### 4.3.2 Design

From the review of amplifier topology in Section 4.1.2, the folded cascode amplifier is selected. The variation around this basis is represented in Figure 4.13. To operate even at reduce supply voltage, a standard high swing current mirror for the biasing circuit is preferred. Moreover, the input is a complementary differential pair to enlarge the input swing and increase the slew rate [144]. As the amplifier will also be used in unity gain configuration the input swing is approximately the output swing. The complementary differential pair overcomes limitations arising on a Folded Cascode in this particular situation.


Figure 4.13 Designed OTA with its common-mode feedback

This section decomposes the amplifier design into smaller analog blocks which are: the Complementary-Folded-Cascode (CFC), the Common-Mode Control, Buffers, and Current Mirrors for the Biasing.

The CFC architecture is a modified current steering architecture that incorporates a class AB cascode stage. In this section, the design focus on one of the possible trade-offs over the temperature which lead to reduced settling time error over process and temperature variations.

Among possible trade-offs, constant current, constant gm, and constant gain are only those achievable. The Section 2.2.1.4 reveals the existence of a zero temperature coefficient point for the current. Nevertheless, this point is found for a non-constant $g_{m} / I_{D}$ ratio where both gain and transconductance suffer from the temperature variation: the slew-rate is constant over a large temperature range while the gain and speed are severely degraded. As seen in Section 2.2.2.1, the transistor transition frequency admits no zero temperature coefficient which scales down the maximum achievable speed. The constant-gm candidate is often used in temperature aware design as it conserves the primary pole location. An extra circuit is required for the compensation of the process and voltage variation [163]. Then, the remaining option is a constant gain over temperature. This is feasible for very small current according to Section 2.2.2.2.

In consequence, we propose a design where the input stage and the cascode output experience each a different design choice to blend performances.

### 4.3.2.1 Input Differential Pairs

While the input stage targets very high speed, the second stage should ensure a sufficient current to limit the slew rate time. As discussed earlier, we tolerate a slewing of 1 ns . This given, the slewing current should be at least $375 \mu \mathrm{~A}$ in the first stage and twice as much for the second stage. This current fixes for us, the biasing current.

In Section 2.2.2.1, to achieve the maximum speed with reduced thermal dependence $L=L_{\text {min }}$ and a maximum current of $10 \mu \mathrm{~A}$ for a transistor with the size of $1 \mu \mathrm{~m} / 180 \mathrm{~nm}$. For such biasing, the intrinsic gain is given to be decreasing for a temperature rising according to Section 2.2.2.2. We expect then, a gain variation coming from this part of the design. But this is less relevant since most of the gain comes from the gain boosting cascode.

As the current and the transistor's length is now defined, their width is then defined by the $g_{m} / I_{D}$ methodology. This structure has been considered in another research work and can be studied in detail in [164-166]. We keep for the design the Unity-Gain Frequency equation defined as

$$
\begin{equation*}
\omega_{u g f}=\frac{g_{m 1 n, m 2 n}+g_{m 1 p, m 2 p}}{C_{L}} \tag{4.13}
\end{equation*}
$$

Therefore, the sum of NMOS and PMOS transconductance should be equal to 2.5 mS in typical conditions at $27^{\circ} \mathrm{C}$. The sizing adds an extra margin to take into account layout parasitics, process variations, and power supply variations of $10 \%$.

### 4.3.2.2 Cascode Stage

For the class AB cascode output stage, the gain, the current, and the output swing are key factors. As the current in the branch is already fixed by the slew-rate, the gain is of primary concern here.

Section 2.2.2.2 reveals a lessen sensitivity over temperature for $1 \mu \mathrm{~A}$ biasing current of a referential transistor sized at $1 \mu / 180 \mathrm{~nm}$. In order to slightly increase the gain, the cascode transistors are sized for $L=2 L_{\text {min }}$.

For the current sources at the folded node, a high impedance reduces the sensitivity to the power supply variations while the capacitance shall be minimized to improve the overall speed of the OTA. A good trade-off has been found for $L=3 L_{\mathrm{min}}$. As the threshold voltage temperature coefficient depends on the transistor's length, as the bigger $L$ is smaller this coefficient will be, the chosen $L$ offers a reduced temperature sensitivity compared to $L=L_{\text {min }}$.

Considering an output swing from 525 mV to 1.275 V , the transistors of the cascode part cannot be in strong inversion. As their drain-source voltage is increasing with the level of inversion, the maximum output swing will be limited to $V_{D D}-4 V_{D S}$. As the drain-source voltage increases by 100 mV from $27^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$, a reduced power supply of $V_{D D}-10 \%$ pushes the cascode transistors into the deep sub-threshold operating region at high temperature.

$$
\begin{align*}
4 V_{d s \max } & =\left(V_{G S s o u r c e, n}-V_{T H \text { source }, n}\right)+\left(V_{\text {GScascode }, n}-V_{\text {THcascode }, n}\right)  \tag{4.14}\\
& +\left(V_{G S s o u r c e, p}-V_{T H s o u r c e, p}\right)+\left(V_{G S c a s c o d e, p}-V_{\text {THcascode }, p}\right) \\
& =
\end{align*}
$$

where $V_{G S s o u r c e}-V_{\text {THsource }}$ represents the voltage overdrive of the transistor playing the current source of the folded cascode, and $V_{G S c a s c o d e}-V_{T H c a s c o d e}$ the voltage overdrive of the cascoding transistor. Let's suppose the margin split evenly across PMOS and NMOS transistors, the minimum voltage required is 0.335 V at $27^{\circ} \mathrm{C}$ for $\left(V_{G S \text { source, } n}-V_{T H \text { source, } n}\right)+\left(V_{G S c a s c o d e, n}-\right.$ $V_{\text {THcascode, } n}$ ).

Therefore, the wide-swing cascode biasing depicted by Figure 4.14 allows correct operation from an output voltage $V_{\text {out } \min }>V_{d s 3}+V_{d s 5} . M 2$ and $M 4$ act like a single-diode connected transistor to create the gate source voltage for M3. Including $M 4$ helps lower the $V_{d s 2}$ so that it matches $V_{d s 3}$. As $V_{g s 1}=V_{g s 4}, M 2$ and $M 3$ are pushed at the edge of the triode region such that $V_{d s 3}=V_{o v 3}$. In this operation mode, the transistors $M 2$ and $M 3$ are closer to the current


Figure 4.14 Wide-Swing current mirror for the biasing of the proposed OTA
insensitivity point with respect to the temperature defined in Section 2.2.1.4. As the transistor $M 5$ is no more in saturation for $V_{d s 5}=V_{o v 5}=V_{o v 1}-V_{o v 3}, V_{o u t \min }$ shall be greater than the voltage overdrive of transistor $M 1$. Thus the output swing is enhanced and the output resistance defined by the transistor M1.

For our application, the output swing is known and mainly defined by the voltage overdrive of one transistor for NMOS and one for PMOS. The design constraints are now relaxed and cascode transistors can be minimal to reduce parasitics on the output node which enhance both the speed and the PSRR frequency response [167].

### 4.3.2.3 Gain Boosting

To boost the DC gain, if appropriate, either a single-ended or a differential auxiliary amplifier can be envisioned. The single-ended boosting architecture uses four auxiliary op-amps to regulate the transconductance of cascode transistors and enhances the gain. It is first reported by [140]. However, the single-ended version of the boosters is associated with some undesired effects:

- Signal usually travels a longer path inside the booster and sees an extra pole from an internal current mirror. Therefore, the frequency response of the booster suffers, especially when optimizing the pole-zero doublet effect.
- Noises generated by the biasing circuitry inside the boosters are not correlated. This means the noise overhead associated with gain boosting is higher.

The problems are addressed by using a fully differential gain-boosting scheme. This improves the settling behavior and rejects the common source of noise. But fully differential amplifiers require a common-mode feedback which increases the area and injects thermal noise. A Sackinger
version of the gain boosting could also be used to reduce the length of the signal path inside the booster, and to reduce the noise generated by decreasing the number of transistors needed for the amplification.


Figure 4.15 Nested-Gain boosting for large gain OTA
In Figure 4.15, the small size of the Sackinger version is exploited to even more enhance the DC Gain by nesting the gain boosting. This nesting requires only small size transistors which do not connect large parasitics on the folding nodes of the core amplifier. For a common source transistor, the voltage noise is given by equation (4.15) which combines the thermal noise, the flicker noise, and the output resistance of the current source $r_{I d}$.

$$
\begin{equation*}
\overline{V_{n}^{2}}=\left(4 k_{B} T \gamma g_{m}+\frac{K}{C_{o x} W L} \frac{g_{m}^{2}}{f}+\frac{4 k_{B} T \Delta f}{r_{I d}}\right)\left(r_{o} \| r_{I d}\right)^{2} \tag{4.15}
\end{equation*}
$$

The noise reduction implies a large $g_{m}$ coming from a transistor in strong inversion to reduce the output resistance $r_{o}$. As the total noise is proportional to the output impedance of the common source configuration, the output resistance of the current source shall be large. To reduce the flicker noise, the area of the transistor shall be maximized and the transconductance minimized. Therefore an adjustment of the operation mode and the area is performed to reduce the noise spectral power. The decision is made as follows:

- the main gain boosting stage is designed with $L=2 L_{\text {min }}$ and transistors operate in strong inversion to reduce the thermal noise impact.
- nested gain boosting is designed with $L=4 L_{\text {min }}$ and transistors operate in moderate inversion to reduce the flicker noise while giving a larger DC gain.
- the current sources are cascoded, and regulated, to improve both the DC gain and the noise due to its output resistance.

The main gain boosting stage also impacts the settling of the overall OTA. For optimal settling, the speed of the gain boosting stage should respect the following criterion according to [150]

$$
\begin{equation*}
\beta \omega_{u g f}<\omega_{a d d}<\omega_{p 2} \tag{4.16}
\end{equation*}
$$

where, $\beta \omega_{u g f}$ is the closed-loop dominant pole frequency, $\omega_{u g f}$ is the open-loop unity-gain frequency, $\omega_{a d d}$ is the unity-gain frequency of the boosting amplifier and $\omega_{p 2}$ is the second pole frequency of the main amplifier (also the second pole of the local gain-boosting loop). In the current design, the second pole frequency of the main amplifier has been overlooked over temperature and process. This procedure has been applied then on a PMOS version of the gain boosting for the Complementary Folded Cascode.

### 4.3.2.4 Common-Mode Control

To regulate the common mode voltage of differential circuits, one could either use feed-forward compensation (CMFF) or feedback compensation (CMFB). The feedback compensation being more reliable than the feed-forward, the latter is disregarded.

CMFB's stabilize common-mode voltages for differential-mode analog systems by means of adjusting the common-mode output currents. The two differential output voltages are averaged to estimate the common-mode voltage, which is compared with the designated reference of the common-mode. The difference is then amplified and converted into the common-mode output current to adjust the common-mode voltage. Most of the currently used common-mode feedback circuits fall into the following four categories:

- Shunt Inverters CMFB
- Resistor-Averaged CMFB (RA-CMFB)
- Differential Difference Amplifier CMFB (DDA-CMFB)
- Switched-capacitor CMFB (SC-CMFB)

Whatsoever the realization is, some rules have to be fulfilled when designing a good CMFB circuit:

- First, a unity gain-bandwidth of the common-mode loop should be higher than the one of the input signal to prevent the decrease of the operational speed. Or at least equal.
- Second, common-mode loop compensation is necessary to ensure the common-mode stability.
- Third, a common-mode detector should have a linear characteristic.
- Finally, the performance of the fully differential amplifier needs to be maintained when the CMFB circuit is connected.

For a high-speed purpose, one could consider a continuous time CMFB (CT-CMFB). CT-CMFB are usually designed based on one bloc for sensing the error on the common-mode voltage and one amplifier it.

Nowadays the trend is to scale down the supply voltage, shunted parallel inverters are more and more used to sense the common-mode voltage. There is shunted CMOS inverters as in Figure 4.16a, but are considered not as a good practice since neither the current is well controlled nor the biasing point despite a very large output range allowed. Nevertheless, the inverter can be changed into a transistor in common source to better control the current such as in Figure 4.16b[168-170]. For a power supply voltage of 1.8 V , this solution turns out to be power hungry consuming more than the core itself.

(a) cmos version

(b) improved biasing

Figure 4.16 Shunt Inverters sensing CMFB

By the way, a CMFB can be decomposed into a sensing bloc estimating the current common mode and an amplifier block to apply the correction. Assuming that the gain of the amplifier is defined by the product of an effective transconductance and the output resistance, an output resistance variation also alters the DC Gain of the amplifier, violating the fourth rule. A resistive sensing circuit as in Figure 4.17a thus limits the gain of the OTA and draws a current between the two outputs $V_{\text {outp }}$ and $V_{\text {outm }}$ through averaging resistor $R_{A}$.

In order not to alter the DC Gain of the amplifier over temperature, the resistance of the common-mode sensing is replaced by two transistors in the differential pair resulting in a DDACMFB whose possible implementation is depicted by the Figure 4.17 b . The impedance seen is therefore near infinite. As a transistor generates a current proportional to the voltage applied at its gate, DDA-CMFB becomes a relevant solution. As the power supply reduces, the DDA variant suffers from the non-linearity of the current drawn. As the temperature increase, the effect is ever more pronounced. The operating range in which the common mode voltage can be corrected is much more limited compared to the one of a switched capacitor version. In addition, the CMFB circuit shall be faster than the primary amplifier whose common mode voltage is controlled. Therefore, both the current consumption and the area are tremendously increased for high-speed high gain OTA.


Figure 4.17 Typical continuous time CMFB

Considering an SC-CMFB, it is commonly assumed that the clock used is the same for the switched capacitor circuit surrounding the amplifier. With a standard SC-CMFB circuit as depicted by the Figure 4.18, the size of capacitors and the sizing of switches should be determined.


Figure 4.18 Standard SC CMFB circuit implemented

With respect to the DC Gain of the amplifier, the toggling of capacitor $C_{1}$ emulates a resistance connecting the output and the common mode voltage of reference. This equivalent resistance is evaluated as $1 /\left(C_{1} F_{c l k}\right)$ where $F_{c l k}$ is the clock frequency and $C_{1}$ the capacitor sampling $V_{c m}-$ $V_{B I A S N 1}$.

Assuming that the gain of the amplifier is defined by the product of an effective transconductance and the output resistance, the required transconductance $\mathrm{Gm}=\mathrm{gm}-\mathrm{gmb}=\mathrm{gm}=2.2 \mathrm{mS}$, a 75 dB gain results into an output resistance of $2.24 \mathrm{M} \Omega$. With $F_{c l k}=100 \mathrm{MHz}$, the capacitance $C_{1}$ should be around 4.4 fF . A standard SC-CMFB is not feasible considering mismatch and the parasitic of switches.

Therefore, a proposition is made for the design of the CMFB circuit to blend performances. This proposition consists in using an SC-CMFB and using a voltage follower to decouple the amplifier from the switched cap circuit. The benefits are twofold: First, the load seen by the amplifier is reduced and bumps up the unity gain frequency, and the phase margin. Second, the operating
range of the CMFB circuit is enlarged compared to the DDA-CMFB circuit without reducing the gain of the amplifier.

In order to improve the accuracy of the settling voltage, the transistor's size is $220 \mathrm{~nm} / 360 \mathrm{~nm}$. Concerning the settling time, the ratio capacitor $C_{2} / C_{1}$ is crucial. From the equation (4.17) issued in [171], one can intuit that the bigger the ratio is, the slower the amplifier is, and more accurate will be the settling. Considering charge injections and clock feed-through on $C_{1}$, they will have a reduced impact as the ratio $C_{2} / C_{1}$ is big and $C_{2}$ capacitors driven by buffers. By the way, the gain of the cascode approximate to $A_{c m}$ is assumed to be large to reduce the impact of biasing voltage variation. As a trade-off between settling speed and accuracy, the ratio is set to 3 . This means that $3 / 4$ of the new voltage is coming from its value at the previous clock step while $1 / 4$ from the common-mode mismatch.

$$
\begin{equation*}
V_{o u t c}[n]=\frac{C_{2}}{C_{1}+C_{2}} V_{\text {outc }}[n-1]+\frac{C_{1}}{C_{1}+C_{2}} \frac{V_{c m_{\text {ref }}}-V_{\text {bias }}}{1+\frac{1}{A_{c m}}} \tag{4.17}
\end{equation*}
$$

For the mismatch, the Pelgrom coefficient of cmm4t is $0.4 \% / \mu \mathrm{m}$. With a minimal size of $2 \mu \mathrm{~m}$ $\mathrm{x} 2 \mu \mathrm{~m}$ the mismatch coefficient of C 1 is $0.14 \%$ and on $\mathrm{C} 20.08 \%$.

In the proposed CMFB circuit of the Figure 4.13, the output buffer has 10 ns to settle accurately. The accuracy is based on the mismatch in the capacitor in the SC-CMFB circuit and the precision of the output voltage. To reduce the latter, the differential pair transistors of these buffers are sized at $L=3 L_{\min }$ to have a small gate capacitance and a large gain at a moderate intrinsic speed.

Buffers are not cascoded to allow a wider output swing than the core amplifier without suffering from a DC gain deficiency as they solely replicate their inputs. Then, the biasing current is $140 \mu \mathrm{~A}$ such that the unity gain frequency is set to be around 700 MHz . This corresponds to 7 times the speed of the clock. Therefore, most of the inaccuracy is due to the mismatch in the gain of the voltage follower set in unity gain configuration.

This buffer-sc-cmfb combination allows the design of high-gain amplifier in high frequency clocked system. This experiment is then verified over temperature and process variations.

### 4.3.2.5 Layout Consideration

The OTA is the core of the ADC analog and the performances of the full ADC heavily rely on the OTA. Therefore, the design blend constraints to reach technological limits. In the scope of the thesis, the reliability is of key concern in the design such that physical phenomenon in the manufacturing process are considered.

A folded cascode amplifier is an architecture sensitive to current mismatch at the folding node. Figure 4.19 represents the current error on the output node due to the mismatch. As the load is fully capacitive in most applications, the error is integrated. To minimize the error, the PMOS
transistors shall be matched in that error to the ideal current value is the same. The layout will thus ensure that mechanical stress, and temperature gradient seen are the same in these PMOS transistors.


Figure 4.19 The error generated on the output current based on the current mismatch due to the biasing

The remaining source of error is thus the transistors of the differential pair generating a $\Delta I_{3}$ error. By design, the common mode circuit adjusts $I_{3}$ to correct so that is remains only the error coming from $\Delta I_{1}$ and $\Delta I_{2}$ cancelling one another. Using a two differential pair (one in NMOS and one in PMOS), only the mismatch of NMOS transistors in the differential pair is compensated. As the area of PMOS differential pair is twice bigger than the area of NMOS one, $\Delta I_{3 p}<\Delta I_{3 n}$.

A requirement is a good matching in current of the PMOS differential pair current source, and the NMOS-cascode of the CFC-Folded Cascode OTA which supposes a better matching in the biasing circuit.

Since the principle is applicable for both PMOS and NMOS folding nodes, the layout is split into a group of low-vth NMOS and low-vth PMOS.

To reduce $\Delta I_{3}$, the layout is drawn with mechanical stress, the temperature gradient in mind with long-term viability to pay a careful attention to the current flow always in the same direction. Unfortunately, usual layout recommendation and matching analysis are typically carried out on simple rectangular transistors which become impractical for large W/L ratios of high-speed amplifiers. To be closer from test cases during matching analysis, the large differential pair is split into parallel smaller ones.

Among layout good matching techniques, a common centroid layout is usually the way of doing it. Suppose the gradient of stress or temperature is a linear function of the distance from the source of the stress, or from the hot spot, the average stress/temperature seen by a transistor in a differential pair is equivalent to the average stress concentrated on its centroid. As the respective centroids of the differential pair transistor are at the same position, the first order gradient is compensated. In Figure 4.20, the centroids are represented by circles for common-centroid and


Figure 4.20 Comparison of mismatch for common-centroid and interdigitated layout of a differential pair
interdigitated layout. The figure highlights the mismatch of centroids but also demonstrates the capacitive mismatch on the outputs.

As the transistors of the differential pair have an ever bigger W/L ratio, the differences are more pronounced. Splitting them in parallel chunks of differential pairs, with the following pattern:

## ABAB

BABA

BABA
ABAB
converges the centroids of A transistors and B transistors toward a common-centroid one without the capacitive mismatch on the outputs. Another advantage is a limited dispersion of transistors whose statistical mismatch is improved by a factor $1 / \sqrt{N}$ where $N$ is the number of parallel differential pairs as given by [172].

In order to use the OTA inside a medium-to-high-resolution ADC, the OTA shall exhibit a low-noise characteristic. The traditional method to cope with the noise is at the design stage to have transistors in strong inversion with low-impedance and large parasitic capacitance to limit the bandwidth of the noise. From a layout point of view, the interdigitated transistors of the large differential pair already display such abilities. Nevertheless, an often unconsidered source of noise is the substrate coupling noise.

As power supplies of surrounding elements suffer from large IR drops, the diffusion contact into the NWELL tub (resp. the substrate for the ground) can easily interfere. In a process with a p+ layer substrate, the phenomenon is found to be boosted by the higher conductivity of this layer. To limit the effect, the differential pairs are surrounded by a substrate guard ring connected to the potential of the transistor source. Then, either a large space shall be allocated in the layout
to increase the impedance of the coupling path or a deep trench isolation (DTI) can be used as represented in Figure 4.21. As the technology allows DTI and this technique reduces the spacing needed, a ring of DTI surrounds the sensitive differential pair. This way, the noise sensitive part has been isolated from a potential noise source.


Figure 4.21 Substrate noise coupling with a protection based on a) a NWELL guard ring and on b) a DTI one

Concerning other parts, there is only one ground connection for the positive and negative branch. For a reduced impedance of the coupling path coming from the ground, a single connection point for the two branches conveys the noise in the same manner to the outputs of the OTA. The design being fully symmetrical and being differential, the noise from a ground coupling cancels differentially. This is not the case for the power supply coupling since each branch has a separate power supply rail. Nevertheless, the NWELL tubs increase naturally the impedance of the substrate coupling path.

For the layout of the folding cascode, the L is different between the current source (A) and the cascode transistor $(B)$. The current through A transistors is twice as much trough $B$ transistors while the current matching even for surrounding variation shall be assured. To cope with these basic requirements the ABABAAAABABA pattern provides a common centroid for A transistors and B transistors with twice as much A than B. Moreover, both A and B are placed inside the same NWELL tub as depicted by Figure 4.22.

The weakness introduced in the current layout is the disunited layout of the biasing circuit and the OTA. Therefore, the matching of transistors in the biasing circuit and the OTA suffers from an extra term proportional to the distance separating them. An improvement would be to join the biasing/OTA transistor forming a current mirror in the OTA. In addition, the biasing


Figure 4.22 Layout pattern used for the regulated cascode layout inside the same NWELL tub


Figure 4.23 Gain Boosted CFC-Folded Cascode OTA layout $52 \mu m \times 128 \mu m$
voltages are propagated by METTP over the amplifier. This results in biasing voltages exposed to the surrounding of the chip and requires a reconnection for use in projects with more metal layers.

Concerning the biasing voltage of the current PMOS current sources, the cascode and the current source of the differential pair are not in common. In consequence, a mismatch is only partially corrected by the CMFB.

### 4.3.3 Simulation Results

Performance metrics of the OTA depend on its application. In our case, the metrics are the results of both small signal analysis and transient response after layout parasitic extraction:

- DC Gain - Slew Rate
- Unity-Gain Frequency
- Phase Margin
- Power Consumption
- Settling Error
- Noise


Figure 4.24 Test bench schematic for metrics extraction

For the sake of simplicity, the allotted time for the settling is defined by ( $T_{c l k}-T_{\text {nonoverlap }}-$ $T_{\text {digital }}$ ) which approximates 8 ns in worst cases.

The test bench depicted by Figure 4.24 sets up the OTA in a unity gain configuration, driving a capacitors $C_{L}=400 f F$ (then 1 pF ) wherein the IPROBE allows one to extract the open loop AC response through a PSTB analysis (DC Gain, Unity Gain Frequency, ...).

Then, the differential input voltage is a square wave signal from $\pm 500 \mathrm{mV}$ around the common mode voltage of 900 mV of period 16 ns . Both the power consumption, the slew rate, and the settling error is extracted from this transient simulation. The power consumption from the current of VDDA represented in Figure 4.25, the slew rate as the derivative of $V_{\text {outd }}$, and the settling error as the difference between $V_{\mathrm{ind}}$ and $V_{\text {outd }} 8 \mathrm{~ns}$ after the transition of $V_{\mathrm{ind}}$.


Figure 4.25 Transient waveform of the OTA in typical corner at $27^{\circ} \mathrm{C}$ for a power supply at 1.8 V and a load of 400 fF

Figure 4.26 represents variation of these metrics over temperature for different process corners. The trades made in the conception highlight a significant DC Gain, and Unity Gain Frequency drop in accordance with a biasing in moderate inversion without any compensation. This effect is more pronounced since by design the input common-mode is by $250-300 \mathrm{mV}$ away from the NMOS and PMOS $g_{m}$-zero temperature coefficient (GZTC).


Figure 4.26 Post-layout results of the designed OTA: DC Gain and Unity Gain Frequency across process variations

The designed OTA exhibits a large-gain stable at $3 \sigma$ over corners while at $6 \sigma$ the FS corner achieves a limited gain at the limit of the specification. This results from a shrinking current in the gain boosting for PMOS excessively slower than NMOS transistors regulating the cascode folding nodes.

Indeed, this correlates with settling error at 8 ns , for which the error at $6 \sigma$ in this corner corresponds to $800 \mu \mathrm{~V}$ on a $\pm 1 \mathrm{~V}$ jump while the others are below $400 \mu \mathrm{~V}$. Moreover, a discrepancy occurs at a sub-zero temperature in this corner since the output voltages buffering to estimate the common mode is based on PMOS differential pairs.

Furthermore, Figure 4.27a and 4.27b represent the average settling error and the extrema settling error for the capacitive load variations in the process. The solid lines correspond to the settling error for the typical value of the capacitive load while the translucent areas are for extreme values of the capacitive load of the process. Thus, the FS corner is more sensitive to the capacitive load variation than any other corners as revealed by the largest translucent area. In general,


Figure 4.27 Post-layout results of the designed OTA: Settling error in 8 ns across process variations
the overall values of the OTA reveal that it is possible to fully reset in a clock cycle in unity gain configuration. The settling error is small enough not to introduce a memory effect from sample to sample.

For a $3 \sigma$ design, such topology ensures a good response for a reduced power consumption of 2.2 mW with it biasing circuit. In the case of a $6 \sigma$ design, the power consumption is increased by $250 \mu \mathrm{~W}$ and this OTA architecture evinces a limit in the process control which in turn binds the feasibility of a robust high-speed ADC without calibration.

(a) $6 \sigma$ Phase Margin

(b) $6 \sigma$ Current Consumption

Figure 4.28 Post-layout results of the designed OTA: Phase Margin and Current Consumption

The settling error being strictly positive after an absolute value, a gamma distribution is assumed for which the TT corner is the maximum of probability while the other four corners represent extrema at N times the standard deviation of this distribution. Following this assumption, it is possible to estimate the percentage of ADCs requiring a calibration which corrects more than the gain and offset errors. Since the gain is not sufficient for the first stage integrator, the INL is affected as demonstrated in Appendix C.

Figure 4.29a represents the distribution of the error with the limit of the first stage to ensure 12-bits accuracy (red) and the second stage limit (green) without calibration. From this cumulative


Figure 4.29 Settling error distribution and estimation of working samples
distribution, we estimate the achievable accuracy according to the settling error at 8 ns . The expected working samples are thus $75 \%$.

Then, a noise analysis is performed at $175^{\circ} \mathrm{C}$ to estimate SNR degradation coming from the OTA. From the voltage noise density represented in Figure 4.30 up to 2 GHz , we extract the RMS value of the noise. This noise RMS value admits a maximum of $198 \mu V_{r m s}$.


Figure 4.30 Noise power spectral density at $175^{\circ} \mathrm{C}$ over corners and its distribution over temperature

### 4.4 LVDS receiver design

High-resolution ADCs are sensitive to the sampling clock. Figure 4.31 represents how the clock jitter affects the voltage sampled by the ADC , and the sample and hold circuit required at its input. With a possibility to reach 13.5 -bits of resolution for an input frequency as high as 10 MHz , the maximum jitter is thus $t_{\text {jitter }} \leq V_{L S B} / 4 \pi F_{\text {in }}=1.4 p s$.

(a) Aperture jitter representation

$$
\begin{align*}
S N R_{r m s} & =20 \log _{10}\left(\frac{1}{2 \pi F_{\text {in }} t_{\text {jitter }}}\right)  \tag{4.18}\\
E N O B_{\text {max }} & =\frac{S N R-1.76}{6.02} \tag{4.19}
\end{align*}
$$

Figure 4.31 Limitation of the SNR and ENOB owing to the variation of the clock period

In recent years low-voltage differential signaling (LVDS) has found broad application in consumer electronics, high-speed computer peripherals, telecom/networking, and wireless base stations. LVDS has distinct advantages in performance, power, noise, EMI reduction, and cost. At a rate of 100 MHz to 800 MHz the LVDS signal can reach as far as 10 m to 15 m in a twisted-pair cable link, or > 1m in a PCB trace pair. In addition, the power consumption is relatively frequency independent, while the power dissipated in $100 \Omega$ load at the input is often around 1.2 mW in a commercial chip. Usually used in time-sensitive applications and possibly long PCB trace, the LVDS is well suited for the transmission of the clock of high-speed or medium-speed and highresolution ADCs. The power budget for the LVDS receiver is then fixed to 1.4 mW to allow a margin for an operation at high temperature.

Based on the IEEE 1596 standard for the LVDS, the input differential voltage is in the range of 100 mV to 350 mV as the current of the H-bridge is supposed to be in the range of 1 mA to 3.5 mA and the termination load is $100 \Omega$. In order to select an accurate $100 \Omega$ resistance which does not vary much over temperature, it has been decided to externalize it off-chip. In order to decrease jitter, the design considers the minimization of the intrinsic noise as fundamental as the noise is integrated on the capacitive load of the receiver and the duty cycle shall be preserved.

According to the section 2.2.2, the noise, and the temperature frequency sensitivity are minimized for transistors in moderate or in the weak inversion region. To the contrary, to reduce transition time variations, transistors should operate in strong inversion. Therefore, a multi-stage topology has been selected to blend performances, Figure 4.32. The first stage is a medium-gain


Figure 4.32 LVDS clock receiver to designed for high temperature
amplifier to minimize the noise figure with $L=4 L_{\text {min }}$ to reduce the temperature sensitivity. The second stage further amplifies the difference with transistors in strong inversion and with a low gain and reduced parasitic capacitance of differential pair transistors to decrease the accumulated noise of the first stage. Then, the last stage is low-impedance and provides a large current to drive a capacitive load of 100 fF with steep transitions of 250 ps . The noise mostly defined by the first stage and the transition can then be adjusted by a single biasing current IPD100U. By default, the value of the biasing current is $100 \mu \mathrm{~A}$ based on the period jitter variation.


Figure 4.33 LVDS receiver duty cycle and jitter over temperature for $V_{c m}=400 \mathrm{mV}$

Simulation results depicted by Figure 4.33, represents the variation due to the temperature and the process variations. The process variations consider the transistor and the resistance alteration while driving a 100 fF capacitive load for a differential input of 100 mV : the minimum detectable voltage of an LVDS signal for a common mode voltage of 400 mV . The period jitter is degraded at low-temperature due to the output common mode voltage of the first stage increasing. In the worst-speed corner, the capacitive load is increased to 110 fF and the resistance is increased by $10 \%$. Over the manufacturing process variations, ensuring the correct operation over a large common-mode range becomes difficult. Due to this, the capacitive load is reduced to 60 fF to work over a large variation of the common-mode. Otherwise, this solution is able to drive a large capacitive load over the temperature range if the common mode voltage at the input of the receiver is closer from the ideal range as depicted by Figure 4.34 for $V_{c m}=1 \mathrm{~V}$.


Figure 4.34 LVDS receiver duty cycle and jitter over temperature for $V_{c m}=1 \mathrm{~V}$

Being sensitive to the input common mode voltage, most LVDS receivers require internal or external fail-safe circuitry so that under a specific link condition or failure the receiver's output will have a known logic condition, usually logic-high. This includes inputs that are either open, floating or shorted.

In favor of a fully integrated LVDS receiver, the fail-safe circuit is also inside the IC. The easiest realization of such circuit consists in biasing the $100 \Omega$ load by connecting it to supply via resistors. As represented in the Figure 4.35, this fail-safe function is a simple circuit consisting of three resistors connected externally to the receiver input pins such that the current through the $100 \Omega$ regenerates a sufficient voltage across it to set the CLK signal to $1 . R_{1}+R_{2}+R_{3}$ set the current through $R_{2}$ which define the differential voltage while $R_{3}$ set the common mode voltage. This approach operates when the inputs are floating. Unfortunately, this circuit introduces an internal offset in a normal condition which is unbalanced - degrading the duty cycle and increasing the jitter -. In addition to that, resistors inject power supply noise and thermal noise in the signal path.


Figure 4.35 In-path fail-safe circuit by the biasing with resistor R1 and R3

The in-path fail-safe design is similar to the external-biasing fail-safe approach, except that here R1 and R2 are integrated into LVDS receivers so the offset on VID is now a built-in voltage source. This circuit has been used extensively in some LVDS receivers [173].

To overcome major drawbacks of the prior fail-safe circuit, the failure detection can be in parallel with the signal path. As illustrated in Figure 4.36, this circuit is used in commercial LVDS receivers as in MAX9157 from Maxim Integrated. As shown in this figure, The common mode voltage is compared to a reference voltage $V_{r e f}$ usually taken as a $V_{D D}-V_{t h}$. In case the inputs are opened or floating, the current injected by the resistor $R_{1}$ rises the common mode voltage. The voltage ramps up at rate defined by $\left(R_{1}+R_{3}\right)\left(C_{p a d}+C_{\text {parasitic }}\right)$.


Figure 4.36 Parallel fail-safe circuit implementation

If the link voltage level is higher than the reference, its output goes to logic-high. Then, IsInvalid signal could block the receiver's output through an OR gate and the fail-safe function is activated. This functional design can work properly as long as the common-mode voltage is less than the reference voltage. So, PMOS transistors are preferred to not add an extra common mode voltage limit. Moreover, the parallel-fashion circuit has a much higher noise margin for both the common and differential modes without degradation on the duty cycle and jitter of the input differential signal.

The latter has been designed and sized for a maximum $V_{c m}$ of 1.32 V in a typical case, while in the worst speed corner the error is flagged for a common mode voltage of 1.23 V . This process dependence is necessary as the jitter increase as the clock receiver is slower.


Figure 4.37 Schematic of the parallel fail-safe circuit with its biasing circuit

## Analog Building Blocs

With less than 1 ps of period jitter, the proposed LVDS receiver design allows reaching an SNR of 84 dB . This corresponds to an ENOB of 13.6 bits over the full temperature range. In addition to that, the duty cycle at the output of the receiver corresponds to the duty cycle of the input clock with a maximum error of $1.1 \%$. Thus, the LVDS receiver could be used without causing damage in a conversion at 5 clock cycles per sample. At 6 clock cycles per sample, the period jitter is close to the maximum ENOB of the ideal ADC.

In this chapter, we discussed the design of analog building blocks of the ADC: the comparators, the OTA, and the LVDS receiver. After a temperature-aware analysis of both a Strong-Arm and a Double-Tail comparator, their design tries to reduce their temperature variation of both the speed and the offset. Post-layout simulation results encourage the use of Strong-Arm comparators for low-power application, and Double-Tail comparators for fully differential application sensitive to the differential kickback. The latter is well suited for charge-redistribution SAR ADCs, while the Strong-Arm comparator found application in the two first stages of the ADC. Concerning the design of the OTA, a gain boosting complementary folded cascode has been selected for its wide-swing, and the slew rate capability of class-AB amplifiers. Its design has been focused on the reduction of the settling error under PVT variations, and the noise reduction afterward. Despite a large DC Gain variation over temperature, the limiting factor to reach small settling errors is mainly the speed of the OTA. Finally, we designed an LVDS receiver for the specific needs of the ADC. A careful attention is paid to the period jitter limiting the maximum ENOB achievable. However, this chapter only presents simulation and post-layout simulation results. This is not sufficient to reuse them as validated IP blocks.

## CHAPTER 5

## TESTS AND MEASUREMENT RESULTS

Each block has been considered as an IP so far. In this regard, their performances are cross-checked by measurements over the temperature range of operation: from $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$.

This chapter presents the four different test chips designed during the thesis. These are listed in the table 5.1, and represented in Figure 5.1. The first test chip called DOE_COMP assesses comparators. There are two versions of it to characterize the fast comparators needed for the two first stages of our ADC, and for the slow version of them used in the last stage of our ADC. The second test chip evaluates the converter last stage (SAR), and the comparator in its environment. Called DOE_SAR, its goal is the measurement of the static performances of the SAR ADC. Then, DOE_ADC is the final test chip to evaluate both the static and the dynamic performance of the ADC , all stages combined.

Table 5.1 List of test chips during the thesis and their dates of measurements

| Test chip name | Test Circuit | Date of manufacture | Date of measurement |
| :--- | :--- | :--- | :--- |
| DOE_COMP slow/fast |  | 2 February 2017 |  |
|  | delay oscillator | - | $02 / 06 / 2018-02 / 09 / 2018$ |
|  | offset feedback | - | not tested yet |
|  | conventional offset | - | not tested yet |
| DOE_SAR | - | 2 February 2017 | $01 / 16 / 2018-02 / 02 / 2018$ |
| DOE_ADC | - | - | - |



Figure 5.1 Layout of the three test chip designed over the thesis to assess respectively the comparators, the SAR, and the ADC

The inner chip temperature measurement is therefore crucial for the comparison between simulation results and measures. Being a common component inside every test chips, for the sake of clarity, the chapter begins with its description.

### 5.1 Internal Temperature Measurement (for all test chips)

Due to the heat dissipation from the silicon to the ambient air, and the self-heating of components, the temperature inside the chip will be greater than the ambient temperature. In order to compare measurement with the simulation results, the temperature inside the chip should be measured.

As presented in section 2.2.1.1 in the Figure 2.15, the band-gap energy of the silicon decreases with the temperature. As the Fermi energy being a fraction of the band-gap energy, the temperature affects the Fermi energy as well with an almost similar variation. Based on the latter, the threshold voltage tracks the variation coming from the band-gap energy due to the temperature. In consequence, the simplest temperature tracker is a diode whose threshold voltage varies in accordance with these explanations.


Figure 5.2 Two possible configurations based on a single PNP: brokaw band-gap or diode mode to sense the internal temperature

The temperature measurement circuit consists in measuring the voltage across a diode with a constant forward current as depicted in Figure 5.2. With a bipolar transistor in diode mode, the voltage across the emitter and the collector follows the Shockley-diode equation and is almost linear with the temperature as in equation (5.1).

$$
\begin{equation*}
V(T)=n \frac{k_{B} T}{q} \ln \left(\frac{I_{b}}{I_{s}}+1\right) \tag{5.1}
\end{equation*}
$$

where $n$ is the number of diodes in parallel, $I_{b}$ the forward biasing current, and $I_{s}$ the specific current of the diode.

In practice the biasing current can be either a bench top source meter or a simple resistor. For the sake of simplicity, a resistor has been selected. For a power supply of 1.8 V , simulation performed demonstrates good results for a biasing resistance $R=33 \mathrm{k} \Omega$. Represented in Figure 5.3a, the diode voltage variation is between 220 mV and 350 mV across process corners for a temperature from $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$. The resolution achieved is about less than $1 \mathrm{mK} / \mathrm{mV}$. And Figure 5.3 b represents the non linearity of the solution with a resistor. If the differential measurement is preferred one could connect into the Browkaw configuration. Nevertheless, the differential value is highly nonlinear and drops from 16 mV to almost 0 at high temperature. The latter is not selected for our test for its lower resolution.

As the specific current and the current injected to forward bias the diode depend on the process and the temperature, and due to the non-linearity of the bandgap energy, a calibration should be performed before any other test. The voltage would be measured in a controlled temperature environment by steps of $5^{\circ} \mathrm{C}$ in the temperature range. This operation serves to calibrate the measure and to create a calibration table for the chip tested. For each sample of the chip, a calibration table has to be associated.


Figure 5.3 Internal temperature voltage sensing results for a best resolution of $0.6^{\circ} \mathrm{C} / \mathrm{mV}$ with a resistor $R=33 k \Omega$ as a current source

A parametric analysis varying the temperature over the range in 15 points gives the results presented in the Figure 5.3. The Figure 5.3a represents the variation of the voltage across the diode with the temperature. The voltage variation is 380 mV with a value of 730 mV instead of 732 mV in theory at $27^{\circ} \mathrm{C}$. This confirms the sizing of the design. The plot of the Figure 5.3 b represents the sensitivity of the voltage across the temperature range. As expected the sensitivity is about $-1.7 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ with a variation that is not linear with the temperature. The choice for a calibration table, instead of an approximate linear transformation to calculate the temperature, is based on

## Tests and Measurement Results

the desired accuracy for the application intended. Indeed, with a least square approximation of the linear transform the maximum error would be 2.4 mV or $1.4^{\circ} \mathrm{C}$ due to the curvature.

### 5.2 Validation of Comparators in DOE_COMP circuits

Among the available topologies in the literature, the most popular has been investigated in section 4.2: the Strong ARM latch and the Double Tail comparator. With a digital clocking scheme different between the SAR of the last stage and the two first stages of the hybrid ADC, a fast version and a slow version of comparators are targeted. The slow version is well-suited for the SAR for which the offset is the most stringent constraint. While for the two first stages, to wit, the Incremental- $\Delta \Sigma$ and the Algorithmic, require a comparator to make decisions very fast with less constraints on the offset.

For the slow version of comparators, the expected delay should be lower than 3 ns , while the offset does not exceed 10 mV . The hysteresis and differential kickback should be minimized. For the fast version, the delay should be a few hundreds of picoseconds. And the offset is not a big deal since the two first stage combined can be calibrated to cope with up to 50 mV of offset (amplifier offset plus the comparator offset taking into account the capacitive bench).

In consequence, comparators should be tested with respect to the following criteria from $-40^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$ :

- The power consumption
- The offset
- The time delay
- The noise

For the comparators test chip, DOE_COMP, there are three test patterns: one to estimate the delay, one to measure only the offset, and a last to estimate the offset, the noise, and the hysteresis. Respectively we called them test pattern A, B, and C. To this, two other measures are required: the power consumption of comparators and the temperature inside the chip.

DOE_COMP evaluates two different comparator topologies by the mean of dedicated test circuits. This test chip counts up to 20 comparators with 16 comparators under the test pattern C, 8 of each topology. Other test patterns can only test one comparator. Therefore, DOE_COMP counts two delay test pattern (Pattern A-SA and Pattern A-DTL) and two Offset Feedback test pattern (Pattern B-SA and Pattern B-DTL) to assess each topology. Due to its novelty, one extra Pattern A circuit is added to the test chip for diagnostic purpose with an external comparator. In consequence, DOE_COMP characterizes 10 Double-Tail latches and 10 Strong-Arm latches with 3 Patterns A, 2 Patterns B, 1 Pattern C and 4 frequency dividers to output high speed signals generated by Pattern A circuits, and to verify the clock connection.

Furthermore, one pad will distribute the clock signal CLK across the offset test circuits and their digital part. The signal of the clock is single-ended and will be generated using a 100 MHz reshaped sine wave.


Figure 5.4 Representation of test patterns which will be described in the following sections

For signal generation the Tektronic AFG3102C is at our disposal. On the PCB, a clock driver and an impedance adaptation are assumed close to the comparator test chip. Inside the chip, the clock signal reshaped with a Schmitt trigger is distributed differentially across the test chip (CLK and CLKB). A CLOCK_CONTROL signal is output in order to check to good-connection of the clock signal to test blocks.

The digital signals are generated by an NI-USB 8452 and drive directly pads of the test chip. Inside the IC, those signals are reshaped with a Schmitt trigger. Finally the test chip has 56 pads in total connected to the footprint of a CLCC68 package.

### 5.2.1 Power Consumption

To supply DOE_COMP, one power supply is connected to the comparators while another is connected to the remaining circuits. As both topologies of comparators are tested, we thus separate the power supplies of comparators of different topology to limit the interference in results. As presented in table 5.2, there are 12 pads for supply connections: VDDA<6:1> and VDD<6:1>. Therefore, we are able to measure both the comparator power consumption and the test circuit consumption without interference of one over another. For the sake of simplicity, there is one ground pad for all comparators, and one ground for the remaining circuits in DOE_COMP. These two forms a star connection to have the same reference between comparators and test circuits.

Table 5.2 Test pattern implemented to assess each comparator topology

| Test Pattern | Comparator Topology | Function | Power Supply |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | comparator | test circuit |
| Pattern A | Strong Arm | Measure the delay and the time to reset | VDDA<6> | VDD<6> |
|  | Double-Tail |  | VDDA<5> | VDD<5> |
| Pattern B | Strong Arm | Measure the offset by using a feedback loop | VDDA<3> | VDD<3> |
|  | Double-Tail |  | VDDA<4> | VDD<4> |
| Pattern C | Strong Arm | Measure the offset | VDDA<1> | VDD<l> |
|  | Double-Tail | by using the output $\mathrm{CDF}^{1}$ | VDDA<2> | DD |
|  |  | for a given input voltages |  |  |

To measure the power consumption, the power supply connections to DOE_COMP are cut. In normal operation jumpers connect them. For the consumption measurement, an amp-meter takes the place of a jumper.

To limit the variation on power supply pads from the chip consumption, an external capacitor of at least $1 \mu \mathrm{~F}$ should be connected to each power supply pads. The power supply should be able to provide 20 mA at 1.8 V for digital pads and a peak internal power consumption of 35 mA . For tests, the power consumption of one comparator is in average $20 \mu \mathrm{~W}$ at 1.8 V . This implies to be

[^3]able to measure an average current in the order of $11 \mu \mathrm{~A}$. A Keithley- 2000 series is appropriate with a possible accuracy in the sub micro-amps range. For measures, while only one comparator is connected in the Pattern A and B, the power supply of the Pattern C is connected to 8 comparators.

### 5.2.2 Test Pattern A: Delay Measurement Circuit

### 5.2.2.1 Bibliography

From an junction temperature of $-40^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$, the experimental measurements of the propagation delay pose an interesting challenge. Earlier works have used simple as well as complex circuits for delay extraction.

The easiest solution would be to externalize the clock and the outputs of the comparator to extract the delay by a high speed high resolution measurement device. Unfortunately, outputs drivers consumes much chip area, add extra delay, bond-wires inductances would alter the signal and the delay estimation too, and different length of cables between the clock of reference and the output generates unconditional error prone measurement system.

For a simple solution of delay measurement, one can generates a DC voltage proportional to the delay. In the case of a clocked comparator, continuous decisions made are averaged by a low-pass filter to externalize a DC voltage. Difficulties occur as a pulse indicates a "decision made" event whose width is sensitive to the parasitics and PVT variations. While the PVT variations can be alleviated by the employ of mathematical expressions for differential output pulses as in [174], it suffers of mismatch in parasitics seen by XOR cells within the pulse of reference generator and the generator of the "decision made" pulse.

For instance, high precision time interval measurement systems are commonly used in Telecommunications, nuclear science, frequency synthesis, measurement devices such as oscilloscopes and logic analyzers, and time-of-flight cameras are heavily relying on time-to-digital converters (TDC). In a nutshell, a TDC is made with a counter and delay line interpolation [175]. Such converters have a limited achievable accuracy in a technology based on the small delay cell (an inverter), the quantization noise, and the non-linearity in the time interpolation. The latter coming from variation in the delay elements of the smallest delay cell, as the cascade of delay cells increase, the integral non-linearity grows such that accurate measurement of large delay is challenging.

In contrast, measurement circuits based on Vernier delay line can achieve fine delay resolution.
Practical implementations of the delay line and interpolation are depicted by Figure 5.5. J.P. Jansson et al. uses the differential implementation represented in this figure. To estimate the delay a synchronous counter performs a coarse estimation of the delay while the recorded state of the




Figure 5.5 Some delay line implementation for the delay estimation and practical implementations of delay cells
delay line divides the clock of the counter into pieces of $\Delta T$ [175]. The recorded state of the delay line corresponds to the value stored by DFFs of the positive output of these delay cells.

That said, averaging results either in the time domain or by several TDC running in parallel mitigates the non-linearity: the improvements being inversely proportional to the square root of measurements. However, they are sensitive to PVT variations [176, 177] such that calibration is mandatory. Finally, this method does not timely occupy a silicon footprint for built-in self-test.

Finally, the ring oscillator can also be employed to estimate the delay as in [178] wherein perused different oscillators related to the device under test can accurately calculate the delay of element under test. In the case of [178] the delay of Through-Silicon Via for 3D IC is measured. This solution fit within a small silicon area with a large measurement range. Unfortunately, as the number of oscillators increase, mismatch of their instance is averaged and the calculus of the delay becomes even more tedious. Furthermore, it is difficult from the design phase to estimate the accuracy of measurement.

### 5.2.2.2 Delay measurement Principle

Therefore, we proposed a circuit to reliably measure the comparator's delay with a differential measure of frequency generated by an auto-oscillator with an estimation of the measurement accuracy early in its design phase. The generated frequency is then divided by an arbitrary ratio N to be measured. We choose $N=64$ to prevent high speed signal routing consideration.

The auto-oscillator generates a first frequency of reference without the comparator only based on digital cells. Then, with the same digital cells configuration the frequency is generated by fully
restored comparator's outputs in response to the comparators input voltages when the frequency trigger the comparator.


Figure 5.6 Schematic of the proposed measurement circuit and the delay test dimension
Figure 5.6 represents the auto-oscillator circuit connected to the comparator under test. Build around a central D-Flip-Flop generating our frequency CLKCMP, an inverter is used to generate the complementary clock with some delay ( $\approx 70 \mathrm{ps}$ ) to test the Double-Tail comparator.

CALIBN signal allows us to choose the generated frequency: the frequency of reference or the frequency with the comparator to extract the delay. As the comparator requires some time to reset, the required time to reset can also be extracted. To select whether we need to extract only the delay or the delay and the reset time of the comparator DLY_ONLY shall respectively be set to ' 1 ' and ' 0 '. And the RESET signal sets the CLKCMP signal to ' 0 ' which in turn resets the comparator under test. To change from the generation of one frequency to another, a reset is necessary.

For the sake of clarity, we comply with the following frequency names for each configuration possible:

| DLY_ONLY | CALIBN | Frequency Name |
| :---: | :---: | :---: |
| 1 | 0 | $F_{\text {CLKCMP1 }}$ |
| 1 | 1 | $F_{\text {CLKCMP2 }}$ |
| 0 | 0 | $F_{\text {CLKCMP3 }}$ |
| 0 | 1 | $F_{\text {CLKCMP4 }}$ |

When the signal RESET is released, the reset signal of the DFF is disengaged and CLKCMP keep its state. Few picoseconds later, the clock signal of the DFF rises to ' 1 '. This edge triggers the DFF which sets its outputs Q to ' 1 ', as depicted by the Figure 5.7 a and $b$. In consequence, the comparator makes a decision. The DFF is triggered either by the nor of $p$ and $m$ signal if CALIBN is ' 1 ' or by the inversion of CLKCMP if CALIBN is ' 0 '. The DFF is reset, and the oscillations begin.

For DLY_ONLY set to ' 1 ', the clock of the DFF (set_dff) is a delayed $\overline{C L K C M P}$. Therefore, the time of CLKCMP spend at zero is fixed and PVT dependent. While, for a DLY_ONLY signal set to ' 0 ', the signal set_dff depends from the generated pulse of the nor gate. In that case, the time that CLKCMP spent at zero is defined by the speed of the comparator to reset.

The frequency difference between the two modes defined by CALIBN corresponds to the mismatch of the MUX inputs selecting either CMPM or CLKCMP, and the delay of the comparator to make a decision. While, the difference introduced by the two states of DLY_ONLY corresponds to the difference of the delay and the time to reset the comparator. Thus, the proposed circuit is able to extract the delay of the comparator or the delay and the time to reset the comparator.


Figure 5.7 Measurement circuit transient behavior
As the same path is used for the generation of the frequency of reference and the frequency with the comparator under test, the PVT dependence of digital cells is the same in either generation case. Therefore, the differential measurement of the frequency cancels the PVT variations.

The calculation of the frequency in the normal operation mode (CALIBN='1' and DLY_ONLY=RESET='0') is given by the equation (5.2).

$$
\begin{equation*}
F_{\mathrm{CLKCMP} 4}=\frac{1}{N}\left(T_{\text {delay }}+T_{\text {set }}+T_{\text {rst }}+T_{\text {reset }}\right)^{-1} \tag{5.2}
\end{equation*}
$$

where $T_{\text {delay }}$ is the delay of the comparator, $T_{\text {reset }}$ the time the comparator takes to reset, and $T_{s e t} / T_{r s t}$ the time of the digital circuit to react. In detail, $T_{s e t}=2 T_{M U X}+T_{N O R}+T_{A N D 2}+T_{D L Y 2}+$ $T_{D F F}+T_{B U X 2}$ and $T_{r s t}=T_{M U X}+T_{D L Y}+T_{N O R 3}+T_{D F F}+T_{B U X 2}$.

In the calibration mode (CALIBN='0' and DLY_ONLY=RESET='0') the frequency is given by equation (5.3).

$$
\begin{equation*}
F_{\mathrm{CLKCMP} 3}=\frac{1}{N}\left(T_{\text {set }}+T_{r s t}\right)^{-1} \tag{5.3}
\end{equation*}
$$

The sum of the delay and the reset time is thus given by the equation (5.4).

$$
\begin{equation*}
T_{\text {delay }}+T_{\text {reset }}=\frac{1}{N}\left(\frac{1}{F_{\mathrm{CLKCMP} 4}}-\frac{1}{F_{\mathrm{CLKCMP} 3}}\right) \tag{5.4}
\end{equation*}
$$

When the DLY_ONLY signal is set to ' 1 ', the reset time of the comparator no longer matter, and $T_{\text {reset }}$ of the equation (5.2) and (5.4) is 0.

$$
\begin{array}{rc}
T_{\text {delay }} & =\frac{1}{N}\left(\frac{1}{F_{\text {CLKCMP2 }}}-\frac{1}{F_{\text {CLKCMP1 }}}\right) \\
T_{\text {reset }} & =\frac{1}{N}\left(\frac{1}{F_{\text {CLKCMP1 }}}+\frac{1}{F_{\text {CLKCMP4 } 4}}-\frac{1}{F_{\text {CLKCMP3 }}}-\frac{1}{F_{\text {CLKCMP2 }}}\right) \tag{5.6}
\end{array}
$$

### 5.2.2.3 Design Criteria

In this design, both set_dff and rst_dff are driven by the same signals: $p$ and $m$. To ensure the stability of the circuit the race condition to respect is defined by the equation (5.7) if DLY_ONLY='0'

$$
\begin{equation*}
T_{D L Y}+T_{N O R 3}+T_{m a r g i n}<T_{N O R 2}+T_{M U X 2}+T_{A N D 2}+T_{D L Y 2} \tag{5.7}
\end{equation*}
$$

and by equation (5.8) if DLY_ONLY=' 1 '.

$$
\begin{equation*}
T_{M U X}+T_{D L Y}+T_{N O R 3}+T_{m a r g i n}<T_{I N V}+2 T_{D L Y}+T_{M U X 2}+T_{A N D 2}+T_{D L Y 2} \tag{5.8}
\end{equation*}
$$

And this over the process and temperature variation which limits the measurement delay range of the circuit.

### 5.2.2.4 Measures

The basic setup for the test in this section is depicted by the Figure 5.8. This includes four power supplies, a frequency meter, a multimeter, an optional oscilloscope, and an optional current source.

Among power supplies, two are for the power distribution. One a 1.8 V for the core and one at 3.3 V for the level shifting needed of the digital signals connected to NI-USB boxes. The remaining two are dedicated to the input voltages applied at comparator's inputs.

The frequency meter should be plugged in the BNC signal of at the top of the motherboard named SA_DLY_FREQ1 and DT_DLY_FREQ1.


Figure 5.8 Bench-Top installation to measure the delay of comparators

Either a homemade software or LabView is required to drive the NI-USB boxes. In our case, they are driven by the Labview API provided into a C code, allowing us to drive pins of SPI port as DIO.

For all possible configurations of CALIBN and DLY_ONLY signals, we measure the frequencies generated for the following temperatures: $-40^{\circ} \mathrm{C},-25^{\circ} \mathrm{C},-10^{\circ} \mathrm{C}, 0^{\circ} \mathrm{C}, 27^{\circ} \mathrm{C}, 85^{\circ} \mathrm{C}, 100^{\circ} \mathrm{C}, 125^{\circ} \mathrm{C}, 150^{\circ} \mathrm{C}$, and $175^{\circ} \mathrm{C}$.

Since by design we fixed the frequency divider to be $N=64$, the delay is given for DLY_ONLY $=$ ' 1 ' by

$$
\begin{equation*}
T_{\text {delay }}=\frac{1}{64}\left(\frac{1}{F_{\mathrm{CLKCMP2}}}-\frac{1}{F_{\mathrm{CLKCMP1}}}\right) \tag{5.9}
\end{equation*}
$$

And the sum of the delay and the time to reset is given for DLY_ONLY = ' 0 ' by

$$
\begin{equation*}
T_{\text {delay }}+T_{\text {reset }}=\frac{1}{64}\left(\frac{1}{F_{\mathrm{CLKCMP} 4}}-\frac{1}{F_{\mathrm{CLKCMP} 3}}\right) \tag{5.10}
\end{equation*}
$$

Figure 5.9 represents the post-layout simulation results of the delay against the measurements results of the delay estimation circuit for three different samples. We notice that first, the delay after extraction of parasitics is superior to measured values for some chips. This can be explained by three main reasons. First, the transistor in the process from which samples are coming from can be more doped than the typical case. Second, the voltage which trigger cells in the circuit is not the same level as the logic level used in the Section 4.2.3. And third, a 5 kHz inaccuracy while measuring the delay generates a systematic error of 13 ps for an output frequency around 2.5 MHz .

From sample to sample, we experiment an error which varies from less than 10 ps to 107 ps in the worst case, at $175^{\circ} \mathrm{C}$ which correspond to an inaccuracy of 25 kHz . Or in other terms, an error


Figure 5.9 Post-layout delay results versus the estimated delay from the new proposed circuit
of $1 \%$ on the frequency. Despite that, the circuit provides results with an absolute maximum error of 60 ps without correction.

Then, the proposed delay measurement circuit is compared to existing circuits to measure the delay of analog component. The comparison in Table 5.3 highlights the small footprint of the proposed solution for a resolution in the order of few picoseconds which competes with traditional Time-to-Digital converter (TDC). Moreover, the proposed circuit achieves the best power consumption known. Nevertheless, toggling at very high frequency induces large transient peaks detected up to 1 mA .

Table 5.3 Comparison of delay measurement circuits

|  | $[175]$ | $[176]$ | $[179]$ | $[180]$ | proposed |
| :--- | :--- | :--- | :--- | :--- | :--- |
| technology $[\mathrm{nm}]$ | 350 | 40 | 350 | 65 | 180 |
| area $[\mu m \times \mu \mathrm{m}]$ | $2500 \times 3000$ | $1000 \times 300$ | 610000 | $120 \times 130$ | $40 \times 30$ |
| resolution $[\mathrm{ps}]$ | 12.2 | 100 | 0.61 | 2 | $5^{\dagger}$ |
| max error [ps] | 13 | 50 | 4.5 | 3.5 | 60 |
| measurement range $[\mu \mathrm{s}]$ | 202 | 0.003 | 327 | NC | NA |
| temperature range $\left[{ }^{\circ} \mathrm{C}\right]$ | $-40-+60$ | $-40-+125$ | $-30-+70$ | $0-+100$ | $-40-+175$ |
| power consumption $[\mathrm{mW}]$ | 40 | NC | 80 | 0.78 | 0.52 |

Measurements results confirm the operation of the proposed delay measurement circuit. With a reduced power consumption and a small area overhead, this circuit is well suited for advanced on-chip assessment of comparators over a large temperature range. This circuit has the potential

[^4]to estimate the offset as the input voltage difference for which the delay measured is the greatest. Furthermore, the measurement is expected to be only limited by the external frequency meter. Besides that, more accurate delay results could only be achieved with a TDC. And this circuit is surely a source of noise and EMC near sensitive components.

### 5.2.3 Test Pattern B: Offset Measurement Circuit by feedback method

### 5.2.3.1 Principle

This solution consists in regulating one input voltage of the comparator such that the comparator always has difficulty to make the difference. The differential input voltage applied is the offset. This circuit is an hysteretic control loop based on [181].

The advantage of such a direct control over the output voltage is the speed of the control loop. When the output voltage changes due to a transient, the time it takes for the control loop to begin to react is limited only by the propagation delays in the comparator and gate driver. There is no low-bandwidth error amplifier for an error signal to travel through. Thus, the hysteretic topology is the fastest control topology. This test allows to easily measure the offset for different common-mode voltage.

Nevertheless, the main disadvantages of this method are the slow convergence (few milliseconds) to the actual threshold value considering mismatch and PVT variations according to [182] with the intrinsic noise of the comparator which toggle outputs. Moreover, one circuit is able to test only one comparator at the same time.


Figure 5.10 Test bench for the offset simulation which including pads and wire bonding with the noisy transient simulation for a comparator of reference

The Figure 5.10 a represents the schematic view of the test while the Figure 5.10 b depicts the signal seen over the simulation of a comparator with 5 mV offset and 1 mV rms noise. This test circuit has only one mode and is always on. By beginning with a reference voltage $V_{\text {inp }}$ at 0 V , the offset voltage after few milliseconds will be at zero volt too. Then, the reference voltage steps up to
the desired common-mode voltage. Therefore, the comparator will detect the difference between the two, and its memorized output will be 1 . So, the charge pump circuit in the voltage generation bloc raises the OFB_OFFSET voltage. With one transistor in saturation while the other is blocked, the current to load the capacitor is approximately the current defined by the $I_{b}$ over a full clock period of CLK. This pursues until the offset voltage is greater than the reference voltage. In this case, the current that charges the load capacitor is $-I_{b}$. Thence, the offset voltage starts to oscillate around the real input referred offset of the comparator.

### 5.2.3.2 Bloc Description

As represented in Figure 5.10 a, this circuit takes as an input two currents of reference which control the slewing of the feedback voltage OFFSET. In addition to that, a reference voltage called $V_{\text {inp }}$ corresponds to the common-mode voltage at which we expect to test. The clock provided to the comparator control makes the comparator start a decision at its rising edge, while the comparator is reset when the clock is low. An SR-latch memorizes the output of the comparator under test before the reset. From the decision, the charge pump charges/or discharges an internal capacitor of 1.8 pF . The voltage generated OFFSET is used as the second input voltage of the comparator, and is connected to an output pad itself connected to an external capacitor to limit oscillations. Concerning the power supply, only one VDD and GND pins are needed. The voltage of the power supply is 1.8 V .

### 5.2.3.3 source of perturbations

In this circuit the external source of perturbations is the current source. Let us suppose the comparator operates in the same condition it will in the ADC, to wit $V_{D D}=1.8 \mathrm{~V}$ and $F_{C L K}=100$ MHz . The comparator makes a decision every 10 ns . Due to the latency in the feedback loop, the variation of the offset voltage $\Delta \mathrm{V}$ is thus defined by the slewing: $\Delta V=\frac{I_{b}}{C_{L} F_{C L K}}$.

In a first approximation, the error committed by the circuit with a $C_{L}=C_{L i n t}=1.8 p F, I_{b}=$ 500 nA is 1.38 mV around the real value. In order to match the requirement of the $500 \mu \mathrm{~V}$ around the offset, the minimal capacitance should be at least 5.3 pF . This can be easily achieved by connecting an I/O pad directly to the probe of the measurement device and adding an external capacitor out of the chip of $2.2 \mathrm{pF}: C_{L}=C_{\text {Lint }}+C_{\text {probe }}+C_{\text {Lext }}$. This limits the oscillations, but not annihilate them. We are interested in only the average value of the differential input.

Concerning phenomena from the comparator, the hysteresis will impact the desired voltage measurement. Indeed, having a different threshold voltage due to previous state of the comparator, the measured offset voltage will be oscillating between the two thresholds of the hysteresis. If the slope of the generated offset is very slow such that the variation peak-peak between two clock rising edge is less than the hysteresis, this phenomena is detected. If not, the average value still
provides the information of the offset which is close to the average of the hysteresis threshold value.

Another phenomenon due to the comparator decision occurs: the kickback. The single-ended kickback is important since it will drop the voltage across the load capacitor, even if, the amplifier is always charging the capacitor. Therefore, the size of the capacitor is an important decision. With a single-ended kickback of 500 mV over a 100 fF capacitor, by applying a rule of three, the kickback seen on a 1.8 pF plus an I/O pad will be 16 mV . The amplifier limiting the drop, this results in a 14.7 mV voltage drop on the offset voltage.

### 5.2.3.4 Post-Layout Results

Since neither the kickback nor the hysteresis is modelled in the comparator of reference, the information of whether the offset feedback circuit is able to cope with these phenomena is not known. Therefore, a post-layout comparator replaced the one of reference. Moreover, the schematic of the comparator and the extracted version of comparators have an adjusted offset around 5 mV to compare with the previous simulation results in Figure 5.10. This allows us to compare only the impact of the phenomena not taken into account by the reference comparator. To wit, parasitic and the intrinsic hysteresis introduced by layout mismatch.


Figure 5.11 Hysteresis and kickback effect on the offset feedback circuit at $27^{\circ} \mathrm{C}$
The transient offset voltage with the clock and the decision of the comparator alongside are depicted by the Figure 5.11. The results are for ambient temperature at $27^{\circ} \mathrm{C}$. Since the current switching is low the voltage variation is fully delimited by the hysteresis of the comparator under test, to wit $325 \mu \mathrm{~V}$. With a large capacitive load split inside the chip and outside, the kickback is limited to few microvolts even for a clock at 100 MHz .

Running a Monte-Carlo analysis of comparators designed after parasitic extraction, the offset statistic of a slow double-tail comparator is compared to the traditional method of clocked com-
parator extraction used in Section 4.2.3. The Table 5.4 presents the result under a $6 \sigma$ process and mismatch parameter variation at three different temperatures with 50 samples each.

Table 5.4 (Gaussian 6- $\sigma$ ) Monte-Carlo analysis results of the extracted offset for the double tail comparator with the current offset simulation

| Temperature/Offset | Min $[\mathrm{mV}]$ | Max $[\mathrm{mV}]$ | Mean $[\mu \mathrm{V}]$ |  | $\sigma_{\text {offset }}[\mathrm{mV}]$ |  | $\Delta V[\mathrm{mV}]$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Circuit | Ref | Circuit | Ref |  |
| $-50^{\circ} \mathrm{C}$ | -1.89 | 2.72 | 269 | 290 | 1.27 | 1.73 | 1.16 |
| $27^{\circ} \mathrm{C}$ | -2.14 | 3.47 | 570 | 620 | 1.39 | 1.84 | 2.33 |
| $175^{\circ} \mathrm{C}$ | 3.33 | 6.6 | 1000 | 1410 | 2.29 | 2.44 | 4.64 |

The circuit is relevant for low-temperature measurement with an accuracy of $50 \mu \mathrm{~V}$. Owing to thermal noise and hysteresis at high temperature the accuracy of the circuit decrease to 400 $\mu \mathrm{V}$ on the mean. A possibility to enhance results is by the averaging of the offset voltage lasting longer in time than $1 \mu \mathrm{~s}$ ( 1000 comparator decision) to mitigate the transient noise in measurement with twice more samples. Unfortunately a lack of time available for the tests did not permit us to collected experimental data. This is scheduled to happen later on.

### 5.2.4 Test Pattern C: Conventional Offset, Hysteresis, and Noise measurement

At our best knowledge, Test Pattern B has only been used in simulation [181]. In order to compare with the most common methodology to measure the offset, this conventional method has also been implemented in DOE_COMP. In addition to offset measurement, this circuit allows the extraction of the comparator's hysteresis and its intrinsic noise.

From the design of comparators, the target offset is as close as possible from zero with a standard deviation of 3 mV . Based on that, the accuracy needed is less $500 \mu \mathrm{~V}^{1}$ for a maximum error of $5 \%$ on the standard deviation.

### 5.2.4.1 Principle

As represented in Figure 5.12, this solution consists in counting the number of ones and zeros generated by comparators under test, for each differential input voltage distributed evenly around the common mode voltage. Therefore, each differential input voltage is associated with a ratio of ones counted over the maximum possible values in the test time. This corresponds to averaging the comparator output for each differential input voltage. By sweeping the input voltages of the comparator, we get an S-shaped probability distribution.

[^5]

Figure 5.12 Typical principle to measure the offset of comparators based on the variation of the differential input voltage

Without offset, the inflexion point of the curve plotted should be equal to the common-mode voltage: $\Delta V_{i n}=0$. And a small shift corresponds to the offset. This solution is the most common for measurement of the offset [183-185].

The advantage of such circuit is the resilience to cope with the thermal noise. At a given clock frequency, the smallest differential input voltage is set by the test engineer. But for a tiny differential input, the noise will trigger the comparator under test, and its outputs are either 1 or 0 . An assumed white thermal noise will produce an evenly repartition of 1 and 0 , thence only few bits over thousands shift the probability to output one. This makes a smoother transition from quasi-zero to quasi-one probability. This results only in a change of the standard deviation.

From the density function to output a one, we fit the data with the cumulative distribution function of a Normal distribution. The fitting will average the error due the white Gaussian noise while it estimates the average and the standard deviation of the offset. The average, equal to the inflexion point of the curve, corresponds to the offset, and ideally occurs for a probability of $50 \%$. And the standard deviation of the offset corresponds to the noise contribution. There is no preferred algorithm for the fitting, so we used Levenberg-Marquardt to minimize the error committed on the fitting.

Moreover, applying this procedure over several comparators allows us to calculate the average of the offset and its standard deviation with respect to process and mismatch. This time, the probability curve should be the average of each comparator probability curve. The average offset is thus defined by the differential input voltage which corresponds to the $50 \%$ of the new probability. And the standard deviation is extracted from the $68.27 \%$ probability range around the new inflexion point.

### 5.2.4.2 Curve Fitting Limitation

For a comparator without hysteresis, the probability to output a one for each $\Delta V_{\text {in }}$ is similar to what is represented in the Figure 5.12. With an hysteresis, Figure 5.13, the transition of probability will be slightly sharper. In order to highlight the presence of hysteresis, the differential input voltage should be progressively changing from negative values to positive values then from positive values to negative values. The presence of hysteresis will demonstrate two S -shapes shifted from one to the other. The $\Delta \mathrm{V}$ shift of the offset value corresponds to the hysteresis while $\Delta V_{\mathrm{in} 1}$ and $\Delta V_{\mathrm{in} 2}$ represent the offset voltage. To correctly estimate, the data should be split to have one fitting when the differential input is increasing, and one when the differential input is decreasing.


Figure 5.13 Measurement of the hysteresis by sweeping back and forth the input voltages of comparators

About the choice of the input voltage, the input referred offset is in the $\pm 10 \mathrm{mV}$ range. Therefore, the $\Delta V$ in shall be from -20 mV to +20 mV to ensure some margin. And to respect the requirement on the accuracy, a step between two consecutive differential input voltages should be less than 500 $\mu \mathrm{V}$.

From a fitting point of view, the less noise there is, the fewer the number of points is in the transition. In consequence, the step between two consecutive differential input voltages might not be sufficient to estimate the noise accurately. By simulation, the standard deviation of the noise is $480 \mu \mathrm{~V}$ rms such that a $3 \sigma$ transition is expected to have 9 points.

### 5.2.4.3 Bloc Description

The analogue part of the conventional test circuit is represented in the Figure 5.14. This part is made of 16 comparators with their inverters and SR-latch next to them. Among those comparators, there are 8 Strong Arm and 8 Double Tail comparators taking their decision at the same time. Inverters decouple the comparator output from the SR-latch who memorized the output. The inverter's outputs are considered to be analog, while the output of the SR-latch is assumed to be digital.


Figure 5.14 Conventional offset measurement circuit to measure the offset, the hysteresis and the noise of 16 comparators ( 8 Strong-ARM and 8 Double-Tail)


Figure 5.15 Comparator test chip overview of 20 comparators to test their offset with both comparator topologies

The interleaved repartition into even index for strong arm and odd index for double tail, in Figure 5.15 a, prevents the performance degradation of one comparator in favor of the other by having the same voltage drops for both topologies.

As represented in Figure 5.15 b, the outputs of the 16 comparators enter the digital bloc which selects which one is counted. To configure which comparator is selected, 4 bits are transferred through SIN with respect to its clock SCLK. Then 16 bits are transferred in order to select which comparators are taking decisions which control the ENCLOCK signals. The last bit is validated by a STRF pulse which replies by sending the output of the internal counter of 1 s .


Figure 5.16 Configuration signal to validate the configuration and the counter value reading

### 5.2.4.4 Simulation Results

In order to verify that the probability model chosen is correct, the input file of the post-processing script is obtained by simulation of the test bench with a comparator of Reference. While one input voltage is set to the common mode voltage, the other is a triangle waveform from $V_{c m}-20 m V$ to $V_{c m}+20 \mathrm{mV}$ by step of 0.5 mV . The expected offset and the expected standard deviation of the offset are respectively 5 mV and 1 mV with an hysteresis of 1 mV . The simulation at $27^{\circ} \mathrm{C}$, gives the results presented in the Figure 5.17.

In simulation, the average offset is as represented in Figure 5.17 a. The estimation for each comparator gives 5 mV as expected. And since there is only the noise which impact the slope of the rising probability of one, the standard variation should be equal too. In the Figure 5.17 b, the estimation of the standard deviation is around this value. Therefore, the methodology applied extracts correctly the information of the offset for the comparator of reference.

Then, the comparators are changed for a Double-Tail comparator as done in other tests. First, the impact of the temperature is studied for 5 temperatures linearly distributed in the $-50^{\circ} \mathrm{C}-$ $+175^{\circ} \mathrm{C}$ range. Nothing is changed between the simulation of the reference comparator and this test. The results for the temperature variation are presented in the Figure 5.18 which represents the offset variation, its standard deviation, and the hysteresis with respect to the temperature for the


Figure 5.17 Extracted offset and standard variation of the offset for the comparator of reference at all positions
slowest version of the Double Tail. A Gaussian variation of parameters due to mismatch around this corner is performed.


Figure 5.18 Extracted offset and standard variation of the offset for the slowest double tail

The proposed circuit is able to operate even for a comparator which is really slow and over temperature. The variation with respect to the temperature behaves as expected. The standard deviation of the offset corresponds to the results found in section 4.2.3, while the mean of the offset is centered on 0 .

For practical reasons related in Appendix E, most of the taped-out samples do not give relevant results. While most of them does not have a configuration link properly connected, those whose configuration operate as expected have been partially tested.

### 5.3 Performance measurement of the SAR with DOE_SAR circuits

The SAR is the stage providing most of the complete ADC resolution. As the SAR is only the last stage from the ADC, none of its metric reflects the ADC performance. With a digital scheme being pseudo-synchronous, and the two first bits given by the previous stage, the test of this stage over the large temperature range from $-40^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$ poses an interesting challenge.

In addition to that, while the generation of an accurate and linear differential input to test a 6 -bit ADC is not difficult to achieve, the timely generation of the two first bits given to the SAR is a struggling point. Yet, static metric contains meaningful information on the thermal dependence of the stage, which can be related the ADC temperature sensitivity. Despite gain and offsets errors are good estimators, their dependence to the temperature is a key factor, a more accurate understanding of the temperature dependence come from the analysis of the calibration coefficients' variation over temperature. Their variations allow one to detect which group of capacitors and switches generate the possible failure. That said, the non-linearity will indicate error either in the settling or in the comparator decision if no failure is detected.

In order to calculate the metric, the transfer function of the ADC shall be collected at different temperature. The servo loop methodology, finding the input voltage at the transitions between two output codes, has not been selected since no transition exists for extreme input voltage values. The latter making difficult the estimation of small gain error.

To extract the total transfer function of the SAR, a ramp is generated for each quadrant defined by the two bits given as depicted by Figure 5.19.


Figure 5.19 Input voltage profile and quadrant sent to the SAR under test

### 5.3.1 Measures

The basic setup for the test is depicted in Figure 5.20. This includes five power supplies, a multimeter, an oscilloscope with DSO, and an optional current source. Among power supplies, two are
for the power distribution. One a 1.8 V for the core, and one at 3.3 V for the level shifting needs of the digital signals connected to NI-USB boxes. The remaining three are dedicated to reference voltages.


Figure 5.20 Motherboard connections of bench top devices for the test of the Sub-ADC
The differential input voltage has been generated with an Hameg HMP4040 automated through the GPIB bus. The digital signals are generated by an NI-USB 8452 and drive directly pads of the test chip. Inside it, those signals are reshaped with a Schmitt trigger inside the chip. The RESETN signal is asynchronous and resets all digital parts. Due to the different time to respond of each signal generator, the quadrant could be received by the test chip far before or after the input voltage change. To prevent erroneous conversions, overlapping range of the Figure 5.19 are 300 mV large around the quadrant transitions. This allows a change within a range of sample that will be removed to get the transfer function.


Figure 5.21 Reconstruction of the transfer function of the SAR with overlapping handling

Once the measure under the thermal stream performed, we extracted the transfer function. Due to the overlapping ranges in the test stimulus, we decided to keep the output data only in
accordance with the expected ideal two first bits the algorithmic would have given. Represented in Figure 5.21, the transfer function is given by only one sweep of the triangular input signal given. Based on that, an example of measurements data collected for a SAR at $175^{\circ}$ is given in Figure 5.22. This figure depicts the different steps from the input voltage measures to the estimation of the DNL expressed in LSB of a 6-bit ADC.


Figure 5.22 Example of data collected and processed for a DOE_SAR test chip at $175^{\circ} \mathrm{C}$ at 6 clock cycles per sample

Knowing the input voltage given, the results of fitting the output code to input signal gives the calibration coefficients to minimize the committed error. The error between these coefficients and the ones given by the equation (3.39) in section 3.2.3.1 is then divided by the weight given by this equation for the LSB. Repeated for each temperature, this ratio thus represents by how much the calibration coefficients shall change to get the lowest non-linearity. Represented in Figure 5.23 for a typical sample, the error on these coefficients does not exceed $\pm 35 \%$. In other terms, the ideal bit weights can be kept to achieve the lowest non-linearity.

On an extreme edge case in the samples, the error could reach up to $68 \%$ of the LSB weight at $200^{\circ} \mathrm{C}$. This scenario is represented by the Figure 5.24 , in which the limit for $50 \%$ of the LSB is highlighted. The crossing occurs for a temperature of $180^{\circ} \mathrm{C}$. The error occurs above the operating range of the design, we consider the last stage as calibration free.

It is important to notice, that the SAR employs the Double Tail comparator. This work demonstrates the good operation of the Double-Tail latch even at high temperature. Second, the increasing error on the LSB above $180^{\circ} \mathrm{C}$ has been replicated for another sample when the epoxy resin becomes fluid. Due to the different coefficient of thermal expansion between the epoxy and the silicon, the wire bonding of CoB samples underwent a strong shear stress altering the analogue voltage. Nevertheless, we can conclude that the SAR stage operates correctly over the full temperature range.


Figure 5.23 Binary weight error in the code of the SAR with respect to the ideal LSB weight versus the temperature for the DOE_SAR11


Figure 5.24 Binary weight error in the code of the SAR with respect to the ideal LSB weight versus the temperature for the DOE_SAR13

### 5.4 Full ADC validation

Towards a future evaluation of the ADC, this test chip is the last in the thesis and has not been tested yet. Nevertheless, this test chip has the ambition to assess each sub-ADC and the complete ADC at full speed. In this regard, the conception and preliminary simulation results are discussed. After the thesis, it is planned I finish the ADC validation.

The on-going chip design is represented in Figure 5.25. There are two ADC analog parts. One is designed for sub-ADC test whereas the second is designed to evaluate the ADC in itself. The one designed for sub-ADC characterization is also designed for evaluation of itself as a complete ADC built of these sub-ADCs. In the analog domain, there are two analog buffers for the inspection of analog signal, to wit, the residue of the each stage. Between the analog cores, the digital drives them and generates non-overlapping clock phases needed to control switches in the analog. Moreover, the digital block contains a configuration link to define what is under evaluation and how the buffers should be interconnected to the ADC. Finally, an ADC is sensitive to clock jitter and duty-cycle. To minimize this, an LVDS clock receiver has been designed for the ADC.


Figure 5.25 On-going test chip schematic of two ADC analog parts within along the common digital block with an LVDS clock recovery and analog buffers

The evaluation is planned to follow the validation plan discussed in Section A.1. In addition to this, the temperature and the power consumption are background measurements to get truth worthy values under experimental conditions to later consider them in the power management of future projects.

### 5.4.1 Power Consumption

In order to measure the power consumption of each stage, there is a single power supply pad for the analogue and one single power supply pad for the digital for each stage. In total, there are 6 power supplies pads for the ADC. Of course, to each power supply a ground is dedicated on the chip leading to the following supply voltages:

- VDDA1V8<3:1>
- GNDA1V8<3:1>
- VDD1V8<3:1>
- GND1V8<3:1>

The number inside bracket corresponds to a single voltage reference associated with the stage that this number reference: VDDA1V8<1> is connected to the ADC with stage under test selections, while VDDA1V8<2> is connected to the ADC without selections, and VDDA1V8<3> to the LVDS circuit for the clock. The order is kept for the digital power supply voltage VDD1V8 and the ground as well. Even if they are connected together on the PCB, the connection will be on a ground plane for the analogue and another one for the digital. At least, the digital and the analogue can share the same ground plane if there is a slit to reduce the switching noise of the digital on the analogue ground. Concerning the analogue buffer to replicate the residue voltage, they operate at 3.5 V provided by an analogue power supply.

In simulation, the average power consumption of the first stage is 3.7 mW , the second stage is 3.9 mW , and of the last stage is 0.8 mW . The measurement can be realized with a Keithley-2000 series appropriate in the sub micro-amps range accuracy up to 3 A . One should pay a particular attention to the digital pad connected to the digital power supply which increases the power consumption of the digital part. For the analogue part, the maximum power consumption is expected to be less than 16 mW .

### 5.4.2 Sub-ADC validation

While the ADC validation plan given in Appendix A. 1 has the purpose of performance characterization, the Sub-ADC validation does not serve the same purpose. The Sub-ADC validation allows the detection of analogue limitation over temperature. In this regard, each stage shall be tested independently from the other.

According to the validation plan, Sub-ADCs undergo a static and a dynamic evaluation. Unfortunately, the independence does not hold for dynamic evaluation as the error committed between two consecutive stages and the stage under test followed by an external ADC will not exhibit the same transient responses. In consequence, for dynamic characterization the stage under test and the stage following it are always on.

### 5.4.2.1 Input Voltage Selection

The evaluation of the Sub-ADC consists in injecting the input voltage to be tested (ramp/sinusoid) at the input of the sub-ADC under test. The input selection is controlled by the configuration link which in turn drives an analog multiplexer. In the design of the analog multiplexer, we consider two factors: first the settling error of the RC filtering made of the capacitive load after the MUX and the pass resistance of the MUX, and the extra capacitive load it represents on the amplifier of the previous stage. The latter is a criterion to be able to use this analog part as a degraded ADC IP or has an ADC IP prepared for built-in test possibility. As depicted by Figure 5.27, the analog multiplexers are in the signal path of the input voltage and of the residue.


Figure 5.26 Analog core of the ADC IP with input selection for sub-ADC assessment
Even if the analog residue is planned to be between 0.65 V and 1.15 V for a differential $\pm V_{r e f} / 2$, we should not neglect the mismatch engendering offsets. So, the switches are CMOS to allow an extended input voltage range without adding extra errors due to a limited excursion of transistors.

Concerning the settling time, the maximum capacitive load an analog multiplexer is the capacitive load the SAR DAC represents. With its 950 fF in typical case and 1 pF as an edge case, we expect a settling not exceeding $40 \%$ of the clock period to allow a large duty cycle variation. To reach an accuracy of 14-bits, the time allotted for the settling is assessed to be at minimum 9.5 times the time constant of the approximated first order RC-filter. The allotted settling time being $40 \%$ of the clock period, we deduce a time constant of 421 ps . In turn, the maximum on-resistance of the analog multiplexer is $607 \Omega$ whatsoever the PVT condition is. To ensure this, the low-vth nmos transistors have a $\mathrm{W} / \mathrm{L}=4 \mu m / 0.18 \mu \mathrm{~m}$ and pmos transistors are 3 times bigger.

In addition to that, the parasitic capacitance of the CMOS switches injects charges on the input capacitance of the sub-ADC under test as well. The minimum input capacitance is the combination of the sampling and feedback capacitors of the algorithmic stage with 200 fF . Based on simulations in the worst corner for the parasitic capacitance of the MOS transistors, the charge injection coming from nmos transistors is estimated to be few nanovolts as there are completely absorbed by the pmos parasitic capacitance. While the charge injection coming from the pmos transistors is estimated to reach 8 mV in the worst case.


Figure 5.27 The parasitic capacitance of the input of the analog multiplexer the process corner exhibiting the maximum of the parasitic capacitance for several temperatures from $-45^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$ for an input voltage from 0 to 2 V

Henceforth, the input capacitor of sub-ADC should have a long sampling time to recover from the charge injection. That is why, as the configuration is received the analog multiplexer are connected accordingly and the test is at least 50 ns latter.

### 5.4.2.2 Static Error Estimation

The goal of this test is to determine the error committed by the ADC stage under test without considering the limitation of the settling time. The applied input stimulus applied will be a staircase from -0.5 V to +0.5 V differentially around 0.9 V for a power supply of 1.8 V . A step represents the accuracy with which the code level transition is extracted. In order to measure the worst case the ADC could encounter, the precision should be of the resolution of the ADC at this stage: less than 1.9 mV .

The principle of this test consists in performing a conversion for each step by sending a pulse on the start signal lasting no more than 4 clock cycles, Figure 5.28 . For a 100 MHz clock, this corresponds to a pulse width of 40 ns . As a consequence, at the end of the conversion, the voltage of the residue is kept and the analog 3.5 V buffers connected on the residue voltages replicate them on a bigger load that represents the analogue pad, the parasitic on the PCB and the probe for the measurement. Once the measurement done, another pulse on the start signal will perform another conversion.


Figure 5.28 Principle of the static error estimation test with a measurement of the analogue residue
Concerning the impact of the input capacitance of the buffer, transmission gates isolate them while a transistor connects their input voltages to the ground. Then, the transistors connecting to the ground are released while the transmission gates connect the residue to the input of buffers, as depicted by the Figure 5.29. From a digital point of view, the digital circuit driving switches in the analog core of the ADC is halted when the new_sample signal is enabled and we are in the static test mode. So then, the buffers replicate the residue voltage stored by either the integration capacitor of the $I \Delta \Sigma$, or one of the sampling capacitor of the Algorithmic.

To estimate the static error of the sub-ADC under test, the input voltage estimated is subtracted from the voltage reconstitution done and the added value of the residue. The linearity of the curve would indicate a reduced linearity range of the amplifier. And the maximum error in this linearity range would give the effective gain of the amplifier.

Concerning the impact of the input capacitance of the buffer, transmission gates isolate them while a transistor connects their input voltages to the ground. Then, the transistors connecting to the ground are released while the transmission gates connect the residue to the input of buffers, as depicted by the Figure 5.29.

To estimate the error, the voltage reconstitution should be done by affecting a weight for each bit of $1 /$ OSR and by adding the value of the residue. By subtracting this voltage to the input voltage applied at the input the static error is given as a function of the input voltage. The linearity of the

(a) Clocking of the analogue residue buffer

(b) Digital circuit for the new_sample signal

Figure 5.29 Principle of the static error estimation test with a measurement of the analogue residue
curve would indicate a reduced linearity range of the amplifier. And the maximum error in this linearity range would give the effective gain of the amplifier.


Figure 5.30 Leakage current limiting the holding time of the residue for the measure

One precaution, in this test holds in the design of switches to reset the amplifier and the integrator. As depicted in the Figure 5.30, for a differential residue voltage, a non-ideal off-resistance of the reset switches lead a leakage current discharging the integration capacitor. The load capacitor of the residue being at least 200 fF , the maximum leakage current allowed for 1 LSB drop after 20 $\mu \mathrm{s}$ is 2.44 pA . This is equivalent to say, that the leakage impedance is $100 \mathrm{G} \Omega$. Over temperature, the criterion cannot be ensured but only limited. Considering the settling time of the reset, the best comprise is $\mathrm{Wn}=\mathrm{Wp}=2 \mu \mathrm{~m}$ and $\mathrm{Ln}=\mathrm{Lp}=0.18 \mu \mathrm{~m}$ for the switches of the reset. By the way, the analogue residue measure should be done once during the conversion to estimate the offset of the buffers, and once the conversion is done the fastest possible. Either a precise ADC of 14 -bits giving the results in less than 5 us or a high-precision voltmeter is necessary.

### 5.4.2.3 Dynamic Error Estimation

The goal of this test is to give the impact of time slots for the settling and to determine the error caused by a slow amplifier. In order to shrink the test time, The input stimulus applied will be a differential staircase ramp from -1 V to +1 V around 0.9 V for a power supply of 1.8 V . A step represents the accuracy with which the code level transition is extracted. In order to measure the worst case the ADC could encounter, the precision should be of the resolution of the ADC: less than $488 \mu \mathrm{~V}$ in 5 clock cycle mode while the steps are set to $122 \mu \mathrm{~V}$ in 6 clock cycle mode.

To estimate the residue of the first stage, the I $\Delta \Sigma$ should operate as a standard $\Delta \Sigma$ modulator running over 4101 clock cycle ( 4102 if cycle $6=1$ ). The signal start shall be kept to 1 for all the duration of the residue estimation: 5 clock cycles to generate the residue, and 4096 clock cycles to reach a 12-bit resolution on the residue. So, the signal start is hold to 1 for 4101 clock cycles. From a digital point of view, the reset switch is disabled and the output bits are still output every 5 clock cycles ( 6 if cycle $6=1$ ). These output codes are read on the rising edge of the clock CLK_RESULT. These shall be stored either in a FIFO of the test device reading and configuring the test setup of the motherboard, and then in a file for post-processing. For each voltage in the test, 821 output codes are concatenated and bits are summed.

To estimate the residue of the second stage, the Algorithmic re-samples its last clock cycle residue such that it operates as an algorithmic with an multi-cycle conversion of respectively 10 or 12 clock cycles according to the value of the signal cycle6. Then, the residue at the end of the tenth/twelves clock cycle is passed to the SAR. The final resolution of the residue estimation is thus 9-bits in 5 clock cycles and 11-bits in the 6 clock cycle mode. In the digital, only one every other sample start with the loading state. And from an estimation point of view, only the second output code of the algorithmic and the related output code of the SAR are of interest.

### 5.4.3 Test Configuration

This test chip contains two ADCs: one with each stage independently testable and one with internally connected stages to produce a full ADC. The target of this chip is to implement the modification on the ADC only version to test each stage independently. Since performances can be altered, a second ADC without the modification is placed alongside.

The test configuration is sent on CFG_RX with the clock CFG_CLK alongside in the order depicted by Figure 5.31. Built around a shift register, the bits sent on the RX line are also output on the TX line. So, these can be checked for debug purpose. To store the configuration word, a single pulse on the CFG_VALID is sent with the last bit. To ensure the chip has been correctly set-up, we increase the duration of the validation pulse to be at least two clock cycles. In this case, the values stored in the configuration register are copied back into the shift register. To be more precise, the rewrite of the shift register occurs when CFG_VALID fall down. Therefore, the CFG_VALID pulse
can be long, the data sent back are correct. Whatever is sent on CFG_TX when CFG_VALID is 1 is disregarded.


Figure 5.31 Configuration bits order for the selection of the test and configuration of possible existing mode of the ADC

Among the 13-bits configuration register, the first bit ADCT_ADC selects which ADC analog core is under test. Set High, the ADC with sub-ADC input selection is under test while set Low, the ADC without input selection is under test.

Bits called CHARAC $<1: 0>$ select which part is under test if ADCT_ADC is Low:

- 00: Sigma-Delta Incremental
- 01: Algorithmic
- 10: SAR
- 11: Full ADC

The bits BUFRES<1:0> select which residue is connected to the buffers for measurements:

- 00: None
- 01: Algorithmic
- 10: I $\Delta \Sigma$
- 11: Shall never be used

Finally, a synchronizer block is in charge of triggering the start of a new sample for the all three stages based on the following bits:

- START: when conversion is expected to be performed/when a conversion should start
- CYCLE6: the ADC performs a conversion in 6 clock cycle or in 5
- DYNTEST: the rising edge of the signal start starts a new conversion. While start is 1 each stage is still processing.


### 5.5 Preliminary ADC Schematic Simulation Results

In this section we present preliminary simulation results of the analog core of the ADC. The simulations performed are full transistor for the analog core and for the interface between the digital and the analog. Comparators and OTAs are those designed in the chapter 4 at the schematic level.

The DOE_ADC chip is composed of the schematic presented earlier in Figure 5.25 with addition pads from the PDK of the technology. In order to estimate the future behavior of the ADC, we model the wire bonding by an RL-serie circuit with $\mathrm{R}=0.1 \Omega$, and $\mathrm{L}=1 \mathrm{nH}$. This corresponds to a wire whose diameter is $55 \mu \mathrm{~m}$ and 1 cm long. As depicted by Figure 5.32, all signals and power supplies are connected by the wire bondings model to the chip. A verilog bloc sends the test configuration to DOE_ADC. For instance, to test only the ADC in 6 clock cycle mode the pattern sent is 1000010010100 . While for the ADC with an $\mathrm{OSR}=5$, we send 1000000010100 . In addition to that, a verilog-ams bloc stores in a file the output codes and the voltages $V_{\mathrm{inp}} / V_{\mathrm{inm}}$. These permit the evaluation of the ADC (DNL, INL, SNR, ENOB, ...).


Figure 5.32 Stimuli generation to check the static performance of the ADC

For the analogue voltages, we allow the use of ideal power supplies as display in Figure 5.33. In order to re-use the simulation test bench, the parameters are the following:

- OSR: the oversampling ratio between the sampling frequency, and the ADC clock
- $T_{\text {start-up }}$ : the time given for the slow-start of the circuit, to let settle the common-mode
- LSB: the voltage resolution expected of the ADC
- $F_{s}$ : the sampling frequency
- $V_{\mathrm{DD}}$ : the ADC power supply voltage for the test

By default, the input voltage is a linear ramp, changing at a rate of $1 / F_{s}$ by a fifth of the LSB. The differential input voltage ramps up from -1 V to +1 V .

Concerning the clock generation, the LVDS signal is made from an ideal pulsed source with a transition time of 3 ns between a low-level of 0.7 V to a high-level of 1.1 V . With a differential amplitude of 400 mV around a common-mode of 0.9 V , the LVDS clock signal is a best-case.



Figure 5.33 Input voltages generation to check static performance of the ADC

To extract the information on the resolution, we reconstruct the input signal from the output bit of the ADC by their ideal weight. In this case the weight is the voltage contribution of each bit. For the first stage, each bit has an ideal weight of $1 /$ OSR. For the second stage, the ideal weight is [0.5 0.250 .1250 .0625$] / O S R$. And the contribution of the SAR is given by the equation (3.39) scaled by a factor $0.0625 /$ OSR. The offset has been estimated by averaging the output code and is removed in the transfer function.

Figure 5.34 presents the resolution based on the maximum error between the resolution input voltage and its reconstruction from the output codes. After an offset estimation based on the average output code, the maximum resolution is represented for an oversampling ratio of 5 and 6 in the typical process corner.


Figure 5.34 Resolution for the typical corner over the temperature at the two oversampling ratios the ADC has been designed for

The ADC exhibits an encouraging stable behavior over temperature. The error committed on the residue of the first stage has the deepest impact on the final resolution. Heavily relying on the performance of the OTA, and a gain higher than the 11.2-bits of resolution, the ADC in 5 clock cycle mode does not suffer from the temperature. To the contrary, in the 6 clock cycle mode, the

OTA gain in a typical corner drops from 86 dB to 78 dB . In consequence, the best case error of the OTA on the residue drops from a 14 -bits resolution to a 13.3 -bits one. Therefore, the resolution also drops from $100^{\circ} \mathrm{C}$. The error committed on the first stage residue being less than an LSB of the sub-ADCs remaining, the ADC does experience a more severe degradation of its resolution.

With the process variation, the OTA undergoes a severe degradation of its gain and its settling speed. This OTA degradation has repercussions on the resolution of the ADC. The results of the resolution due to the process variation are depicted by Figure 5.35 for the ADC operating at 6 clock cycles per sample.


Figure 5.35 Resolution over the temperature for each corner of the process with the ADC operating at 6 clock cycles per sample

The results over the corners of the process display a drop of 0.67 -bits. This drop is a third of experimentation in the work of Ericson over the same temperature range with a $0.5 \mu \mathrm{~m}$ SOS-CMOS technology [1]. It is planned to validate the behavior in simulation with coming experimental data.

At this stage of the realization, the analogue part of the ADC consumes 9 mW in the worst case. With a Nyquist frequency of 8.33 MHz for a resolution of 13 -bits in 6 clock cycle mode, the corresponding Walden Figure of Merit is $131 \mathrm{fJ} /$ conv for an area of $0.12 \mathrm{~mm}^{2}$. Similarly, in 5 clock cycle mode, the Walden FoM is given to be $382 \mathrm{fJ} /$ conv for a target of $390 \mathrm{fJ} /$ conv. The design is in the middle of publications in ISSCC and VLSI as depicted by Figure 5.36.

In order to represent the effort of integration, Figure 5.37 represents the FoM versus the area of one channel for ADC realized in 180 nm technology. The proposed converter exhibits a low area footprint, placing it at the front edge of the technology. Considering the FoM, the results can be improved by either reducing the power consumption, or by increasing the resolution.

In this work, a low-OSR 3 -stage hybrid ADC is employed to improve the sampling rate, and the resolution without sacrificing the silicon area. This work also proposed a temperature aware


Figure 5.36 Walden FoM versus the nyquist frequency of ADC published in ISSCC and VLSI from 1997 to 2018 in comparison with the proposed one


Figure 5.37 Walden FoM versus the area of a single channel ADC published in ISSCC and VLSI from 1997 to 2018 in comparison with the proposed one
design of the building blocks to reduce the performance drop with increasing temperature. After design, the performance achieved are listed in Table 5.5.

Table 5.5 Specification of target ADC

|  | Criterion | OSR=5 $\quad$ OSR=6 |
| :---: | :---: | :---: |
| Operating Temperature | $-40^{\circ} \mathrm{C}-+175{ }^{\circ} \mathrm{C}$ |  |
| Supply Voltage | $1.8 \mathrm{~V} \pm 10 \%$ | $1.8 \mathrm{~V}+10 \%-5 \%$ |
| Differential Input Voltage Range | $\pm 1 \mathrm{~V}$ |  |
| Area | $<0.5 \mathrm{~mm}^{2}$ | $0.114 \mathrm{~mm}^{2}$ |
| Conversion Speed [MSamples/s] | 20 | 16.66 |
| Maximum Clock Frequency | 100 MHz |  |
| Clock Duty-Cycle | 40-60\% | To Be Defined |
| Latency | $<500 \mathrm{~ns}$ | $150 \mathrm{~ns} \quad 180 \mathrm{~ns}$ |
| Resolution | $\geq 12$-bits | 11-bits 13-bits |
| SNDR | $\begin{aligned} & \min 74 \mathrm{~dB} \text { for } F_{s}<5 \mathrm{MHz} \\ & \min 68 \mathrm{~dB} \text { for } 5 \mathrm{MHz}<F_{s}<10 \mathrm{MHz} \text {, } \\ & \min 62 \mathrm{~dB} \text { for } F_{s}>10 \mathrm{MHz} \end{aligned}$ | To Be Defined To Be Defined To Be Defined |
| SFDR (Full-Scale) | $\min 68 \mathrm{~dB}$ | To Be Defined |
| DNL | <LSB/2 |  |
| INL | <LSB/2 best-fit method |  |
| Offset Error | <4 LSB |  |
| Gain Error | <4 LSB |  |
| Adjacent ADC mismatch Error | <4 LSB |  |
| Energy, $E_{s}=P / F_{s}$ [nJ/sample] | 0.75 | $0.45 \quad 0.54$ |

Although this work demonstrates encouraging results, lot of topics has not been addressed yet. For instance, the reference voltage generation, the sample-and-hold, the tolerance to duty-cycle variation, the calibration, etc. These are only few among many.

## CONCLUSION AND FUTURE WORK

### 6.1 Conclusion

The automotive environment is a challenge for the design of resilient and robust electronics. Exposed to high temperatures, abrupt accelerations and large process and voltage variations, many innovations were explored to provide smart sensing for a market driven by the autonomous car. At the interface of the severe environment and the processing power, the trend is to shift the ADC upfront so that more processing can be done in the digital domain to leverage complex algorithms and to conserve energy. The stability is thus the key factor to these interfaces in any circumstance. However, the general lack of progress in applying this technique to high-temperature applications is evident in the state-of-the-art.

To achieve medium speed and high resolution ADCs, $\Delta \Sigma$ modulation and SAR have many times demonstrated their ability to face a harsh environment under the high temperature constraint. While in standard temperature range pipelined ADCs lead the high resolution and high-speed rank, their sensitivity to analog defects put them in default at high temperature: calibration being the only way to minimize the PVT variation effects.

This research reports works from the architecture to the analog design to reduce the sensitivity of the conversion performances. Following a top-down approach, a new hybrid three stages pipelined architecture has been proposed. The pipelined architecture provides an efficient way to achieve high speed conversions with a low oversampling ratio. And low-resolution first order Incremental- $\Delta \Sigma$ modulator and SAR ensure the robustness of the solution by decreasing the in-band noise, at a low-power consumption and small area footprint.

After an analysis of the design space sensitivity of the silicon electronic, major guidelines have been dispatched along the conceptual design of each stage of the new topology proposal. From the capacitor ratio of Incremental- $\Delta \Sigma$ integrator limiting the linearity to the digital interface of the algorithmic stage have been investigated. Even in the case of the differential architecture implemented, charge injections, clock feed-through have been considered as well as the analog requirement of amplifiers early in the design phase to limit the requirement of multi temperature calibration due to temperature dependent phenomena. The SAR building bloc was optimized to cope with imperfections from the Algorithmic, face large comparator offset and relax timing constraints by the employ of a pseudo-synchronous digital scheme.

Using only 6 comparators and 2 OTAs, those are key IP components of the designed proposal. From a selection of the most appropriate architecture based on the most used one in the literature,
analytical models have been drawn out to design and select the most appropriate one for the application: Strong-Arm latches for the two first stages, Double-Tail latch for the SAR, and a Gain-Boosted Complementary Folded Cascode Class AB OTA. The latter has been optimized for High-Speed High-Gain and reduces noise power.

Comparators have been tested over temperature to validate models. In this regard a new delay measurement circuit has been developed to minimize the area, the power consumption and the time to design a delay assessment circuit.

The SAR were fabricated with a Double-Tail latch and tested from $-40^{\circ} \mathrm{C}$ to $200^{\circ} \mathrm{C}$ at the limit of the test setup. The result is first, to our best knowledge, to present a double-tail latch operating at high temperature.

Finally, the design of the ADC test chip to fully characterize the ADC and the OTA performance is detailed. The preliminary results of this work demonstrate the potential high-resolution data-converter in SOI CMOS XT018 technology. The resolution reported represents a significant improvement on the sensitivity over reported high-temperature ADC having a severe drop of 2-bits.

During the thesis, my published contributions are following:

- L. Cron, P. Laugier, P. M. Ferreira, F. Vinci dos Santos and P. Benabes,"Évaluation des convertisseurs analogique-numériques pour le secteur automobile", JNRDM, Toulouse, May 2016
- L. Cron, P. Laugier, P. M. Ferreira, F. Vinci dos Santos and P. Benabes, "Delay estimation and measurement circuit for a high-speed CMOS clocked comparator," 2017 European Conference on Circuit Theory and Design (ECCTD), Catania, Set 2017, pp. 1-4. doi: 10.1109/ECCTD.2017.8093261
- Adriano V. Fonseca, Ludwig Cron, Fernando A. P. Barúqui, Carlos F. T. Soares, Philippe Benabes, Pietro Maris Ferreira, "A Temperature-Aware Analysis of SAR ADCs for Smart Vehicle Applications", Journal of Integrated Circuits and Systems, vol.13, no.1, pp. 1-11, 2018.


### 6.2 Future Work

The ADC test chip not being fabricated yet, a first step is the characterization of the ADC. Being part of my first job, a measurement session of the ADC test chip is planned.

From the results collected in this future session, the main goal is to push the architecture at higher sampling rates to then leverage the digital processing to enhance the sampling rate without changing the analog.

The development of the ADC IP is not complete and the architecture not being sample-andhold free, its design is the next challenge to address. Although we are not yet at this stage, it is possible to extend the SAR to always be at the limit of the technology by using a fully asynchronous design with DFT capability.

In switched-capacitor applications, comparator-based (comparator output driving current source to charge/discharge a capacitive load) and ring amplifiers (cascade of an odd number of inverters with a dead zone) are two low-power (1-2 mW) and high-speed (Fclk from 100 MHz to 500 MHz ) amplification techniques for pipelined/algorithmic and Delta-Sigma modulators. Recently a lot of improvement to cope with the process and temperature variations have been published in 2017 and 2018 (ISSCC and ISCAS). Measurement results demonstrate their efficiency for technology from 180 nm to 65 nm . Therefore, these are the possible steps to move the presented architecture closer from a digital design while shrinking the power consumption and the area.

Another investigation could be the re-use of the auto-oscillating delay measurement circuit. With the comparator as a voltage comparator, the circuit converts a differential voltage into a frequency. Tested at high temperature, the circuit could be a fully digital asynchronous design for a possible asynchronous fully differential ADC.

From another point of view, the top-down approach can be pushed further with the insight on temperature sensitivity. This can be embedded in "A SPICE Circuit Optimizer" (ASCO) to reduce the time to design for $6-\sigma$ process variations considering voltage and temperature variations to reduce the sensitivity.

## CHAPTER A

## ADC CHARACTERIZATION

## A. 1 Validation of ADC and Sub-ADC

This section has the important role of listing methods for High-Speed ADC evaluation and sub-ADC evaluation. For an ADC, both static and dynamic performances shall be known for the practical use case. In our case, we limit the scope of metric to those listed in the Table A.1.

Classical methods are now mainstream in the industry and can be found in application notes of some manufacturer [186-188]. Several methodologies existing, they are gathered on the criterion of whether they are for static metrics or dynamic ones. For each, the mean to extract the metric listed in the Table A. 1 is discussed.

Since the ADC IP bloc is differential others metrics are of interest such as:

- Common mode and differential input impedance
- maximum common-mode signal
- maximum operating common-mode signal
- common-mode rejection ratio
- common-mode out-of-range

These are not discussed in this section.
Table A. 1 Metric of interest for the ADC tests

| Static Metric | Dynamic Metric |
| :--- | :--- |
| - Gain Error | - Single-Tone Signal to Noise Ratio (SNR) |
| - Offset Error | - Signal to Noise and Distortion (SINAD) |
| - Temperature Drift of Gain and Offset Error | - Effective Number of Bits (ENOB) |
| - Differential Non Linearity (DNL) | - Total Harmonic Distortion (THD) |
| - Integral Non Linearity (INL) |  |

## A.1.1 IEEE recommendations

## A.1.1.1 Static Metric

Among static metrics extraction methods, the histogram based is widely adapted. An histogram is collected by driving the analogue inputs of the ADC with a known signal. Each bin value of the

## ADC Characterization

histogram corresponds to how many times the associated code of this bin is counted. The offset of the ADC can be estimated as the average code of all if the input signals applied have a zero mean. The offset error is thus, the difference between the average output code and the ideal output code. The gain error defined as the ratio of the actual transfer function slope over the ideal one can be seen in the histogram as a discrepancy between the first and the last bins weight and their ideal weight. For instance, a slope coefficient lower than the ideal one (negative gain error) will display an histogram close to the ideal one shrink into fewer bins and extreme bin values higher than expected as depicted by the Figure A.1.

## Transfer Function



Histogram


Figure A. 1 Gain error detection in an histogram based analysis

The input signal can be a ramp, a sine wave, or small signal variation around an even increasing offset, the DNL and INL can be extracted by subtracting the actual ADC histogram to the ideal ADC histogram. In a practical implementation, the input stimulus might not be perfectly linear and might degrade the DNL estimation. As a common practice, the stimulus linearity must be 2 to 3 bits higher than the ADC under test. The INL is usually defined as the cumulative sum of the DNL. To limit the number of records, a ramp is usually preferred. A sine wave can be applied to reduce the test time but the number of records should be selected as described at the page 41 of [189].

A major flaw of this testing method concerns non-monotonicity of the transfer function. Since the histogram is a counter of code occurrence, the occurrence of code $i$ inferior to a code $j$ after the an occurance of the code $j$ is not detected. To avoid these issues, the ADC should also be tested for SINAD performance to confirm that non-monotonic behavior is not significant.

By applying a signal on the ADC inputs, the output codes should ideally represents the input signal applied. Therefore, a fitting of output codes with the ideally expected results is sufficient to extract the gain and the offset of the ADC under test. The input signal can be either a ramp or a sine wave, and a least mean square algorithm is able to extract errors on the gain and the offset. Unfortunately, this method is input dependant, and does not extract other metrics. A classical post-processing of output codes is necessary to extract dynamic characteristic and non-linearity (histogram, FFT). Its advantage over the method in the previous clause is that it is less sensitive to noise and more thoroughly eliminates spectral leakage.

However, the transfer function of an ADC can also be estimated by knowing at which input voltages occur a transition. The servo-loop method is a closed loop approached consisting in finding the code transition level of a given reference code. This method is well suited to find transition in the transfer function. An ADC output code different from the one selected will adjust the ADC input voltage until the reference code is met. Once the code transition level has been reached, the input signal is forced to oscillate across this transition. This time the input voltage should be measured with an extra difficulty coming from the final oscillations. Either filtering or averaging is necessary with a bias correction to determine the ideal voltage value. Repeating this process for each code of the ADC, the INL can be estimated from all the ideal voltage value. The input stimulus can be generated by either a DAC at the input. In which all the estimation is digital. Or the input voltage is done by an analogue integrator. This method is limited by the confidence in the linearity and the performances of the DAC used.

## A.1.1.2 Dynamic Metric

The dynamic metrics are usually extracted from the FFT of the sine wave reconstructed [189]. Nevertheless, some precautions on the signal have to be respected: the number of records and the frequency of the single-tone sine wave are only two among many. For high speed ADC, the IEEE standard 1241-2010 recommends the use of a memory buffer to acquire data at the ADC sample rate. While the coherent sampling is reached when there is an integer number of waveform cycles in the data record. The following relationship describes it:

$$
\begin{equation*}
M F_{i}=J F_{s} \tag{A.1}
\end{equation*}
$$

Where Fs is the sampling frequency, $J$ is the integer number of cycles of the waveform in the data record, Fi is the frequency of the input waveform, and M is the number of samples in the data record. The recommendation is to set J to be at least 5 and to be co-prime with M. $\left(J=5, M=7 \times 2^{12}\right.$ are co-prime)

Concerning the distortion of the input sine wave, the THD should be far less than the one of the expected ADC. Otherwise, this non-linearity will be found as well in the INL plot as in the dynamic parameters. The purity of the sine wave should be ensured and readily tested with a spectrum analyser. The clear advantage of the sine wave stimulus is the relax constraint on the signal and clock synchronicity. The trigger of conversion does not have to be synchronized. Finally, a great care is considered about the input signal overdrive which should at least be 3 times the rms value of the random noise at the input. If noise is present, it will modify the probabilities of samples falling in various code bins, and the effect will be larger near the peaks where the curvature of the probability density is greatest. Once the setup configured, the metrics are extracted from the FFT of the reconstructed signal. To prevent spectral leakage, a rectangular window is sufficient if the coherent sampling criterion is respected (a single ray at the input frequency shall be present in the
spectrum). Otherwise, whatsoever the window is applied the record length should large enough to reduce the spectral leakage.

## A. 2 ADC Figure of Merit

To compare the specification presented to the specification of other ADC in the literature, it is commonly accepted to represent the results of a calculation based on reached performances, as a value representing the effort put into the design. The calculation of such Figure of Merit (FoM) can vary. A widely adopted Figures of Merit, also called Walden's Figures of Merit incorporates the resolution, the speed and the power consumption in order to provide a simple value to compare with:

$$
\begin{equation*}
F o M_{\text {walden }}=\frac{\text { Power }}{2 F_{\text {signal }} E^{E N O B}} \tag{A.2}
\end{equation*}
$$

where the ENOB is defined by

$$
\begin{equation*}
E N O B \approx \frac{S N R-1.76}{6.02} \tag{A.3}
\end{equation*}
$$

P is the total power consumption, ENOB is the effective number of bits, and $F_{\text {signal }}$ is the input frequency of the signal. SNDR is the signal-to-noise-distortion ratio in dB measured with a sinusoidal input.


Figure A. 2 Walden FoM versus the nyquist frequency of ADC published in ISSCC and VLSI from 1997 to 2018 in comparison with the proposed one

This FoM is intended to provide a measure of how much energy is required to perform a conversion step, expressed in picojoules ( pJ ) per conversion step. This metric is created under the assumption that power tends to scale linearly with the input frequency and SNDR. However, In a high resolution ADC that is 10 bits or more, the resolution is mostly limited by thermal noise. Let us suppose the ADC is a capacitive load C , the noise is in the form of $\sqrt{k T / C}$. In order to increase the resolution by 1 bit, C has to quadruple. If the operating frequency is kept constant, the power consumption has to be increased by a factor of four for an improvement of a factor of two in resolution. This implies that improving the resolution by 1 bit automatically worsens the FoM by a factor of two.

Figure A. 2 represents the Walden FoM from the Murmann ADC survey taking into account conferences until 2018. In addition the FoM of the proposed ADC is represented in the middle of these by a large bullet. With 15 mW at 20 Mhz it should be equal to 750 pJ with an $\mathrm{SNDR}=68$ dB . Even if the ADC is placed in the middle of the graph, the highest temperature of the operating range make the thermal noise the most limiting factor in our design challenging.

This figure of merit can also be represented in function of the surface per channel to represent the design effort to minimize the cost. Represented in Figure A.3, the ADC are concentrated along a line going from a low FoM with a small area (bottom left corner), to the high FoM with a large area (top right corner). The technology scaling down more and more ADC appear in the bottom left corner. The specification of the target ADC is right in the middle. Our primary goal is first to reduce the area, and then this FoM.


Figure A. 3 Walden FoM versus the area of ADC published in ISSCC and VLSI from 1997 to 2018 in comparison with the proposed one

## LATCHES SMALL SIGNAL MODELS

## B. 1 Strong Arm

In order to derive offset and delay equations, the small signal model of the strong arm latch is represented in Figure B.1. The drain-source effect of transistors is neglected for the sake of simplicity. These are considered then in the post-layout simulation results presented in Section 4.2.3


Figure B. 1 Strong Arm Small Signal Model

The application of KCL at nodes $v_{a}$ and $v_{b}$ gives respectively

$$
\begin{align*}
\left(s C_{c m}+g_{m 5}\right) v_{a} & =g_{m 5} v_{o u t m}-g_{m 3} v_{\text {inm }}  \tag{B.1}\\
\left(s C_{c p}+g_{m 4}\right) v_{b} & =g_{m 4} v_{o u t p}-g_{m 2} v_{i n p} \tag{B.2}
\end{align*}
$$

while KCL on output nodes lead to

$$
\begin{align*}
s C_{L p} v_{o u t p} & =-\left(g_{m 5}+g_{m 7}\right) v_{o u t m}+g_{m 5} v_{a}  \tag{B.3}\\
s C_{L m} v_{\text {outm }} & =-\left(g_{m 4}+g_{m 6}\right) v_{\text {outp }}+g_{m 4} v_{b} \tag{B.4}
\end{align*}
$$

Replacing $v_{a}$ and $v_{b}$ in these equations by their expression in B. 2 gives us

$$
\begin{gather*}
s C_{L p} v_{\text {outp }}=-\left(g_{m 5}+g_{m 7}\right) v_{\text {outm }}+\frac{g_{m 5}}{1+s \frac{C_{c m}}{g_{m 5}}} v_{\text {outm }}-\frac{g_{m 3}}{1+s \frac{C_{c m}}{g_{m 5}}} v_{\text {inm }}  \tag{B.5}\\
s C_{L m} v_{\text {outm }}=-\left(g_{m 4}+g_{m 6}\right) v_{\text {outp }}+\frac{g_{m 4}}{1+s \frac{C_{c p}}{g_{m 4}}} v_{\text {outp }}-\frac{g_{m 2}}{1+s \frac{C_{c p}}{g_{m 4}}} v_{\text {inp }} \tag{B.6}
\end{gather*}
$$

Then, voltages are defined in term of their common mode voltage and differential voltages such that $v_{i n p}=v_{i n c}+v_{i n d} / 2$ and $v_{i n m}=v_{i n c}-v_{i n d} / 2$ (resp. for $v_{o u t p}$ and $v_{o u t m}$ ).

$$
\begin{align*}
s\left(C_{L p}-C_{L m}\right) v_{o u t c}+s\left(C_{L p}+C_{L m}\right) \frac{v_{\text {outd }}}{2} & =\left(g_{m 4}+g_{m 6}-g_{m 5}-g_{m 7}\right) v_{o u t c}  \tag{B.7}\\
& +\left(g_{m 4}+g_{m 6}+g_{m 5}+g_{m 7}\right) v_{o u t d} \\
& +v_{\text {outc }}\left(\frac{g_{m 5}}{1+s \frac{C_{c m}}{g_{m 5}}}-\frac{g_{m 4}}{1+s \frac{C_{c p}}{g_{m 4}}}\right) \\
& -\frac{v_{\text {outd }}}{2}\left(\frac{g_{m 5}}{1+s \frac{C_{c m}}{g_{m 5}}}+\frac{g_{m 4}}{1+s \frac{C_{c p}}{g_{m 4}}}\right) \\
& +v_{\text {inc }}\left(\frac{g_{m 3}}{1+s \frac{C_{c m}}{g_{m 5}}}-\frac{g_{m 2}}{1+s \frac{C_{c p}}{g_{m 4}}}\right) \\
& -\frac{v_{i n d}}{2}\left(\frac{g_{m 3}}{1+s \frac{C_{c m}}{g_{m 5}}}+\frac{g_{m 2}}{1+s \frac{C_{c p}}{g_{m 4}}}\right)
\end{align*}
$$

The input referred offset could be defined as the differential input voltage when the differential output voltage is null, the offset is thus defined as

$$
\begin{align*}
\frac{v_{o f f s e t}}{2}\left(\frac{g_{m 3}}{1+s \frac{C_{c m}}{g_{m 5}}}+\frac{g_{m 2}}{1+s \frac{C_{c p}}{g_{m 4}}}\right) & =\left(g_{m 4}+g_{m 6}-g_{m 5}-g_{m 7}-s\left(C_{L p}-C_{L m}\right)\right) v_{o u t c}  \tag{B.8}\\
& +v_{o u t c}\left(\frac{g_{m 5}}{1+s \frac{C_{c m}}{g_{m 5}}}-\frac{g_{m 4}}{1+s \frac{C_{c p}}{g_{m 4}}}\right) \\
& +v_{i n c}\left(\frac{g_{m 3}}{1+s \frac{C_{c m}}{g_{m 5}}}-\frac{g_{m 2}}{1+s \frac{C_{c p}}{g_{m 4}}}\right)
\end{align*}
$$

## B. 2 Strong Arm Montanaro Version

The transistor introduced by Montanaro in [128] keeps the voltage at drain of differential pair transistors defined even if the differential input is extremely large. Unfortunately, this extra "resistor" implemented by a mosfet alters the decision in both the offset and the delay required to make a decision.

The small signal model is represented in


Figure B. 2 Strong Arm Small Signal Model

Compared to conventional structure, KCL on output nodes lead to the same equations which are

$$
\begin{align*}
s C_{L p} v_{\text {outp }} & =-\left(g_{m 5}+g_{m 7}\right) v_{\text {outm }}+g_{m 5} v_{a}  \tag{B.9}\\
s C_{L m} v_{\text {outm }} & =-\left(g_{m 4}+g_{m 6}\right) v_{\text {outp }}+g_{m 4} v_{b} \tag{B.10}
\end{align*}
$$

while KCL applied on nodes $v_{a}$ and $v_{b}$ gives respectively

$$
\begin{align*}
\left(s C_{c m}+g_{m 5}\right) v_{a} & =\frac{v_{b}-v_{a}}{r_{23}}+g_{m 5} v_{o u t m}-g_{m 3} v_{i n m}  \tag{B.11}\\
\left(s C_{c p}+g_{m 4}\right) v_{b} & =\frac{v_{a}-v_{b}}{r_{23}}+g_{m 4} v_{o u t p}-g_{m 2} v_{i n p} \tag{B.12}
\end{align*}
$$

From each of these,

$$
\left\{\begin{array}{l}
\frac{v_{a}}{r_{23}}=\frac{v_{b}}{r_{23}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)}+\frac{g_{m 5} v_{\text {out }}-g_{m 3} v_{\text {inm }}}{r_{23}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)} \\
\frac{v_{b}}{r_{23}}=\frac{v_{a}}{r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)}+\frac{g_{m 4} v_{o u t p}-g_{m 2} v_{\text {inp }}}{r_{23}\left(s S_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)}
\end{array}\right.
$$

which puts in one the other gives us

$$
\left\{\begin{array}{l}
\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right) v_{a}=\frac{v_{a}}{r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)}+\frac{g_{m 4} v_{\text {outp }}-g_{m 2} v_{\text {inp }}}{r_{23}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)}+g_{m 5} v_{o u t m}-g_{m 3} v_{\text {inm }} \\
\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right) v_{b}=\frac{v_{b}}{r_{23}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)}+\frac{g_{m 5} v_{o u t m}-g_{m 3} v_{i n m}}{r_{23}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)}+g_{m 4} v_{o u t p}-g_{m 2} v_{\text {inp }}
\end{array}\right.
$$

This simplifies as

$$
\left\{\begin{array}{l}
v_{a}=\frac{r_{23}\left(g_{m 4} v_{o u t p}-g_{m 2} v_{i n p}\right)+r_{23}^{2}\left(g_{m 5} v_{\text {outm }}-g_{m 3} v_{\text {inm }}\right)\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)}{r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)-1} \\
v_{b}=\frac{r_{23}\left(g_{m 5} v_{o u t m}-g_{m 3} v_{i n m}\right)+r_{23}^{2}\left(g_{m 4} v_{\text {outp }}-g_{m 2} v_{i n p}\right)\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)}{r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)-1}
\end{array}\right.
$$

We can already notice that for large $r_{23}$ this acts much alike to the conventional circuit. While for small value of the resistance, the variation of $v_{a}$ and $v_{b}$ are slowed down.

Expressed as a function of the common and the differential component, this trends is clearer where $\gamma=r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)-1$ :

$$
\left\{\begin{aligned}
v_{a} & =\frac{g_{m 4} r_{23}+g_{m 5} r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)}{\gamma} v_{o u t c}-\frac{g_{m 2} r_{23}+g_{m 3} r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)}{\gamma} v_{i n c} \\
& +\frac{g_{m 4} r_{23}-g_{m 5} r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)}{\gamma} \frac{v_{o u t d}}{2}+\frac{-g_{m 2} r_{23}+g_{m 3} r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)}{\gamma} \frac{v_{i n d}}{2} \\
v_{b} & =\frac{g_{m 5} r_{23}+g_{m 4} r_{23}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)}{\gamma} v_{o u t c}-\frac{g_{m 3} r_{23}+g_{m 2} r_{23}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)}{\gamma} v_{i n c} \\
& +\frac{-g_{m 5} r_{23}+g_{m 4} r_{23}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)}{\gamma} \frac{v_{o u t d}}{2}+\frac{g_{m 3} r_{23}-g_{m 2} r_{23}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)}{\gamma} \frac{v_{i n d}}{2}
\end{aligned}\right.
$$

Finally, the offset can be found by setting $v_{\text {outd }}=0$ which gives us

$$
\begin{align*}
\frac{v_{o f f s e t}}{2} & \left(g_{m 5} g_{m 3} r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)+g_{m 4} g_{m 2} r_{23}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)-r_{23}\left(g_{m 4} g_{m 3}+g_{m 5} g_{m 2}\right)\right)  \tag{B.13}\\
& =\left(s\left(C_{L p}-C_{L m}\right)+g_{m 7}+g_{m 5}-g_{m 6}-g_{m 4}\right) v_{o u t c} \gamma \\
& -\left(g_{m 5}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)-g_{m 4}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)\right) v_{o u t c} r_{23}^{2} \\
& -\left(g_{m 4} g_{m 2} r_{23}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)-g_{m 5} g_{m 3} r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)+r_{23}\left(g_{m 4} g_{m 3}-g_{m 5} g_{m 2}\right)\right) v_{i n c}
\end{align*}
$$

Despite the extra complexity this engenders, the static offset (for $s=0$ ) is greater than the static offset of the traditional version for large $r_{23}$. Indeed, the $\gamma$ factor acts share the same equation than a cascode. This boosting the mismatch error with the output common mode voltage. Others errors are also boosted if

$$
\left(g_{m 5} g_{m 3} r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)+g_{m 4} g_{m 2} r_{23}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)-r_{23}\left(g_{m 4} g_{m 3}+g_{m 5} g_{m 2}\right)\right)<g_{m 2}+g_{m 3}
$$

In term of delay, the differential output is expressed in function of the differential input as

$$
\begin{align*}
& v_{\text {outd }}\left[s\left(C_{L p}+C_{L m}\right)-\left(g_{m 4}+g_{m 5}+g_{m 6}+g_{m 7}\right)+\right.  \tag{B.14}\\
& \left.\qquad \frac{\left.g_{m 4}^{2} r_{23}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)+g_{m 5}^{2} r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)-2 g_{m 4} g_{m 5} r_{23}\right]=}{\gamma}\right]= \\
& v_{i n d} \frac{g_{m 5} g_{m 3} r_{23}^{2}\left(s C_{c p}+g_{m 4}+\frac{1}{r_{23}}\right)+g_{m 4} g_{m 2} r_{23}^{2}\left(s C_{c m}+g_{m 5}+\frac{1}{r_{23}}\right)-g_{m 5} g_{m 2} r_{23}-g_{m 4} g_{m 3} r_{23}}{\gamma}
\end{align*}
$$

which decomposes as a gain factor and a time constant for the generation. The time constant is given to be

$$
\begin{equation*}
\tau \approx \frac{\left(C_{L p}+C_{L m}\right) \gamma_{0}+g_{m 4}^{2} r_{23}^{2} C_{c m}+g_{m 5}^{2} r_{23}^{2} C_{c p}}{-\left(g_{m 4}+g_{m 5}+g_{m 6}+g_{m 7}\right) \gamma_{0}+g_{m 4}^{2} r_{23}^{2}\left(g_{m 5}+\frac{1}{r_{23}}\right)+g_{m 5}^{2} r_{23}^{2}\left(g_{m 4}+\frac{1}{r_{23}}\right)-2 g_{m 4} g_{m 5} r_{23}} \tag{B.15}
\end{equation*}
$$

The time constant expression is very similar to the one of the conventional strong arm. The part depending on $r_{23}$ cannot be negative if the product of $g_{m 4} r_{23}$ and $g_{m 5} r_{23}$ are both greater than 1. $\gamma_{0}=\gamma(s=0)$ being strictly positive, the time constant is reduced.

An interesting observation is for a perfectly matching where $g_{m}=g_{m 4}=g_{m 5}, C_{c}=C_{c p}=C_{c m}$, and $C_{L}=C_{L p}=C_{L m}$. The time constant reduces to

$$
\tau \approx \frac{C_{L} \gamma_{0}+2 g_{m}^{2} r_{23}^{2} C_{c}}{-\left(2 g_{m}+g_{m 6}+g_{m 7}\right) \gamma-0+g_{m}^{2} r_{23}^{2}\left(g_{m}+\frac{1}{r_{23}}\right)+g_{m}^{2} r_{23}^{2}\left(g_{m}+\frac{1}{r_{23}}\right)-2 g_{m}^{2} r_{23}}
$$

for which the limit for large $r_{23}$ gives

$$
\lim _{r_{23} \rightarrow+\infty} \tau=\frac{C_{L}+2 C_{c}}{-\left(2 g_{m}+g_{m 6}+g_{m 7}\right)+2 g_{m}}
$$

In a way, even a very large resistance almost reaches the same performance at the exception of parasitics introduced at nodes which increases $C_{c}$ capacitance over the conventional circuit. Otherwise, extra $g_{m}^{2} r_{23}$ in the denominator further reduces the time constant. In addition, the pmos transistors in the regeneration are those improving most the speed.

## Latches small signal models

This indicates a trade-off between the delay and the offset for this architecture which is not the case of the version introduced in [129].

## B. 3 Double Tail

Similarly to the SA latch, this section presents the details for the offset calculus and the model used to derive the offset and the delay equation. The small signal model of the Schinkel version is represented in


Figure B. 3 Double Tail Small Signal Model

The application of KCL on $v_{D i x}$ nodes results in

$$
\left\{\begin{array}{l}
s C_{D p} v_{D i p}=-g_{m 2} v_{i n p} \\
s C_{D m} v_{D i m}=-g_{m 3} v_{i n m}
\end{array}\right.
$$

while KCL on output nodes gives us

$$
\left\{\begin{array}{l}
s C_{L p} v_{\text {outp }}=-g_{m 6} v_{\text {Dip }}-\left(g_{m 8}+g_{m 10}\right) v_{\text {out }} \\
s C_{L m} v_{\text {outm }}=-g_{m 7} v_{\text {Dim }}-\left(g_{m 9}+g_{m 11}\right) v_{\text {outp }}
\end{array}\right.
$$

Thus, the output voltages goes as

$$
\begin{align*}
\frac{v_{\text {outd }}}{2}\left(s\left(C_{L p}+C_{L m}\right)-g_{m 8}-g_{m 9}-g_{m 10}-g_{m 11}\right) & =-\frac{v_{\text {ind }}}{2}\left(\frac{g_{m 6} g_{m 2}}{s C_{D p}}+\frac{g_{m 7} g_{m 3}}{s C_{D m}}\right)  \tag{B.16}\\
& +v_{i n c}\left(\frac{g_{m 6} g_{m 2}}{s C_{D p}}-\frac{g_{m 7} g_{m 3}}{s C_{D m}}\right) \\
& +v_{\text {outc }}\left(s\left(C_{L p}-C_{L m}\right)+g_{m 8}+g_{m 10}-g_{m 9}-g_{m 11}\right)
\end{align*}
$$

Assuming $v_{\text {outd }}=0$ for the calculation of the input referred offset, the latter dependent on the input/output common mode and on mismatches as follow:

$$
\begin{align*}
\frac{v_{o f f s e t}}{2}\left(\frac{g_{m 6} g_{m 2}}{s C_{D p}}+\frac{g_{m 7} g_{m 3}}{s C_{D m}}\right) & =+v_{i n c}\left(\frac{g_{m 6} g_{m 2}}{s C_{D p}}-\frac{g_{m 7} g_{m 3}}{s C_{D m}}\right)  \tag{B.17}\\
& +v_{o u t c}\left(s\left(C_{L p}-C_{L m}\right)+g_{m 8}+g_{m 10}-g_{m 9}-g_{m 11}\right)
\end{align*}
$$

## CHAPTER C

## MINIMUM DC GAIN OF AN OTA IN AN INCREMENTAL- $\Delta \Sigma$

This section investigates the impact of the DC Gain of an OTA inside the SC-Integrator on the first stage of the proposed architecture: an Incremental $-\Delta \Sigma$.

The assumption made is a unity gain frequency of the OTA is such wide that the error on the settling of the integrator is only due to the OTA DC Gain.

Moreover, process mismatch is disregarded and the passive-adder with comparators are supposed to be ideal


Figure C. 1 Two-Phase SC Integrator implemented

In such circumstances the SC-Integrator of the Figure C. 1 respects the equation (C.1) where A is the OTA DC Gain, $C_{S}$ the sampling capacitor, and $C_{I}$ the integration capacitor.

$$
\begin{equation*}
V_{\text {out }}[n]=V_{\text {out }}[n-1]\left(\frac{1+\frac{1}{A}}{1+\frac{1+C_{S} / C_{I}}{A}}\right)+\left(V_{\text {in }}-b[n-1] V_{\text {ref }}\right) \frac{C_{S}}{C_{I}}\left(\frac{1}{1+\frac{1+C_{S} / C_{I}}{A}}\right) \tag{C.1}
\end{equation*}
$$

One could note the ratio of $C_{S} / C_{I}$ deeply impact the error at each integration step. In order to decrease the DC Gain requirement is to reduce this ratio to the maximum. Therefore a ratio of 1 is a good candidate.

By recurrence, the residue of this stage being the output of the integrator, the residue can be expressed as

$$
\begin{equation*}
V_{\text {out }}[n]=V_{\text {out }}[0]\left(\frac{1+\frac{1}{A}}{1+\frac{1+C_{S} / C_{I}}{A}}\right)^{n}+\frac{C_{S}}{C_{I}} \frac{1}{1+\frac{1+C_{S} / C_{I}}{A}} \sum_{i=1}^{n}\left(V_{\text {in }}-b[n-1] V_{\text {ref }}\right)\left(\frac{1+\frac{1}{A}}{1+\frac{1+C_{S} / C_{I}}{A}}\right)^{i} \tag{C.2}
\end{equation*}
$$

The incremental mode resetting at each new sample, the initial output value is zero. Therefore, the residue only depends on the transfer of charges from the sampling to the integration capacitor. The maximum of error is governed by the threshold voltage of the 1.5-bits quantizer following our architecture.

The error committed by a finite gain is thus

$$
\begin{equation*}
V_{\text {error }}[n]=\frac{C_{S}}{C_{I}} \sum_{i=1}^{n}\left(V_{\text {in }}-b[n-1] V_{r e f}\right)\left[\left(\frac{\left(1+\frac{1}{A}\right)^{i}}{\left(1+\frac{1+C_{S} / C_{I}}{A}\right)^{i+1}}\right)-1\right] \tag{C.3}
\end{equation*}
$$

To consider the ADC does not need calibration, we could assume that the error is below half LSB of the desired accuracy. In this case, the residue displays the maximum of the error at the transition between two adjacent codes. As the input range is $2 V_{r e f}$, a transition for a 1.5-bit quantizer whose threshold voltage are $\pm V_{r e f} / 2$ occurs at $V_{r e f} /(2 \times O S R)(1+2 k)$ where $k$ is a signed integer.

$$
\begin{equation*}
\frac{V_{\text {error }}[n]}{V_{L S B}}=2^{\text {NBits }} \frac{C_{S}}{C_{I}}\left(\frac{1}{4 O S R}\left[\sum_{i=1}^{n}\left(\frac{\left(1+\frac{1}{A}\right)^{i}}{\left(1+\frac{1+C_{S} / C_{I}}{A}\right)^{i+1}}\right)\right]-N\right) \tag{C.4}
\end{equation*}
$$

We could also assume this this equivalent to say the integral non linearity fits into the bounds for the desired accuracy. INL error is described as the deviation, in LSB or percent of full-scale range (FSR), of an actual transfer function from a straight line. The INL-error magnitude then depends directly on the position chosen for this straight line. At least two definitions are common: 'best straight-line INL' and 'end-point INL'.

Best straight-line INL provides information about offset (intercept) and gain (slope) error, plus the position of the transfer function (discussed below). It determines, in the form of a straight line, the closest approximation to the ADC's actual transfer function. The exact position of the line is not clearly defined, but this approach yields the best repeatability, and it serves as a true representation of linearity.

End-point INL passes the straight line through endpoints of the converter's transfer function, thereby defining a precise position for the line. Thus, the straight line for an N -bit ADC is defined by its zero (all zeros) and its full-scale (all ones) outputs. The best straight-line approach is generally preferred, because it produces better results. The INL specification is measured after both static offset and gain errors have been nullified, and can be described as follows:

Let consider the case of the maximum error compared to a straight line passing by end-points of the transfer function:

$$
\begin{equation*}
I N L=\max \mid V_{\text {out }}(\operatorname{code})-V_{\text {out }}\left(\operatorname{cod} e_{\min }\right)-\left(\operatorname{code}-\operatorname{cod} e_{\min }\right) \times \text { slope } \mid \tag{C.5}
\end{equation*}
$$

where the slope is

$$
\begin{equation*}
\text { slope }=\frac{V_{\text {out }}\left(\operatorname{code}_{\max }\right)-V_{\text {out }}\left(\operatorname{code}_{\min }\right)}{\operatorname{code}_{\max }-\operatorname{code}_{\min }} \tag{C.6}
\end{equation*}
$$

For the sake of clarity, let us normalize voltages and codes between 0 and 1 . As in a first order Incremental- $\Delta \Sigma$ the estimation is the average of output bits the normalized estimation of the output code is given to be $e c=\frac{1}{O S R} \sum_{i=1}^{O S R} b[i]$.

We deduce that the output estimation is the sum of ec and the residue weighted by $1 /(2 O S R)$. Considering $V_{\text {out }}(1)$ and $V_{\text {out }}(0)$ at a transition between two 'extra' codes, they are respectively given by $1-V_{\text {error } \max }[n]$ and $V_{\text {error } \max }[n]$.
the INL being

$$
\begin{equation*}
I N L=\max \left|V_{\text {out }}(e c)-V_{\text {out }}(0)-e c\left(V_{\text {out }}(1)-V_{\text {out }}(0)\right)\right| \tag{C.7}
\end{equation*}
$$

and replacing $V_{\text {out }}(1)$ and $V_{\text {out }}(0)$ by their value leads to

$$
\begin{equation*}
I N L=\max \mid \text { ec }+V_{\text {error } \max }[n]+V_{\text {error }}[n, e c]-\text { ec }\left(1-2 V_{\text {error } \max }[n]\right) \mid \tag{C.8}
\end{equation*}
$$

which admits a maximum of $4 V_{\text {error } \max }[n]$
Therefore, to prevent a calibration with respect to the INL, the DC gain constraint on the OTA is increased by 2-bits.

## CHAPTER D

## CLOCKED COMPARATORS METASTABILITY

Comparator metastability is ideally a deterministic process for initial $\Delta V_{\text {out }}$ of the cross-coupled inverters that is insufficient for regeneration to reach valid logic levels before the end of the available time $T_{A V L}$. In other words we can determine a $\Delta V_{\text {out }}$ range for which the time delay exceed the allotted time for the taking a decision. Unfortunately, the distribution of the differential input voltage and the noise [190] influence the distribution of the time delay. In consequence the likelihood of metastability is also affected. In this section we analyze both the differential input voltage distribution and the temperature impact on the metastability probability of comparators.

## D. 1 Input signal distribution dependency

The input probability distribution depends on the shape of the input voltage waveform. In this paper, we assume a Laplace distribution over the full scale input range $V_{F S}$. In this case, the probability of comparator metastability is given by (D.1) for a Gaussian distribution of the delay at a given $\Delta V_{\text {in }}$.

$$
\begin{equation*}
P\left(t>T_{A V L}, \Delta V_{i n}\right)=\frac{1}{2}\left(1-\operatorname{erf}\left(\frac{T_{A V L}-\mu_{t}\left(\Delta V_{i n}\right)}{\sqrt{2} \sigma_{t}\left(\Delta V_{i n}\right)}\right)\right) \tag{D.1}
\end{equation*}
$$

where $\mu_{t}$ is the average of the delay as a random variable, and $\sigma_{t}$ the standard deviation of the delay assuming the law of large numbers applicable. In both the SA and the DT comparator the pre-amplification phase effectively multiplies the input range by a dynamic gain $A_{P}$ [191], and one must subtract $t_{l i n}$ obtained in Section 4.2 from the $T_{A V L}$.

Considering that $t_{l i n}$ itself is a Gaussian distributed random variable [191], errors on the estimation of the delay and its standard deviation can be translated into an error on the metastability probability. This error on the probability is given by (D.2) based on (D.1).

$$
\begin{gather*}
2 \varepsilon_{P m e t}=\int_{-V_{F S} / 2}^{+V_{F S} / 2} \operatorname{erf}\left(\frac{T_{A V L}-\mu_{t}+\epsilon_{\mu}}{\left(\sigma_{t}+\epsilon_{\sigma}\right) \sqrt{2}}\right) P\left(\Delta V_{i n}\right) d \Delta V_{i n} \\
-\int_{-V_{F S} / 2}^{+V_{F S} / 2} \operatorname{erf}\left(\frac{T_{A V L}-\mu_{t}}{\sigma_{t} \sqrt{2}}\right) P\left(\Delta V_{i n}\right) d \Delta V_{i n} \tag{D.2}
\end{gather*}
$$

In this equation, $P\left(\Delta V_{i n}\right)$ represents the probability to get a specific value of $\Delta V_{i n}$. In our case this is given by a Laplace distribution of probability.

Those general equation can be applied to other system based around a comparator by just changing the equation of the time delay ( $\mu_{t}$ and $\sigma_{t}$ ).

## D. 2 Temperature variation

To consider the temperature impact on the comparators delay, we have considered that the temperature impact most the carrier mobility in the channel and the threshold voltage of transistors.

Assuming mobility variation take over threshold voltage variation, the probability sensitivity to the temperature of (D.1) is defined by equation (D.3) where $A_{P}$ is the amplification factor $\Delta V_{\text {out }}\left(t_{\text {lin }}\right) / \Delta V_{\text {in }}$.

$$
\begin{gather*}
\frac{d}{d T} P\left(t>T_{A V L}, \Delta V_{i n}\right)=\frac{\exp \left(-\left(\frac{T_{A V L}-\mu_{\text {delay }}\left(T, \Delta V_{i n}\right)}{\sqrt{2} \sigma_{\text {delay }}\left(\Delta V_{\text {in }}\right)}\right)^{2}\right)}{\sqrt{2 \pi} \sigma_{\text {delay }}\left(\Delta V_{\text {in }}\right)} \frac{d}{d T} t\left(T, \Delta V_{\text {in }}\right)  \tag{D.3}\\
\frac{d}{d T} t\left(T, \Delta V_{i n}\right) \approx \frac{3 \tau}{2 T_{0}} \sqrt{\frac{T}{T_{0}}\left(\log \left(A_{P} \frac{V_{\text {logic }}}{\Delta V_{\text {out }}\left(t_{\text {lin }}\right)}\left(\frac{T}{T_{0}}\right)^{\frac{3}{2}}\right)+1\right)} \tag{D.4}
\end{gather*}
$$

By being strictly positive, the increasing of temperature always inflates probability to be metastable. In consequence, the temperature will move the probability of metastability towards greater $T_{A V L}$.

## D. 3 Metastability of synchronizers

In ADCs, the comparator is most of the time followed by synchronizers to reduce the likelihood of logic errors propagating past the comparator. We chose to add digital flip-flops (DFF) to act as synchronizers, as show in the Figure D.1. The clock CLK is defined by his period $T_{C L K}$ whose duty cycle is $50 \%$.


Figure D. 1 Metastability input range and test circuit

Comparator metastability may engender the violation of the set-up and hold times of the DFF. In other words, the DFF clock transition may happen too close to the region where the DFF input is between $V_{l}$ and $V_{h}$ : the voltage metastable window. Assuming the independence of the probability to be in the forbidden voltage range and the probability to have a transition in the forbidden time span, the probability to be in this generating zone is defined by (D.5).

$$
\begin{align*}
P\left(\text { MetastabilityZone, } \Delta V_{\text {in }}\right) & =P\left(t \in\left[\frac{T_{\text {clk }}}{2} \pm \begin{array}{l}
T_{\text {hold }} \\
T_{\text {setup }}
\end{array}\right], \Delta V_{\text {in }}\right) \\
& \times P\left(V_{\text {out }} \in\left[V_{l}, V_{h}\right]\right) \tag{D.5}
\end{align*}
$$

For the sake of simplicity, only the regeneration time is considered since the linear time of comparator can be subtracted to $T_{c l k} / 2$. And its variation is far less. Hence, the probability to be in the forbidden voltage range at any time is given by equation (D.6) where $\tau_{r e g}$ is the regeneration time constant. This probability depends from the temperature due to $V_{\text {out }}\left(t_{\text {lin }}\right)$.

$$
\begin{equation*}
P\left(V_{\text {out }} \in\left[V_{l}, V_{h}\right]\right) \approx \frac{\tau_{\text {reg }} \ln \left(V_{h} / V_{l}\right)}{\tau_{\text {reg }} \ln \left(V_{\text {logic }} / V_{\text {out }}\left(t_{\text {lin }}\right)\right)} \tag{D.6}
\end{equation*}
$$

And, the probability to be in the forbidden time span is easily calculable with the cumulative probability function of the comparator's delay given by the equation (D.1)[191].

Therefore, the probability to be in the metastability generating zone is defined by (D.7) considering any differential input voltage distribution.

$$
\begin{equation*}
P(\text { MetastabilityZone })=\int_{-V_{F S} / 2}^{+V_{F S} / 2} P\left(\text { MetastabilityZone, } \Delta V_{i n}\right) P\left(\Delta V_{i n}\right) d \Delta V_{i n} \tag{D.7}
\end{equation*}
$$

In order to compare the SA and the DT comparators, all circuits have been simulated in $0.18-\mu m$ CMOS technology with $V_{D D}=1.8 \mathrm{~V}$. The comparators were designed for offset standard variation of 3 mV at the input common mode voltage of 0.9 V . For the following results, the test setup is depicted by the Figure D.1. The DFF time constraints are taken to be $t_{\text {setup }}=135 p s$ and $t_{\text {hold }}=70 \mathrm{ps}$ while the metastability input range is less than $1 \mu V$ around 794 mV and varies with the temperature.

## D. 4 process and temperature variation on the metastability

The Figure D. 2 depicts the probability for the DT and the SA latches, to enter the metastable zone of DFFs at the clock falling edge. As expected, increasing the temperature decreases the regeneration

## Clocked Comparators Metastability

time constant, and the pre-amplification gain. In turn, the Probability Density Function (PDF) is shifted to lower clock frequencies as explained by the equation (D.3). This shift is not linear with the temperature but varies according to the variation of the mobility in the CMOS cross-coupled inverters. Based on (D.4) the estimated $\Delta T_{c l k} / 2 \tau_{r e g}$ is 3.3 while the simulation results provide a $\Delta T_{c l k} / 2 \tau_{r e g}$ of 3 from $-50^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$ for both comparators. Therefore, the temperature variation


Figure D. 2 P(Metastability) of DFFs for $-50^{\circ} \mathrm{C},+25^{\circ} \mathrm{C},+175^{\circ} \mathrm{C}, \Delta V_{i n} \in \pm 450 \mathrm{mV}$
to generate metastability is more linked to the fabrication process than to the topology.
As a proof the derivative of the probability of metastability with respect to frequency versus the advancement in the rising of probability is represented in the Figure D.3.

Figure D. 3 (a) compares the topology at $25^{\circ} \mathrm{C}$. We conclude that the topology does not impact variation of probability.

Figure D. 3 (b) represents the variation of the probability for the double tail for three different temperatures. The temperature impacts most the corner than the slope of the rising probability.

For both comparators, the variation of probability over temperature exhibited are similar and only the value of probability change due to a SA comparator being slower than the DT one. At $25^{\circ} \mathrm{C}$ and $175^{\circ} \mathrm{C}$ for a clock frequency of 150 MHz , the probability to generate metastable DFFs output is less than $10^{-18}$ and $5 \times 10^{-10}$ for the DT. For the SA the probability is $2 \times 10^{-17}$ and $3 \times 10^{-9}$.

Then the probability of comparators to be in a metastable state is depicted by the Figure D.4. Compared to previous probability, this probability rises up to 1 with the increasing clock frequency and the temperature shift the PDF to smaller clock frequencies. But it also demonstrates that transition from low to high probability is never instantaneous, and its slope does not depends on


Figure D. 3 Derivative of the probability to generate metastability
temperature. With layout respecting good-matching practices, the slope is a result of either the noise as reported in [191], or the process variation, or the repartition of $\Delta V_{i n}$ as a random variable. In the results presented the noise is not taken into account.

From (D.2), those results in the absence of noise and hysteresis have an estimated error at $175^{\circ} \mathrm{C}$ of $1.6 \times 10^{-13}$ and $3 \times 10^{-13}$ respectively for the DT, Figure D.4a, and the SA, Figure D. 4 b , on the probability of metastability where the probability level is $10^{-9}$.

Concerning the probability of generating metastability and to be metastable, they do not follow the same law of probability. Indeed, the PDF of generating metastability decreases for very high frequencies since delay is far much greater than the allotted time, and reach with an ever smaller probability the metastable zone of DFFs. Moreover, increasing the differential input shifts the PDF to high frequencies. Therefore, an slowly increasing top appears on the PDF.


Figure D. 4 P (Metastability) of latches for $-50^{\circ} \mathrm{C},+25^{\circ} \mathrm{C},+175^{\circ} \mathrm{C}, \Delta V_{\text {in }} \in \pm 450 \mathrm{mV}$

## CHAPTER E

## PACKAGING CONSIDERATIONS FOR HIGH TEMPERATURE

The temperature affects the printed circuit board in several manners which are decomposed into material intrinsic properties alteration and material-material interfaces phenomena. For tests and measurements, we should consider both the mechanical and the electrical properties of the IC and the of the test boards.

## E. 1 Package

The package of an integrated circuit is an interface to the environment surrounding the chip whose desirable properties are a low thermal resistance to prevent the heat to be trap inside the package degrading ever more the Silicon electrical performance. The target design is close to the operating region where the carrier density is getting as sparse as within an intrinsic silicon bloc. Therefore, the heat should be evacuated as quickly as possible while the selected package is as close as possible to the final one for relevant measurements. In addition to that, test under high temperature gives enough energy for most redox chemical reactions in which oxidations of contact and metals are expected to occurs.

Exposed to the environment, the package is thus selected based on its thermal-resistance to dissipate heat, its electrical insulation, and its protection from oxidation among many.

In order to output high frequencies signal for debug purpose, parasitic are intended to be minimized. This considers both the wire-bonding and the pins.

For the sake of simplicity, Table E. 1 compares the properties of traditional package (plastic and ceramic) with fully closed encapsulation. Indeed, as large area of METTP is not allowed by the process manufacturing to prevent antenna effect, large area of metal have slits exposing the silicon based dielectric to the light. Partially closed or open IC allows visual verification of wire-bonding at the cost of substrate ionization by the absorption of light being more likely as the temperature increase ( $E_{g}$ is decreasing and a band gap shift occurs with the temperature [192, 193] while the Fermi-Dirac distribution becomes wider).

For high temperature integrated circuits, the most physically robust solution is a ceramic package with a caution on the dielectric constant value which has a large discrepancy with most PCB material. Therefore, the plastic package is thus the most appropriate for test temperature below $160^{\circ} \mathrm{C}$. Willing to test the IC at $175^{\circ} \mathrm{C}$, and a chip size of $1.3 \mathrm{~mm} \times 1.3 \mathrm{~mm}$ while a CLCC68 package would be of $25.4 \mathrm{~mm} \times 25.4 \mathrm{~mm}$ the inductance of a wire connected at a corner would

Table E. 1 Packing comparison for high temperature circuits

| Mechanical Properties | Ceramic Package <br> CLCC68 | Plastic Package <br> PLCC68 (PPS) | Glob Top <br> S7503 | Glob Top <br> $\mathbf{5 0 3 0 0 H T}$ |
| :--- | :---: | :---: | :---: | :---: |
| Young Modulus [GPa] | $150-190$ | $6-11$ | NC | NC |
| Vickers Hardness [GPa] | $5.9-9$ | 5 | NC | NC |
| Viscosity [Pa.s @ 10 rpm$]$ | NC | NC | $80-100$ | $120-140$ |
| Shore D | NC | NC | 85 | 95 |
| Water Absorption [\%] <br> Thermal Properties | 0 | 0.02 | 0.14 | 0.4 |
| Coefficient of Thermal | $9.6-11.5$ | 33 | 193 | 18 |
| Expansion $\left[\mu K^{-1}\right]$ <br> Thermal |  |  |  |  |
| Conductivity $[W / m K]$ <br> Glass Transition | $2-5$ | 0.29 | 0.22 | 0.63 |
| Temperature Tg $\left[{ }^{\circ} \mathrm{C}\right]$ | $>175$ | 170 | 175 | 165 |
| Electrical Properties |  |  |  |  |
| Dielectric Constant $\left[@ 25^{\circ} \mathrm{C}\right]$ <br> and Loss tangent | $6.5 / 0.0003$ | $3.0 / 0.0001$ | $3.1 / 0.0005$ | $3.2 / 0.0009$ |
| Volume Resistivity $\left[10^{14}\right]$ | $@ 1 \mathrm{MHz}$ | $@ 1 \mathrm{kHz}$ | $@ 1 \mathrm{kHz}$ | $@ 1 \mathrm{kHz}$ |

be of 26 nH . a Glob Top solution is good compromise which allows a chip-on-board connection limiting the inductance to 7 nH .

Considering discrete buffers whose pin's capacitance are 20 pF , the capacitance of the PCB trace of 7 pF and a pad capacitance of the IC of 1.9 pF , the cut-off frequency is boosted from 180 MHz to 353 MHz in the worst case. From another point of view the sampling frequency of ADC being 20 MHz , the settling has 9 to 17 times the time constant of the line.

One precaution that have been overlooked in the design but have a deep impact on results is a protection for the Glob Top to reduce the sensitivity to air pressure variation. In order to use commercial on-the-shelves components on a motherboard, the tests over temperature are performed with a thermal stream 5000 from MPI. The hot air is blown on the area delimited by its thermal enclosure. The temperature increasing the glob top tends to be malleable and the air pressure on the wire bonding. To limit the impact a cover has been placed over the daughter-board to let the air surrounding the IC heating but preventing a direct blown air on the IC as depicted by Figure E.1.

## E. 2 Boards

With regards to the PCB conception, the temperature increasing inflates the dielectric. The distance between metal layers changing, the dielectric constant is thus temperature dependent (at least from a geometrical point of view). Changes in z-axis CTE and dielectric constant as a function of


Figure E. 1 Protection against the blown air pressure variation inside the thermal enclosure of the thermal stream
temperature can significantly impact the impedance of strip transmission lines fabricated on that material while engendering a mechanical stress on soldering points and vias.

Because a material can undergo such a drastic change in CTE, it becomes mechanically and electrically unstable when operating above a defined temperature Tg , when the dielectric become soft and malleable. The PCB should always be maintained below that temperature except for short-duration processing steps, such as solder reflow.

In the special case of the motherboard, more precisely at connections points with the daughterboard, pins from one connector are soldered to transmission lines. The pins connectors and transmission lines being in copper while the soldering is a dissimilar metal, an electromotive force appears at the junction coming from a thermal difference between each metal. Also called Seebeck effect, for a Copper-Lead-Tin Solder the coefficient of the electromotive force is $5 \mu V /{ }^{\circ} \mathrm{C}$ which sufficient to generate an error of $500 \mu V$ for $100^{\circ} \mathrm{C}$ between the two.

In order to perform the characterization of the ADC whose accuracy reaches 12 -bits with an input excursion of $\pm 1 \mathrm{~V}$, the thermal difference shall not be higher than $24^{\circ} \mathrm{C}$. One way to cope with this effect is by waiting the establishment of the temperature before a characterization at a new temperature. In addition for sensitive nodes, differential signaling is recommended.

Even if differential signaling is done, a high speed signal over long trace is prone to power reflection. Therefore, both analog and digital traces, whose signal frequency is between 25 MHz and 100 MHz , have their impedance matched. A solution based on motherboard for signal generation and reshaping and a daughter-board with only the test chips under temperature is the most effective way to achieve the matching with test devices.

On transmission lines for high speed digital, bidirectional buffers are added to keep the signal end-to-end clean. Digital buffers benefits are three fold: First, they adapt the signal from a 1.8 V voltage domain to a more traditional 3.3 V to 5 V of digital test device (LVDS IP usually consider a 3.3 V voltage domain). Second, splitting the signal path into several chunk, the impedance matching is easier to realize between the IC and the buffers. And as the digital lines of test devices have an impedance of $150 \Omega$ to $300 \Omega$, the matching not being perfect from the test devices to the buffers will only have low-reflection capacitance. During the conception the maximum allowed power reflected is $10 \%$ which corresponds to a maximum VSWR (voltage standing wave ratio) equal to 1.22 which is in nutshell an error due to mismatch of $30 \Omega$. Third without them, the digital pads of the IC should provide a large current to charge and pump the capacitance of test devices. The large transient current generates a large noise whose decoupling from the analog core is more difficult. By the addition of buffers, the capacitive load is reduced and the generated noise is decreased.

To enhance the performance, it is critical to place the reservoir capacitor close to the ADC's sensitive inputs. Among the most sensitive ones are reference input pins, input voltages, and power supplies. While the input pins are high speed signals, the impedance matching is supposed to be sufficient. For practical reason small capacitors are needed to filter out possible coupling noise.

But for DC signals such references and power supplies, the filtering network depends on the load and the current profile. For instance, on the SAR sub-ADC the power supply shall be feed large transient current the comparator while the reference drops only while the reference is connected to the DAC. The capacitor acts as a charge reservoir with charge pumped by the load and re-filled at a rate depending from the resistivity of the path for re-filling, Figure E.2. To decrease the minimum time to recover, decoupling capacitors have been split into one inside the IC chip and several outside. To prevent oscillations the ESR of decoupling capacitors is minimized by using multiple vias to a ground plane and using wide traces to connect them. Ceramic capacitors with X7R dielectric are a good choice close to IC where the temperature is the highest $\left(175^{\circ} \mathrm{C}\right)$. Then outside at ambient temperature a large $470 \mu F$ electrolytic capacitor filter the voltage provided by the power supply source, such as an Hameg HMP 4040.

For the sake of clarity others phenomena such as power derating, voltage derating, temperature drift,... are considered but not detailed.


Figure E. 2 Decoupling strategy to reduce recovery time and the settling error on references

## ACCURACY NEEDED FOR COMPARATORS OFFSET

MEASUREMENT

Let us assume, for the average voltage of the offset N samples $\left(x_{i} N\left(\bar{x}^{*}, \sigma^{2}\right)\right.$ ) The average and the standard deviation is thus given by:

$$
\begin{equation*}
\bar{x}=\frac{1}{N} \sum_{i=0}^{N-1} x_{i} \tag{F.1}
\end{equation*}
$$

and

$$
\begin{equation*}
\sigma_{\text {offset }}=\sqrt{\frac{1}{N-1} \sum_{i=0}^{N-1}\left(x_{i}-\bar{x}\right)^{2}} \tag{F.2}
\end{equation*}
$$

The error committed with respect to the true offset value $\left(\bar{x}^{*}\right)$ is calculated by:

$$
\begin{equation*}
\varepsilon_{\bar{x}}=\bar{x}^{*}-\bar{x}=\bar{x}^{*}-\frac{1}{N} \sum_{i=0}^{N-1} x_{i} \tag{F.3}
\end{equation*}
$$

Thus a non-biased measure gives an expectation of the error tending to zero. This is equivalent to say that the probes have no offset and have been calibrated.

In consequence, the error for a given measure comes from the standard deviation of a measure: the precision of probes.

$$
\begin{equation*}
\operatorname{Var}\left(\varepsilon_{\bar{x}}\right)=\operatorname{Var}\left(\bar{x}^{*}\right)+\operatorname{Var}()=\frac{1}{N^{2}} \sum_{i=0}^{N-1} \sum_{j \neq i}\left(x_{i}-x_{j}\right)^{2} \tag{F.4}
\end{equation*}
$$

Since each sample has the same variance and supposed sufficiently separated in the time not to be correlated (memory effect of the probe), the variance of the error can be simplified into

$$
\begin{equation*}
\operatorname{Var}\left(\varepsilon_{\bar{x}}\right)=\frac{\sigma^{2}}{N} \tag{F.5}
\end{equation*}
$$

So to limit the error on the offset to $5 \%$ of the expected offset's standard deviation for 10 samples, the $\sigma$ should be less than

$$
\begin{equation*}
\sigma<\sigma_{o f f s e t} \sqrt{10} \frac{5}{100}=3 m V \times 0.158=474 \mu V \tag{F.6}
\end{equation*}
$$

## CHAPTER G

# FREQUENCY JITTER IMPACT ON THE DELAY MEASUREMENT CIRCUIT 

This appendix has the goal to estimate the error on the delay measurement due to an error on the frequency measurement. We consider the error on frequency due to the jitter.

The estimated error on the delay is linked to the variation in frequency of the calculated DLY_FREQ frequency in each operating mode (calibration mode and run mode) as follows

$$
\begin{align*}
\varepsilon_{t_{\text {delay }}+t_{\text {reset }}} & =\frac{1}{N}\left(\frac{1}{F_{1}}-\frac{1}{F_{2}}\right)\left(1-\frac{1}{1+\frac{F_{\text {jitter } 1}}{F_{1}}+\frac{F_{j i t t e r 2}}{F_{2}}+\frac{F_{j i t t e r 1}}{F_{1}} \frac{F_{j i t t e r 2}}{F_{2}}}\right)  \tag{G.1}\\
& -\frac{1}{N F_{1} F_{2}} \frac{F_{\text {jitter } 1}}{F_{1}}+\frac{F_{\text {jitter } 2}}{F_{2}}
\end{align*}
$$

where $F_{1}$ and $F_{2}$ are respectively the frequency measured due when CALIBN=1 and CALIBN=0, $F_{\text {jitteri }}$ is the measured frequency jitter on the frequency $F_{i}$, and N represents the frequency divider ratio.

If we consider $\frac{F_{j i t t e r i}}{F_{i}}$ follows a centered normal distribution of variance $\sigma_{i}^{2}$, thus the expectation of the error is approximately zero and the variance of the error is given by the following formula:

$$
\begin{equation*}
\operatorname{Var}\left(\varepsilon_{t_{\text {delay }}+t_{\text {reset }}}\right)=\left(\frac{1}{N^{2}}\left(\frac{1}{F_{1}}-\frac{1}{F_{2}}\right)^{2}+\frac{1}{\left(N F_{1} F_{2}\right)^{2}}\right)\left(\sigma_{1}^{2}+\sigma_{2}^{2}\right) \tag{G.2}
\end{equation*}
$$

This is based on the Taylor expansion to the first order of $1 / 1+x$. In consequence, the bigger the number N is, the better is the accuracy of the measure with respect to the frequency jitter. Unfortunately, this comes at a price on the resolution of the frequency meter used and the cumulative noise of the frequency divider which alter the phase.

With a peak-jitter of 140 Hz on DLY_FREQ for a frequency generated of 6 MHz and 2.9 MHz , the estimated error coming from the jitter is 6.5 ps . Therefore, the error introduced by the jitter of the circuit is considered negligible if the error exceeds 100 ps .

## BIBLIOGRAPHY

[1] M. N. Ericson, M. Bobrek, A. Bobrek, C. L. Britton, J. M. Rochelle, B. J. Blalock, and R. L. Schultz, "A high resolution, extended temperature sigma delta adc in $3.3 \mathrm{v} 0.5 \mathrm{mu} ; \mathrm{m}$ soscmos," in 2004 IEEE Aerospace Conference Proceedings (IEEE Cat. No.04TH8720), vol. 4, Mar. 2004, 2608-2617 Vol.4.
[2] P. M. Ferreira, H. Cai, and L. Naviner, "Reliability Aware AMS / RF Performance Optimization," in Performance Optimization Techniques in Analog, Mixed-Signal, and RadioFrequency Circuit Design, M. FAKHFAKH, E. Tlelo-Cuautle, and M. H. S. Fino, Eds., IGIGlobal, 2014, p. 27.
[3] K. Chain, J.-h. Huang, J. Duster, P. K. Ko, and C. Hu, "A MOSFET electron mobility model of wide temperature range (77-400 K) for IC simulation," Semiconductor Science and Technology, vol. 12, pp. 355-358, 1997.
[4] R. W. Johnson, J. L. Evans, P. Jacobsen, J. R. Thompson, and M. Christopher, "The changing automotive environment: High-temperature electronics," IEEE Transactions on Electronics Packaging Manufacturing, vol. 27, no. 3, pp. 164-176, Jul. 2004.
[5] "Road vehicles - Environmental conditions and testing for electrical and electronic equipment — Part 4: Climatic loads," International Organization for Standardization, Standard, Apr. 2010.
[6] H. Cai, H. Petit, and J.-F. Naviner, "A Hierarchical Reliability Simulation Methodology for AMS Integrated Circuits and Systems," J. Low Power Electron., vol. 8, no. 5, pp. 697-705, Dec. 2012.
[7] XFAB Mixed-Signal Foundry Experts. (2018). XT018-0.18 Micron Modular Trench Isolated SOI CMOS Technology, [Online]. Available: https://www.xfab.com/technology/soi/018-um-xt018/ (visited on 08/29/2018).
[8] B. Murmann. (2018). ADC Performance Survey 1997-2018, [Online]. Available: https://web. stanford.edu/~murmann/adcsurvey.html (visited on 08/29/2018).
[9] R. J. V. D. Plassche and R. E. J. V. D. Grift, "A high-speed 7 bit a/d converter," IEEE Journal of Solid-State Circuits, vol. 14, no. 6, pp. 938-943, Dec. 1979.
[10] R. van de Grift, I. W. J. M. Rutten, and M. van der Veen, "An 8-bit video adc incorporating folding and interpolation techniques," IEEE Journal of Solid-State Circuits, vol. 22, no. 6, pp. 944-953, Dec. 1987.
[11] B. Nauta and A. G. W. Venes, "A 70-ms/s 110-mw 8-b cmos folding and interpolating a/d converter," IEEE Journal of Solid-State Circuits, vol. 30, no. 12, pp. 1302-1308, Dec. 1995.
[12] P. Vorenkamp and R. Roovers, "A 12-b, 60-msample/s cascaded folding and interpolating adc," IEEE Journal of Solid-State Circuits, vol. 32, no. 12, pp. 1876-1886, Dec. 1997.
[13] R. C. Taft, P. A. Francese, M. R. Tursi, O. Hidri, A. MacKenzie, T. Hoehn, P. Schmitz, H. Werker, and A. Glenny, "A $1.8 \mathrm{v} 1.0 \mathrm{gs} / \mathrm{s} 10 \mathrm{~b}$ self-calibrating unified-folding-interpolating adc with 9.1 enob at nyquist frequency," IEEE Journal of Solid-State Circuits, vol. 44, no. 12, pp. 32943304, Dec. 2009.
[14] M. Buck, M. Grözing, R. Bieg, J. Digel, X. Q. Du, P. Thomas, M. Berroth, M. Epp, J. Rauscher, and M. Schlumpp, "A 6-gs/s 9.5-b single-core pipelined folding-interpolating adc with 7.3 enob and 52.7 -dbc sfdr in the second nyquist band in $0.25-\mu \mathrm{m}$ sige-bicmos," IEEE Transactions on Microwave Theory and Techniques, vol. 65, no. 2, pp. 414-422, Feb. 2017.
[15] H. Pan, M. Segami, M. Choi, J. Cao, F. Hatori, and A. Abidi, "A 3.3 v, 12b, 50msample/s a/d converter in $0.6 \mu \mathrm{~m}$ cmos with over 80 db sfdr," in 2000 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.00CH37056), Feb. 2000, pp. 40-41.
[16] W. E. M. Costa, S. A. Rodrigues, R. C. S. Freire, S. Y. Catunda, and F. R. de Sousa, "8-bit folding adc based on switched capacitor," in 2013 IEEE International Instrumentation and Measurement Technology Conference (I2MTC), May 2013, pp. 1559-1563.
[17] M.-J. Choe, B.-S. Song, and K. Bacrania, "An 8-b 100-msample/s cmos pipelined folding adc," IEEE Journal of Solid-State Circuits, vol. 36, no. 2, pp. 184-194, Feb. 2001.
[18] S. Hein and A. Zakhor, "On the stability of sigma delta modulators," IEEE Transactions on Signal Processing, vol. 41, no. 7, pp. 2322-2348, Jul. 1993.
[19] R. T. Baird and T. S. Fiez, "Stability analysis of high-order delta-sigma modulation for adc's," IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 41, no. 1, pp. 59-62, Jan. 1994.
[20] N. S. R. 1956-, Delta-Sigma data converters : theory, design, and simulation, eng. New York: IEEE Press, 1996.
[21] F. Medeiro, A. Pérez-Verdú, and A. Rodríguez-Vázquez, Top-Down Design of High-Performance Sigma-Delta Modulators. Kluwer Academic, 1999, p. 303.
[22] J. Markus, J. Silva, and G. C. Temes, "Theory and applications of incremental delta; sigma; converters," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 51, no. 4, pp. 678-690, Apr. 2004.
[23] V. Quiquempoix, P. Deval, A. Barreto, G. Bellini, J. Markus, J. Silva, and G. C. Temes, "A lowpower 22-bit incremental adc," IEEE Journal of Solid-State Circuits, vol. 41, no. 7, pp. 15621571, Jul. 2006.
[24] T. C. Caldwell and D. A. Johns, "Incremental data converters at low oversampling ratios," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 57, no. 7, pp. 1525-1537, Jul. 2010.
[25] S. Au and B. H. Leung, "A 1.95-v, 0.34-mw, 12-b sigma-delta modulator stabilized by local feedback loops," IEEE Journal of Solid-State Circuits, vol. 32, no. 3, pp. 321-328, Mar. 1997.
[26] J. N. Babanezhad, "A low-output-impedance fully differential op amp with large output swing and continuous-time common-mode feedback," IEEE Journal of Solid-State Circuits, vol. 26, no. 12, pp. 1825-1833, Dec. 1991.
[27] R. T. Baird and T. S. Fiez, "A low oversampling ratio 14-b 500-khz delta; sigma; adc with a self-calibrated multibit dac," IEEE Journal of Solid-State Circuits, vol. 31, no. 3, pp. 312-320, Mar. 1996.
[28] Y. Chae and G. Han, "Low voltage, low power, inverter-based switched-capacitor deltasigma modulator," IEEE Journal of Solid-State Circuits, vol. 44, no. 2, pp. 458-472, Feb. 2009.
[29] K. Yamamoto and A. Carusone, "A 1-1-1-1 mash delta-sigma modulator with dynamic comparator-based otas," IEEE Journal of Solid-State Circuits, vol. 47, no. 8, pp. 1866-1883, Aug. 2012.
[30] T. L. Brooks, D. H. Robertson, D. F. Kelly, A. D. Muro, and S. W. Harston, "A cascaded sigmadelta pipeline a/d converter with 1.25 mhz signal bandwidth and 89 db snr," IEEE Journal of Solid-State Circuits, vol. 32, no. 12, pp. 1896-1906, Dec. 1997.
[31] G. Cauwenberghs and G. C. Temes, "Adaptive digital correction of analog errors in mash adcs. i. off-line and blind on-line calibration," IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 47, no. 7, pp. 621-628, Jul. 2000.
[32] B. K. Jeon, S. K. Hong, and O. K. Kwon, "A low-power 12-bit extended counting adc without calibration for cmos image sensors," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. PP, no. 99, pp. 1-1, 2017.
[33] R. T. Baird and T. S. Fiez, "Linearity enhancement of multibit delta; sigma; a/d and d/a converters using data weighted averaging," IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 42, no. 12, pp. 753-762, Dec. 1995.
[34] C. H. Chen, Y. Zhang, T. He, and G. C. Temes, "An incremental analog-to-digital converter with multi-step extended counting for sensor interfaces," in 2016 IEEE International Symposium on Circuits and Systems (ISCAS), May 2016, pp. 77-80.
[35] A. Agah, K. Vleugels, P. B. Griffin, M. Ronaghi, J. D. Plummer, and B. A. Wooley, "A highresolution low-power incremental $\Sigma \Delta$ adc with extended range for biosensor arrays," IEEE Journal of Solid-State Circuits, vol. 45, no. 6, pp. 1099-1110, Jun. 2010.
[36] L. Rossi, S. Tanner, and P. A. Farine, "Performance analysis of a hybrid incremental and cyclic a/d conversion principle," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 56, no. 7, pp. 1383-1390, Jul. 2009.
[37] Q. Liu, A. Edward, D. Zhou, and J. Silva-Martinez, "A continuous-time mash 1-1-1 deltasigma modulator with fir dac and encoder-embedded loop-unrolling quantizer in 40-nm cmos," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. PP, no. 99, pp. 1-12, 2017.
[38] F. Michel and M. S. J. Steyaert, "A $250 \mathrm{mv} 7.5 \mu \mathrm{~W} 61 \mathrm{db}$ sndr sc $\Delta \Sigma$ modulator using near-threshold-voltage-biased inverter amplifiers in 130 nm cmos," IEEE Journal of Solid-State Circuits, vol. 47, no. 3, pp. 709-721, Mar. 2012.
[39] S. Lee, A. P. Chandrakasan, and H. S. Lee, "A 12b 5-to-50ms/s 0.5-to-1v voltage scalable zero-crossing based pipelined adc," in 2011 Proceedings of the ESSCIRC (ESSCIRC), Sep. 2011, pp. 355-358.
[40] S. K. Lee, S. J. Park, H. J. Park, and J. Y. Sim, "A 21 fj/conversion-step 100 ks/s 10-bit adc with a low-noise time-domain comparator for low-power sensor interface," IEEE Journal of Solid-State Circuits, vol. 46, no. 3, pp. 651-659, Mar. 2011.
[41] L. Brooks and H. S. Lee, "A 12b, $50 \mathrm{~ms} / \mathrm{s}$, fully differential zero-crossing based pipelined adc," IEEE Journal of Solid-State Circuits, vol. 44, no. 12, pp. 3329-3343, Dec. 2009.
[42] B. Hershberg, S. Weaver, K. Sobue, S. Takeuchi, K. Hamashita, and U. K. Moon, "Ring amplifiers for switched capacitor circuits," IEEE Journal of Solid-State Circuits, vol. 47, no. 12, pp. 2928-2942, Dec. 2012.
[43] Y. Lim and M. P. Flynn, "A $100 \mathrm{~ms} / \mathrm{s}, 10.5$ bit, 2.46 mw comparator-less pipeline adc using self-biased ring amplifiers," IEEE Journal of Solid-State Circuits, vol. 50, no. 10, pp. 23312341, Oct. 2015.
[44] ——, "A 1 mw 71.5 db sndr $50 \mathrm{~ms} / \mathrm{s} 13$ bit fully differential ring amplifier based sar-assisted pipeline adc," IEEE Journal of Solid-State Circuits, vol. 50, no. 12, pp. 2901-2911, Dec. 2015.
[45] K. M. Megawer, F. A. Hussien, M. M. Aboudina, and A. N. Mohieldin, "An adaptive slew rate and dead zone ring amplifier," in 2016 IEEE International Symposium on Circuits and Systems (ISCAS), May 2016, pp. 305-308.
[46] Y. Cao, Y. Chen, T. Zhang, F. Ye, and J. Ren, "An improved ring amplifier with process- and supply voltage-insensitive dead-zone," in 2017 IEEE 60th International Midwest Symposium on Circuits and Systems (MWSCAS), Aug. 2017, pp. 811-814.
[47] D. G. Nairn and C. A. T. Salama, "Current-mode algorithmic analog-to-digital converters," IEEE Journal of Solid-State Circuits, vol. 25, no. 4, pp. 997-1004, Aug. 1990.
[48] Z. Wang, "Design methodology of cmos algorithmic current a/d converters in view of transistor mismatches," IEEE Transactions on Circuits and Systems, vol. 38, no. 6, pp. 660667, Jun. 1991.
[49] G. Khodabndehloo, M. Mirhassani, and M. Ahmadi, "An area-speed efficient method for current mode analog to digital converters," in 2009 European Conference on Circuit Theory and Design, Aug. 2009, pp. 201-204.
[50] V. Bhatia, N. Pandey, and A. Bhattacharyya, "Performance comparison of an algorithmic current- mode adc implemented using different current comparators," in 2011 International Conference on Multimedia, Signal Processing and Communication Technologies, Dec. 2011, pp. 141-144.
[51] B. Murmann and B. E. Boser, "A 12-bit 75-ms/s pipelined adc using open-loop residue amplification," IEEE Journal of Solid-State Circuits, vol. 38, no. 12, pp. 2040-2050, Dec. 2003.
[52] K. Inoue, T. Matsuura, A. Hyogo, and H. San, "Non-binary cyclic and binary sar hybrid adc," in 2017 MIXDES - 24th International Conference "Mixed Design of Integrated Circuits and Systems, Jun. 2017, pp. 105-109.
[53] M. H. Naderi and J. Silva-Martinez, "Algorithmic-pipelined adc with a modified residue curve for better linearity," in 2017 IEEE 60th International Midwest Symposium on Circuits and Systems (MWSCAS), Aug. 2017, pp. 1446-1449.
[54] S. Lee, A. P. Chandrakasan, and H. S. Lee, "A 12 b 5-to- $50 \mathrm{~ms} / \mathrm{s} 0.5-$ to- 1 v voltage scalable zero-crossing based pipelined adc," IEEE Journal of Solid-State Circuits, vol. 47, no. 7, pp. 1603-1614, Jul. 2012.
[55] J. Lagos, B. Hershberg, E. Martens, P. Wambacq, and J. Craninckx, "A single-channel, 600msps, 12bit, ringamp-based pipelined adc in 28 nm cmos," in 2017 Symposium on VLSI Circuits, Jun. 2017, pp. C96-C97.
[56] M. Anderson, K. Norling, A. Dreyfert, and J. Yuan, "A reconfigurable pipelined adc in 0.18 $\mu \mathrm{m}$ cmos," in Digest of Technical Papers. 2005 Symposium on VLSI Circuits, 2005., Jun. 2005, pp. 326-329.
[57] J. L. McCreary and P. R. Gray, "All-mos charge redistribution analog-to-digital conversion techniques. i," IEEE Journal of Solid-State Circuits, vol. 10, no. 6, pp. 371-379, Dec. 1975.
[58] X. Yue, "Determining the reliable minimum unit capacitance for the DAC capacitor array of SAR ADCs," Microelectronics Journal, ELSEVIER, vol. 44, no. 6, pp. 473-478, 2013.
[59] J. H. Mueller, S. Strache, L. Busch, R. Wunderlich, and S. Heinen, "The Impact of Noise and Mismatch on SAR ADCs and a Calibratable Capacitance Array Based Approach for High Resolutions," International Journal of Electronics and Telecommunications, vol. 59, no. 2, pp. 161-167, 2013.
[60] N. Collins, A. Tamez, L. Jie, J. Pernillo, and M. P. Flynn, "A Mismatch-Immune 12-bit SAR ADC With Completely Reconfigurable Capacitor DAC," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 7747, no. 1, pp. 1-1, 2017.
[61] J.-S. Lee and I.-C. Park, "Capacitor array structure and switch control for energy-efficient sar analog-to-digital converters," in 2008 IEEE International Symposium on Circuits and Systems, May 2008, pp. 236-239.
[62] W. Yu, J. Lin, and G. C. Temes, "Two-step junction-splitting sar analog-to-digital converter," in Proceedings of 2010 IEEE International Symposium on Circuits and Systems, May 2010, pp. 1448-1451.
[63] D. Zhang and A. Alvandpour, "Analysis and calibration of nonbinary-weighted capacitive dac for high-resolution sar adcs," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 61, no. 9, pp. 666-670, Sep. 2014.
[64] B. P. Ginsburg and A. P. Chandrakasan, "An energy-efficient charge recycling approach for a sar converter with capacitive dac," in 2005 IEEE International Symposium on Circuits and Systems, May 2005, 184-187 Vol. 1.
[65] Z. Zhu, Y. Xiao, and X. Song, "Vcm-based monotonic capacitor switching scheme for sar adc," Electronics Letters, vol. 49, no. 5, pp. 327-329, Feb. 2013.
[66] L. Xie, G. Wen, J. Liu, and Y. Wang, "Energy-efficient hybrid capacitor switching scheme for sar adc," Electronics Letters, vol. 50, no. 1, pp. 22-23, Jan. 2014.
[67] D. Li, Q. Meng, and F. Li, "Improved dual-capacitive arrays dac architecture for sar adc," Electronics Letters, vol. 52, no. 12, pp. 1013-1015, 2016.
[68] F. M. Yaul and A. P. Chandrakasan, "11.3 a 10b 0.6nw sar adc with data-dependent energy savings using lsb-first successive approximation," in 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), Feb. 2014, pp. 198-199.
[69] S. Brenna, A. Bonfanti, A. Abba, F. Caponio, and A. L. Lacaita, "Analysis and optimization of a sar adc with attenuation capacitor," in 2014 37th International Convention on Information and Communication Technology, Electronics and Microelectronics (MIPRO), May 2014, pp. 68-73.
[70] R. Sekimoto, A. Shikata, T. Kuroda, and H. Ishikuro, "A 40nm 50s/s-8ms/s ultra low voltage sar adc with timing optimized asynchronous clock generator," in 2011 Proceedings of the ESSCIRC (ESSCIRC), Sep. 2011, pp. 471-474.
[71] Z. Zhu, Z. Qiu, M. Liu, and R. Ding, "A 6-to-10-bit 0.5 v-to- 0.9 v reconfigurable $2 \mathrm{~ms} / \mathrm{s}$ power scalable sar adc in $0.18 \mu \mathrm{~m}$ cmos," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 62, no. 3, pp. 689-696, Mar. 2015.
[72] Y. Shen, Z. Zhu, S. Liu, and Y. Yang, "A reconfigurable 10-to-12-b 80-to-20-ms/s bandwidth scalable sar adc," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 65, no. 1, pp. 51-60, Jan. 2018.
[73] Y. J. Chen, J. H. Tsai, M. H. Shen, and P. C. Huang, "A 1-v 8-bit 100ks/s-to-4ms/s asynchronous sar adc with 46 fj /conv.-step," in Proceedings of 2011 International Symposium on VLSI Design, Automation and Test, Apr. 2011, pp. 1-4.
[74] S. S. Wong, U. F. Chio, Y. Zhu, S. W. Sin, S. P. U, and R. P. Martins, "A 2.3 mw 10-bit 170 $\mathrm{ms} / \mathrm{s}$ two-step binary-search assisted time-interleaved sar adc," IEEE Journal of Solid-State Circuits, vol. 48, no. 8, pp. 1783-1794, Aug. 2013.
[75] P. C. Tung, D. T. Fan, and T. H. Tsai, "A 10-bit asynchronous sar adc with scalable conversion time in $0.18 \mu \mathrm{~m}$ cmos," in 2016 IEEE International Symposium on Circuits and Systems (ISCAS), May 2016, pp. 1454-1457.
[76] L. Kull, T. Toifl, M. Schmatz, P. A. Francese, C. Menolfi, M. Brändli, M. Kossel, T. Morf, T. M. Andersen, and Y. Leblebici, "A $3.1 \mathrm{mw} 8 \mathrm{~b} 1.2 \mathrm{gs} / \mathrm{s}$ single-channel asynchronous sar adc with alternate comparators for enhanced speed in 32 nm digital soi cmos," IEEE Journal of Solid-State Circuits, vol. 48, no. 12, pp. 3049-3058, Dec. 2013.
[77] Y. Zhu, C. H. Chan, U. F. Chio, S. W. Sin, S. P. U, R. P. Martins, and F. Maloberti, "A 10-bit $100-\mathrm{ms} / \mathrm{s}$ reference-free sar adc in 90 nm cmos," IEEE Journal of Solid-State Circuits, vol. 45, no. 6, pp. 1111-1121, Jun. 2010.
[78] C. C. Liu, S. J. Chang, G. Y. Huang, and Y. Z. Lin, "A 10-bit 50-ms/s sar adc with a monotonic capacitor switching procedure," IEEE Journal of Solid-State Circuits, vol. 45, no. 4, pp. 731740, Apr. 2010.
[79] P. J. A. Harpe, C. Zhou, Y. Bi, N. P. van der Meijs, X. Wang, K. Philips, G. Dolmans, and H. de Groot, "A $26 \mu$ w 8 bit $10 \mathrm{~ms} / \mathrm{s}$ asynchronous sar adc for low energy radios," IEEE Journal of Solid-State Circuits, vol. 46, no. 7, pp. 1585-1595, Jul. 2011.
[80] Y. Varshni, "Temperature dependence of the energy gap in semiconductors," Physica, vol. 34, no. 1, pp. 149-154, 1967. arXiv: arXiv:1011.1669v3.
[81] P. B. Allen and V. Heine, "Theory of the temperature dependence of electronic band structures," Journal of Physics C: Solid State Physics, vol. 9, no. 12, p. 2305, 1976.
[82] A. Manoogian and A. Leclerc, "Determination of the dilation and vibrational contributions to the energy band gaps in germanium and silicon," physica status solidi (b), vol. 92, no. 1, K23-K27, 1979.
[83] K. P. O’Donnell and X. Chen, "Temperature dependence of semiconductor band gaps," Applied Physics Letters, vol. 58, no. 25, pp. 2924-2926, 1991.
[84] K. Lee, J.-S. Choi, S.-P. Sim, and C.-K. Kim, "Physical understanding of low-field carrier mobility in silicon mosfet inversion layer," IEEE Transactions on Electron Devices, vol. 38, no. 8, pp. 1905-1912, Aug. 1991.
[85] D. S. Jeon and D. E. Burk, "Mosfet electron inversion layer mobilities-a physically based semi-empirical model for a wide temperature range," IEEE Transactions on Electron Devices, vol. 36, no. 8, pp. 1456-1463, Aug. 1989.
[86] F. F. Fang and A. B. Fowler, "Hot electron effects and saturation velocities in silicon inversion layers," Journal of Applied Physics, vol. 41, no. 4, pp. 1825-1831, 1970. eprint: https://doi. org/10.1063/1.1659111.
[87] S. M. Sze, Physics of Semiconductor Devices, 2nd. New York: Jonh Wiley 'Sons, 1981, p. 868.
[88] S. M. Sze and K. K. Ng, Semiconductor Devices: Physics and Technology. 2006, p. 568.
[89] I. M. Filanovsky and A. Allam, "Mutual compensation of mobility and threshold voltage temperature effects with applications in CMOS circuits," IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, vol. 48, no. 7, pp. 876-884, 2001.
[90] S. V. Kumar, C. H. Kim, and S. S. Sapatnekar, "Body bias voltage computations for process and temperature compensation," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 16, no. 3, pp. 249-262, Mar. 2008.
[91] Y. Cheng, M.-C. Jeng, Z. Liu, J. Huang, M. Chan, K. Chen, P. K. Ko, and C. Hu, "A physical and scalable i-v model in bsim3v3 for analog/digital circuit simulation," IEEE Transactions on Electron Devices, vol. 44, no. 2, pp. 277-287, Feb. 1997.
[92] C. C. Enz, F. Krummenacher, and E. A. Vittoz, "An analytical mos transistor model valid in all regions of operation and dedicated to low-voltage and low-current applications," Analog Integr. Circuits Signal Process., vol. 8, no. 1, pp. 83-114, Jul. 1995.
[93] K. Joardar, K. K. Gullapalli, C. C. McAndrew, M. E. Burnham, and A. Wild, "An improved mosfet model for circuit simulation," IEEE Transactions on Electron Devices, vol. 45, no. 1, pp. 134-148, Jan. 1998.
[94] F. Silveira, D. Flandre, and P. G. A. Jespers, "A gm/id based methodology for the design of cmos analog circuits and its application to the synthesis of a silicon-on-insulator micropower ota," IEEE Journal of Solid-State Circuits, vol. 31, no. 9, pp. 1314-1319, Sep. 1996.
[95] J. Ou and P. M. Ferreira, "A gm/ID-Based Noise Optimization for CMOS Folded-Cascode," IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 61, no. 10, pp. 783-787, Oct. 2014.
[96] J. Ou and P. M. Ferreira, "Design considerations of CMOS active inductor for low power applications," Analog Integr. Circ. Sig. Process, vol. 94, no. 3, pp. 347-356, Mar. 2018.
[97] J. Ou and P. M. Ferreira, "Implications of Small Geometry Effects on gm/ID Based Design Methodology for Analog Circuits," IEEE Trans. Circuits and Syst. II: Express Briefs, vol. pp, no. pp, pp. 1-5, Jun. 2018.
[98] J. Ou and P. M. Ferreira, "A CMOS Envelope Detector for Low Power Wireless Receiver Applications," in IEEE New Circuits Syst. Conf., Montréal, Canada, Jun. 2018, pp. 44-47.
[99] ——, "Design Considerations of a CMOS Envelope Detector for Low Power Wireless Receiver Applications," in IEEE New Circuits Syst. Conf., Strasbourg, France, Jun. 2017, pp. 233-236.
[100] C. P. C. Park, J. John, K. Klein, J. Teplik, J. Caravella, J. Whitfield, K. Papworth, and S. C. S. Cheng, "Reversal of temperature dependence of integrated circuits operating $\backslash$ nat very low voltages," Proceedings of International Electron Devices Meeting, pp. 71-74, 1995.
[101] F. Shoucair, "Design Consideration in High Temperature Analog CMOS Integrated Circuits," IEEE Transactions on Components, Hybrids, and Manufacturing Technology, vol. 9, no. 3, pp. 242-251, 1986.
[102] S. Chen and J. S. Yuan, "Adaptive gate bias for power amplifier temperature compensation," IEEE Transactions on Device and Materials Reliability, vol. 11, no. 3, pp. 442-449, Sep. 2011.
[103] D. Gomez, M. Sroka, and J. L. G. Jimenez, "Process and temperature compensation for rf low-noise amplifiers and mixers," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 57, no. 6, pp. 1204-1211, Jun. 2010.
[104] D. Sira and T. Larsen, "Process, voltage and temperature compensation technique for cascode modulated pas," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 60, no. 9, pp. 2511-2520, Sep. 2013.
[105] D. M. Binkley, C. E. Hopper, S. D. Tucker, B. C. Moss, J. M. Rochelle, and D. P. Foty, "A cad methodology for optimizing transistor current and sizing in analog cmos design," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 22, no. 2, pp. 225-237, Feb. 2003.
[106] A. Rahman, L. Caley, S. Roy, N. Kuhns, A. Mantooth, J. Di, A. M. Francis, and J. Holmes, "High temperature data converters in silicon carbide cmos," IEEE Transactions on Electron Devices, vol. 64, no. 4, pp. 1426-1432, Apr. 2017.
[107] A. Fonseca, R. El Khattabi, W. Afshari, F. Barúqui, C. Soares, and P. Ferreira, "A TemperatureAware Analysis of SAR ADCs for Smart Vehicle Applications," J. Integr. Circuits Syst., vol. pp, no. pp, pp. 1-11, 2018.
[108] C. Davis and I. Finvers, "A 14-bit high-temperature sigma; delta; modulator in standard cmos," IEEE Journal of Solid-State Circuits, vol. 38, no. 6, pp. 976-986, Jun. 2003.
[109] Y. Yao, D. Ma, and F. Dai, "A 12-bit interleaved opamp-sharing pipeline adc for extreme environment applications," in 2010 10th IEEE International Conference on Solid-State and Integrated Circuit Technology, Nov. 2010, pp. 394-396.
[110] K. Souri, Y. Chae, Y. Ponomarev, and K. A. A. Makinwa, "A precision dtmost-based temperature sensor," in 2011 Proceedings of the ESSCIRC (ESSCIRC), Sep. 2011, pp. 279-282.
[111] S. H. Lewis and P. R. Gray, "A pipelined 5-msample/s 9-bit analog-to-digital converter," IEEE Journal of Solid-State Circuits, vol. 22, no. 6, pp. 954-961, Dec. 1987.
[112] M. Afghahi, "A robust single phase clocking for low power, high-speed vlsi applications," IEEE Journal of Solid-State Circuits, vol. 31, no. 2, pp. 247-254, Feb. 1996.
[113] K.-H. Cheng and Y.-H. Lin, "A dual-pulse-clock double edge triggered flip-flop for low voltage and high speed application," in Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on, vol. 5, May 2003, V-425-V-428 vol.5.
[114] S. L. Murotiya and A. Gupta, "Performance evaluation of cntfet based dynamic dual edge triggered register," in 2013 International Conference on Advanced Electronic Systems (ICAES), Sep. 2013, pp. 180-183.
[115] A. Bonetti, A. Teman, and A. Burg, "An overlap-contention free true-single-phase clock dual-edge-triggered flip-flop," in 2015 IEEE International Symposium on Circuits and Systems (ISCAS), May 2015, pp. 1850-1853.
[116] R. Hildebrandt. (2007). The pseudo dual-edge d-flipflop, [Online]. Available: http://www. ralf-hildebrandt.de/publication/pdf_dff/pde_dff.pdf (visited on 08/29/2018).
[117] L. Sumanen, M. Waltari, and K. Halonen, "A mismatch insensitive cmos dynamic comparator for pipeline a/d converters," in ICECS 2000. 7th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.00EX445), vol. 1, 2000, 32-35 vol.1.
[118] L. Sumanen, M. Waltari, V. Hakkarainen, and K. Halonen, "Cmos dynamic comparators for pipeline a/d converters," in 2002 IEEE International Symposium on Circuits and Systems. Proceedings (Cat. No.02CH37353), vol. 5, 2002, V-157-V-160 vol.5.
[119] A. M. Abo and P. R. Gray, "A 1.5-v, 10-bit, $14.3-\mathrm{ms} / \mathrm{s}$ cmos pipeline analog-to-digital converter," IEEE Journal of Solid-State Circuits, vol. 34, no. 5, pp. 599-606, May 1999.
[120] M. Yamashina, M. Mizuno, K. Furuta, H. Igura, M. Nomura, H. Abiko, K. Okabe, A. Ono, and H. Yamada, "A low-supply voltage ghz mos integrated circuit for mobile computing systems," in Proceedings of 1994 IEEE Symposium on Low Power Electronics, Oct. 1994, pp. 80-81.
[121] M. Usama and T. Kwasniewski, "Design and comparison of cmos current mode logic latches," in 2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512), vol. 4, May 2004, IV-353-6 Vol.4.
[122] X. Zhang, Y. Wang, S. Jia, G. Zhang, and X. Zhang, "A novel cml latch for ultra high speed applications," in 2014 IEEE International Conference on Electron Devices and Solid-State Circuits, Jun. 2014, pp. 1-2.
[123] A. Hajimiri and R. Heald, "Design issues in cross-coupled inverter sense amplifier," in Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on, vol. 2, May 1998, 149-152 vol.2.
$[124]$ B. Nikolic, V. G. Oklobdzija, V. Stojanovic, W. Jia, J. K.-S. Chiu, and M. M.-T. Leung, "Improved sense-amplifier-based flip-flop: Design and measurements," IEEE Journal of Solid-State Circuits, vol. 35, no. 6, pp. 876-884, Jun. 2000.
[125] A. Yukawa, "A cmos 8-bit high-speed a/d converter ic," IEEE Journal of Solid-State Circuits, vol. 20, no. 3, pp. 775-779, Jun. 1985.
[126] A. Nikoozadeh and B. Murmann, "An analysis of latch comparator offset due to load capacitor mismatch," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 53, no. 12, pp. 1398-1402, Dec. 2006.
[127] T. Kobayashi, K. Nogami, T. Shirotori, and Y. Fujimoto, "A current-controlled latch sense amplifier and a static power-saving input buffer for low-power architecture," IEEE Journal of Solid-State Circuits, vol. 28, no. 4, pp. 523-527, Apr. 1993.
[128] J. Montanaro, R. T. Witek, K. Anne, A. J. Black, E. M. Cooper, D. W. Dobberpuhl, P. M. Donahue, J. Eno, W. Hoeppner, D. Kruckemyer, T. H. Lee, P. C. M. Lin, L. Madden, D. Murray, M. H. Pearce, S. Santhanam, K. J. Snyder, R. Stehpany, and S. C. Thierauf, "A 160-mhz, 32-b, 0.5-w cmos risc microprocessor," IEEE Journal of Solid-State Circuits, vol. 31, no. 11, pp. 1703-1714, Nov. 1996.
[129] B. Verbruggen, J. Craninckx, M. Kuijk, P. Wambacq, and G. V. der Plas, "A 2.2mw 5b 1.75gs/s folding flash adc in 90nm digital cmos," in 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers, Feb. 2008, pp. 252-611.
[130] S. W. M. Chen and R. W. Brodersen, "A 6-bit 600-ms/s 5.3-mw asynchronous adc in 0.13muhboxm cmos," IEEE Journal of Solid-State Circuits, vol. 41, no. 12, pp. 2669-2680, Dec. 2006.
[131] K. Bult and A. Buchwald, "An embedded $240-\mathrm{mw} 10-\mathrm{b} 50-\mathrm{ms} / \mathrm{s}$ cmos adc in $1-\mathrm{mm}^{2}$," IEEE Journal of Solid-State Circuits, vol. 32, no. 12, pp. 1887-1895, Dec. 1997.
[132] D. Schinkel, E. Mensink, E. Klumperink, E. van Tuijl, and B. Nauta, "A double-tail latch-type voltage sense amplifier with 18ps setup+hold time," in 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers, Feb. 2007, pp. 314-605.
[133] V. Savani and N. M. Devashrayee, "Analysis amp; characterization of dual tail current based dynamic latch comparator with modified sr latch using 90nm technology," in 2015 19th International Symposium on VLSI Design and Test, Jun. 2015, pp. 1-2.
[134] M. van Elzakker, E. van Tuijl, P. Geraedts, D. Schinkel, E. A. M. Klumperink, and B. Nauta, "A 10-bit charge-redistribution adc consuming 1.9 muw at $1 \mathrm{~ms} / \mathrm{s}$," IEEE Journal of Solid-State Circuits, vol. 45, no. 5, pp. 1007-1015, May 2010.
[135] M. Miyahara, Y. Asada, D. Paik, and A. Matsuzawa, "A low-noise self-calibrating dynamic comparator for high-speed adcs," in 2008 IEEE Asian Solid-State Circuits Conference, Nov. 2008, pp. 269-272.
[136] C. H. Chan, Y. Zhu, U. F. Chio, S. W. Sin, U. Seng-Pan, and R. P. Martins, "A reconfigurable low-noise dynamic comparator with offset calibration in 90 nm cmos," in IEEE Asian SolidState Circuits Conference 2011, Nov. 2011, pp. 233-236.
[137] S. Babayan-Mashhadi and R. Lotfi, "Analysis and design of a low-voltage low-power doubletail comparator," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 22, no. 2, pp. 343-352, Feb. 2014.
[138] B. Nauta, "A cmos transconductance-c filter technique for very high frequencies," IEEE Journal of Solid-State Circuits, vol. 27, no. 2, pp. 142-153, Feb. 1992.
[139] T. Chen, S. Rodriguez, J. Akerman, and A. Rusu, "An inductorless wideband balun-Ina for spin torque oscillator-based field sensing," in 2014 21st IEEE International Conference on Electronics, Circuits and Systems (ICECS), Dec. 2014, pp. 36-39.
[140] K. Bult and G. J. G. M. Geelen, "A fast-settling cmos op amp for sc circuits with 90-db dc gain," IEEE Journal of Solid-State Circuits, vol. 25, no. 6, pp. 1379-1384, Dec. 1990.
[141] R. Selby, T. Kern, W. Wilson, and T. Chen, "A $0.18 \mu \mathrm{~m}$ cmos switched-capacitor amplifier using current-starving inverter based op-amp for low-power biosensor applications," in 2013 IEEE 4th Latin American Symposium on Circuits and Systems (LASCAS), Feb. 2013, pp. 1-4.
[142] A. Ismail and I. Mostafa, "A process-tolerant, low-voltage, inverter-based ota for continuoustime $\Delta \Sigma$ adc," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 24, no. 9, pp. 2911-2917, Sep. 2016.
[143] J. K. Fiorenza, T. Sepke, P. Holloway, C. G. Sodini, and H. S. Lee, "Comparator-based switched-capacitor circuits for scaled cmos technologies," IEEE Journal of Solid-State Circuits, vol. 41, no. 12, pp. 2658-2668, Dec. 2006.
[144] G. Olivera-Romero and J. Silva-Martinez, "A folded-cascode ota based on complementary differential-pairs for hf applications," in Proceedings of the Third International Workshop on Design of Mixed-Mode Integrated Circuits and Applications (Cat. No.99EX303), 1999, pp. 57-60.
[145] J. Adut and J. Silva-Martinez, "Cascode transconductance amplifiers for hf switchedcapacitor applications," in Circuits and Systems, 2003. ISCAS 03. Proceedings of the 2003 International Symposium on, vol. 1, May 2003, I-365-I-368 vol.1.
[146] J. Sauerbrey, T. Tille, D. Schmitt-Landsiedel, and R. Thewes, "A 0.7v mosfet-only switchedopamp $\Delta \Sigma$ modulator," in 2002 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.02CH37315), vol. 2, Feb. 2002, pp. 246-492.
[147] G.-c. Ahn, D.-y. Chang, M. Brown, N. Ozaki, H. Youra, K. Yamamura, K. Hamashita, K. Takasuka, G. C. Temes, and U.-K. Moon, "A 0.6v 82db $\Delta \Sigma$ audio adc using switched-rc integrators," in ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005., Feb. 2005, 166-591 Vol. 1.
[148] P. J. Quinn, K. van Hartingsveldt, and A. H. M. van Roermund, "A $10.7-\mathrm{mhz}$ cmos sc radio if filter using orthogonal hardware modulation," IEEE Journal of Solid-State Circuits, vol. 35, no. 12, pp. 1865-1876, Dec. 2000.
[149] Y. Chiu, P. R. Gray, and B. Nikolic, "A $14-\mathrm{b} 12-\mathrm{ms} / \mathrm{s}$ cmos pipeline adc with over $100-\mathrm{db}$ sfdr," IEEE Journal of Solid-State Circuits, vol. 39, no. 12, pp. 2139-2151, Dec. 2004.
[150] K. Bult and G. J. G. M. Geelen, "The CMOS gain-boosting technique," Analog Integrated Circuits and Signal Processing, vol. 1, no. 2, pp. 119-135, Oct. 1991.
[151] Y. Miyahara, M. Sano, K. Koyama, T. Suzuki, K. Hamashita, and B. S. Song, "A 14b $60 \mathrm{~ms} / \mathrm{s}$ pipelined adc adaptively cancelling opamp gain and nonlinearity," IEEE Journal of SolidState Circuits, vol. 49, no. 2, pp. 416-425, Feb. 2014.
[152] B. K. Thandri and J. Silva-Martinez, "A 92-mhz 13-bit if digitizer using optimized sc integrators in $0.35-\mathrm{mu} ; \mathrm{m}$ cmos technology," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 53, no. 5, pp. 412-416, May 2006.
[153] S. Zhang, Z. Zhu, H. Zhang, Z. Xiong, and Q. Li, "A 90-db dc gain high-speed nested gain-boosted folded-cascode opamp," in 2015 11th Conference on Ph.D. Research in Microelectronics and Electronics (PRIME), Jun. 2015, pp. 357-360.
[154] Y. Liu, E. Bonizzoni, and F. Maloberti, "A single op-amp 0+2 sigma-delta modulator," in 2015 IEEE International Symposium on Circuits and Systems (ISCAS), May 2015, pp. 20292032.
[155] J. Sun and J. Wu, "A high speed pipeline adc with 78-db sfdr in 0.18 um bicmos," in 2016 International Symposium on Integrated Circuits (ISIC), Dec. 2016, pp. 1-4.
[156] B. Wicht, T. Nirschl, and D. Schmitt-Landsiedel, "Yield and speed optimization of a latchtype voltage sense amplifier," IEEE Journal of Solid-State Circuits, vol. 39, no. 7, pp. 11481158, Jul. 2004.
[157] B. Razavi, "The strongarm latch [a circuit for all seasons]," IEEE Solid-State Circuits Magazine, vol. 7, no. 2, pp. 12-17, Spring 2015.
[158] A. Khorami and M. Sharifkhani, "A high-speed method of dynamic comparators for sar analog to digital converters," in 2016 IEEE 59th International Midwest Symposium on Circuits and Systems (MWSCAS), Oct. 2016, pp. 1-4.
[159] A. Abidi and H. Xu, "Understanding the regenerative comparator circuit," in Proceedings of the IEEE 2014 Custom Integrated Circuits Conference, Sep. 2014, pp. 1-8.
[160] A. V. Fonseca, R. E. Khattabi, W. A. Afshari, F. A. P. Barúqui, C. F. T. Soares, and P. M. Ferreira, "A temperature-aware analysis of latched comparators for smart vehicle applications," in 2017 30th Symposium on Integrated Circuits and Systems Design (SBCCI), Aug. 2017, pp. 1-6.
[161] B. D. Sahoo and B. Razavi, "A 10-b 1-ghz 33-mw cmos adc," IEEE Journal of Solid-State Circuits, vol. 48, no. 6, pp. 1442-1452, Jun. 2013.
[162] A. Bafandeh and M. Yavari, "Digital calibration of amplifier finite dc gain and gain bandwidth in mash sigmadelta modulators," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 63, no. 4, pp. 321-325, Apr. 2016.
[163] C. Y. Chu and Y. J. Wang, "A pvt-independent constant- $g m$ bias technique based on analog computation," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 61, no. 10, pp. 768-772, Oct. 2014.
[164] R. E. Vallee and E. I. El-Masry, "A very high-frequency cmos complementary folded cascode amplifier," IEEE Journal of Solid-State Circuits, vol. 29, no. 2, pp. 130-133, Feb. 1994.
[165] B. Lipka, U. Kleine, J. C. Scheytt, and K. Schmalz, "Design of a complementary foldedcascode operational amplifier," in 2009 IEEE International SOC Conference (SOCC), Sep. 2009, pp. 111-114.
[166] M. K. Hati and T. K. Bhattacharyya, "A power efficient and constant-gm 1.8 v cmos operational transconductance amplifier with rail-to-rail input and output ranges for charge pump in phase-locked loop," in 2012 International Conference on Devices, Circuits and Systems (ICDCS), Mar. 2012, pp. 38-43.
[167] D. B. Ribner and M. A. Copeland, "Design techniques for cascoded cmos op amps with improved psrr and common-mode input range," IEEE Journal of Solid-State Circuits, vol. 19, no. 6, pp. 919-925, Dec. 1984.
[168] J. M. Carrillo, J. L. Ausin, and J. F. Duque-Carrillo, "Cmos continuous-time cmfb circuit with improved linearity," in 2007 18th European Conference on Circuit Theory and Design, Aug. 2007, pp. 40-43.
[169] J. M. Carrillo, G. Torelli, M. A. Dominguez, R. Perez-Aloe, J. M. Valverde, and J. F. DuqueCarrillo, "A family of low-voltage bulk-driven cmos continuous-time cmfb circuits," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 57, no. 11, pp. 863-867, Nov. 2010.
[170] F. Centurelli, P. Monsurrò, G. Parisi, P. Tommasino, and A. Trifiletti, "A fully-differential class-ab ota with cmrr improved by local feedback," in 2017 European Conference on Circuit Theory and Design (ECCTD), Sep. 2017, pp. 1-4.
[171] O. Choksi and L. R. Carley, "Analysis of switched-capacitor common-mode feedback circuit," IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 50, no. 12, pp. 906-917, Dec. 2003.
[172] M. Conti, P. Crippa, S. Orcioni, and C. Turchetti, "Layout-based statistical modeling for the prediction of the matching properties of mos transistors," IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, vol. 49, no. 5, pp. 680-685, May 2002.
[173] T. I. Incorporated, "Active fail-safe in ti's lvds receivers," in, 2005.
[174] B. Goll, M. S. Durante, and H. Zimmermann, "A measurement technique to obtain the delay time of a comparator in 120 nm cmos," in Proceedings of the International Conference Mixed Design of Integrated Circuits and System, 2006. MIXDES 2006., Jun. 2006, pp. 563-568.
[175] J. P. Jansson, A. Mantyniemi, and J. Kostamovaara, "A cmos time-to-digital converter with better than 10 ps single-shot precision," IEEE Journal of Solid-State Circuits, vol. 41, no. 6, pp. 1286-1296, Jun. 2006.
[176] A. Jain, A. Veggetti, D. Crippa, and P. Rolandi, "On-chip delay measurement circuit," in 2012 17th IEEE European Test Symposium (ETS), May 2012, pp. 1-6.
[177] R. Rashidzadeh, M. Ahmadi, and W. C. Miller, "An all-digital self-calibration method for a vernier-based time-to-digital converter," IEEE Transactions on Instrumentation and Measurement, vol. 59, no. 2, pp. 463-469, Feb. 2010.
[178] S. Pei, A. A. Rabehb, and S. Jin, "On-chip ring oscillator based scheme for tsv delay measurement," in 2017 IEEE 26th Asian Test Symposium (ATS), Nov. 2017, pp. 11-16.
[179] P. Keränen and J. Kostamovaara, "A wide range, $4.2 \mathrm{ps}(\mathrm{rms})$ precision cmos tdc with cyclic interpolators based on switched-frequency ring oscillators," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 62, no. 12, pp. 2795-2805, Dec. 2015.
[180] P. Verma, R. Halba, H. Patel, and M. S. Baghini, "On-chip delay measurement circuit for reliability characterization of sram," in 2016 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), Jul. 2016, pp. 331-336.
[181] T. W. Matthews and P. L. Heedley, "A simulation method for accurately determining dc and dynamic offsets in comparators," in 48th Midwest Symposium on Circuits and Systems, 2005., Aug. 2005, 1815-1818 Vol. 2.
[182] A. J. Ginés, E. Peralías, G. Leger, and A. Rueda, "Closed-loop simulation method for evaluation of static offset in discrete-time comparators," in 2014 21st IEEE International Conference on Electronics, Circuits and Systems (ICECS), Dec. 2014, pp. 538-541.
[183] N. D. Hindman, Z. Wang, L. T. Clark, and D. R. Allee, "Experimentally measured input referred voltage offsets and kickback noise in rhbd analog comparator arrays," IEEE Transactions on Nuclear Science, vol. 54, no. 6, pp. 2073-2079, Dec. 2007.
[184] J. Lu and J. Holleman, "A low-power high-precision comparator with time-domain bulktuned offset cancellation," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 60, no. 5, pp. 1158-1167, May 2013.
[185] T. Forzley and R. Mason, "A 14b threshold configurable dynamically latched comparator for sar adcs," in 2013 26th Symposium on Integrated Circuits and Systems Design (SBCCI), Sep. 2013, pp. 1-5.
[186] B. B. A. Arrants and R. Reeder, "Understanding high speed adc testing and evaluation, an-835," in, 2015.
[187] T. I. Incorporated, "Dynamic tests for a/d converter performance, an-sbaa002a," in, 2011.
[188] A. Device, "The data conversion handbook: Testing data converters," in, 2005.
[189] "Ieee standard for terminology and test methods for analog-to-digital converters," IEEE Std 1241-2010 (Revision of IEEE Std 1241-2000), pp. 1-139, Jan. 2011.
[190] T. Sepke, P. Holloway, C. G. Sodini, and H. S. Lee, "Noise analysis for comparator-based circuits," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 56, no. 3, pp. 541553, Mar. 2009.
[191] P. M. Figueiredo, "Comparator metastability in the presence of noise," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 60, no. 5, pp. 1286-1299, May 2013.
[192] P. Lautenschlager, P. B. Allen, and M. Cardona, "Temperature dependence of band gaps in si and ge," Phys. Rev. B, vol. 31, pp. 2163-2171, 4 Feb. 1985.
[193] K. M., F. C., and L. W., "Temperature dependence of band gaps in si and ge in the quasi-ion model," Annalen der Physik, vol. 504, no. 1, pp. 34-38, eprint: https://onlinelibrary.wiley. com/doi/pdf/10.1002/andp. 19925040107.

Physique et ingénierie :
électrons, photons,
sciences du vivant (EOBE)

Titre: Analyse d'une nouvelle topologie fiable de convertisseur analogique-numérique pour l'environnement automobile

## Mot clés: CAN, Low-OSR, électronique, automobile, température

Résumé: La tendance du secteur automobile à développer des capteurs et actionneurs intelligents, faire cohabiter l'électronique analogique et l'électronique numérique devient un art. Placé au sein des actionneurs, pour la sécurité et le confort des passagers, les convertisseurs analogique-numérique (CAN) sont les composants clés de ces systèmes intelligents. Un CAN rapide, précis, et peu cher se révèle être un précieux allié pour les équipementiers automobiles. Pour diminuer les coûts, et faciliter l'utilisation de ce bloc, la surface de silicium occupée doit être considérablement réduite à moins de $0.5 \mathrm{~mm}^{2}$. Quant à la précision du convertisseur, 12 -bits tous les 5 coups d'une horloge de 100 MHz sont nécessaires pour une température de $-40^{\circ} \mathrm{C}$ à $175^{\circ} \mathrm{C}$.

Ce travail de recherche se focalise sur l'amélioration de l'efficacité énergétique sous les contraintes que l'environnement automobile représente. Notre principale contribution réside dans le développement par une approche top-down d'une nouvelle architecture à 3 étages de topologies différentes. Le premier étage est un $\Sigma \Delta$-Incrémental intrinsèquement linéaire. Le second étage est un algorithmique pour augmenter rapidement la résolution. Enfin, un SAR accroît la résolution avec faible consommation de puissance et surface de silicium.

Suite à l'analyse de 40 années d'état de l'art, la nouvelle architecture proposée fut validée par vérification des non-linéarités statiques (DNL, INL) à différents niveaux de modélisation. Commençant par un modèle MATLAB sans les limitations analogiques, le niveau de modélisation se raffine petit à petit jusqu'au niveau transistor du convertisseur. Un modèle Verilog-A permit la détermination des spécifications minimales des briques de base analogiques: les comparateurs et les amplificateurs à transconductance. La sensibilité de ces derniers à la température fut analysée pour limiter les erreurs commises sur les tensions analogiques.

Une fois dessinés et les parasites extraits, les modèles variant avec la température remplacent leur modèle Verilog-A respectif afin d'obtenir les performances finales. Parallèlement, deux architectures de comparateurs ont été évaluées en température au sein d'une première puce de test. Deux méthodes ont été utilisées pour estimer l'offset des comparateurs, et un nouveau circuit asynchrone estime le délai. Une seconde puce de test permet de vérifier la sensibilité du SAR à la température malgré un fonctionnement pseudo-asynchrone.

Pour les comparateurs, le nouveau circuit de mesure différentielle du retard montre une précision de 60 ps dans le pire des cas, pour la plus petite surface sur puce connue en considérant la technologie utilisée. Comme la variation du retard est dépendante de la température, le choix d'un Strong-ARM (SA) ou d'un DoubleTail (DT) dépendra du bruit, de la puissance, de la tension d'alimentation, et de la spécification de kickback. Pour une tension d'alimentation standard, les SA comparateurs ciblent les systèmes à faible consommation avec une tolérance élevée pour le kickback différentiel. Au contraire, les DT comparateurs acceptent une plage de tension d'alimentation plus faible, et présentent un faible kickback différentiel, mais un bruit plus important. Testé de $-40^{\circ} \mathrm{C}$ à $200^{\circ} \mathrm{C}$, le dernier étage du CAN proposé, n'a pas besoin d'être calibré jusqu'à $180^{\circ} \mathrm{C}$. Les résultats encourageants sur cet étage permettent la réutilisation de celui-ci pour calibrer les étages précédents. Et pour le CAN, nous estimons une résolution possible de 11,2 bits en 5 cycles d'horloge par échantillon avec une extension à 13,3 bits en 6 cycles d'horloge. La surface estimée est de $0,12 \mathrm{~mm}^{2}$.

La puce de test pour le CAN est en cours de finalisation, une première étape sera sa caractérisation. Les résultats de cette session de mesure détermineront s'il est possible de pousser l'architecture à des fréquences plus élevées pour ensuite tirer parti du traitement numérique pour conserver les performances.

## Title: A New ADC topology for reliable conversion in the automotive environment

## Keywords: ADC, Low-OSR, electronic, automotive, temperature

Abstract: In the automotive industry, the trend being to develop smart sensors and actuators, the on-board electronic has been ever more an artful work to combine analog electronics and the digital one. While many monitoring and control systems play a crucial role as well for the safety as for the comfort of passengers, small components, like ADCs, are mandatory as a building block or as an essential functionality integrated into smart actuators. To that extent, a low-cost, fast and accurate analog to digital converter operating in those harsh conditions is a good ally for equipment manufacturers. To decrease the cost, the area is of primary concern. Considering re-use of the ADC as an IP-bloc, the area has been limited to less than half a square millimeter for an low-oversampling ratio of 5 to output a 12 -bit code at a sample rate of $20 \mathrm{MSamples} / \mathrm{s}$, over a wide temperature range from $-40^{\circ} \mathrm{C}$ to $175^{\circ} \mathrm{C}$.

This work focuses on the design of high-precision, high-speed and energy efficient ADC under the harsh environment the automotive one represents. Our main contribution relies on the development of an new hybrid topology proposal using 3 stages to cope with such constraints based on a top-down approach: A first counting stage inherently linear, an algorithmic stage allowing to increase rapidly the precision, and a SAR stage, ideal in terms of area and consumption, for a low number of bits.

Based on a 40 years literature review, a new topology proposal has been validated by checking its static metric of non-linearity (DNL, INL) at different level of modelisation. Starting by a MATLAB implementation without analog limitations, we refined step by step the model till we reach a transistor level of the ADC. Thence, Verilog-A model allows us to fix the minimum requirements of the key analog building blocks, to wit comparators and OTA. The latter has been analysed in order to limit the settling error sensitivity to the temperature. Laid-out, parasitic extracted
simulation results of these considering PVT variations, they replace then previous high-level model to give final performances. Meanwhile, two well-known comparator architectures have been assessed as IP blocs inside a first test chip. To perform the offset extraction, both a conventional and a feedback loop have been inspected. To assess, the delay a new asynchronous circuit has been proposed. A second chip tests the sensitivity of the SAR to validate both the pseudo-asynchronous digital scheme, and a Double-Tail comparator in real operating conditions.

For comparators, the new differential measurement circuit of the delay demonstrate an accuracy of 60 ps in the worst case, over a large temperature range for the smallest chip area known with respect to the technology node size. The temperature variation of the delay being temperature dependent, the choice of a Strong-ARM or a Double-Tail hinge on the noise, power, supply voltage, and kickback specification. For standard power supply voltage, the Strong-ARM latch targets low-power systems application with a high tolerance for differential kickback. To the contrary, a Double-Tail latch allows lower power supply voltage range, with low-differential kickback. Otherwise, the Double-Tail exhibit a higher noise due to the integration in its first stage. Tested from $-40^{\circ} \mathrm{C}$ to $200^{\circ} \mathrm{C}$, the last stage of the proposed ADC topology does not need calibration up to $180^{\circ} \mathrm{C}$. The encouraging results on this stage allows the re-use of the SAR to calibrate the previous stages. And considering the ADC, we estimate a possible resolution of 11.2 -bits in 5 clock cycles per sample with an extension to 13.3-bits in 6 clock cycles with an estimated area of $0.12 \mathrm{~mm}^{2}$.

The ADC test chip not being fabricated yet, a first step is the characterization of the ADC. From the results of the planned measurement session, the main goal is to push the architecture at higher sampling rates to then leverage the digital processing to enhance the sampling rate without changing the analog.

## Université Paris-Saclay


[^0]:    D. $4 \mathrm{P}($ Metastability $)$ of latches for $-50^{\circ} \mathrm{C},+25^{\circ} \mathrm{C},+175^{\circ} \mathrm{C}, \Delta V_{\text {in }} \in \pm 450 \mathrm{mV}$

[^1]:    ${ }^{1}$ at the price of extra area and power consumption to sample and hold or to buffer

[^2]:    ${ }^{1}$ folded cascode amplifier followed by a source-follower
    ${ }^{2}$ Volt peak-peak

[^3]:    ${ }^{1}$ cumulative density function

[^4]:    ${ }^{\dagger}$ the resolution of the circuit depends on the resolution of the frequency meter. The resolution given corresponds to the a frequency divider of 64 and a frequency meter able to differentiate 6.01 MHz and 6 MHz

[^5]:    ${ }^{1}$ see Appendix F for the details of the calculation

