

# Characterization and modelling of MOS transistors from advanced technologies (FDSOI, nanowire, GaN HEMT, LTPS...)

Donghyun Kim

### ► To cite this version:

Donghyun Kim. Characterization and modelling of MOS transistors from advanced technologies (FDSOI, nanowire, GaN HEMT, LTPS...). Micro and nanotechnologies/Microelectronics. Université Grenoble Alpes [2020-..]; Koryŏ taehakkyo. Asea munje yŏn'guso (Séoul, Corée S.), 2023. English. NNT: 2023GRALT086. tel-04531810

## HAL Id: tel-04531810 https://theses.hal.science/tel-04531810

Submitted on 4 Apr 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.





THÈSE

Pour obtenir le grade de

## DOCTEUR DE L'UNIVERSITÉ GRENOBLE ALPES et de l'UNIVERSITE KOREA

École doctorale : Electronique, Electrotechnique, Automatique, Traitement du Signal (EEATS)

Spécialité : NANO ELECTRONIQUE ET NANO TECHNOLOGIES Unité de recherche : L'Institut de Microélectronique Electromagnétisme et Photonique et le Laboratoire d'Hyperfréquences et de Caractérisation (IMEP-LAHC)

# Caractérisation et modélisation des composants MOS des technologies avancées (FDSOI, nanofil, GaN HEMT, LTPS)

# Characterization and modeling of MOS transistors from advanced technologies (FDSOI, nanowire, GaN HEMT, LTPS)

Présentée par :

# KIM, Donghyun

Direction de thèse :

Francis BALESTRA DIRECTEUR DE RECHERCHE, CNRS Jae Woo LEE ASSOCIATE PROFESSOR, Korea University Christoforos THEODOROU CHARGE DE RECHERCHE, CNRS

Directeur de thèse

Co-Directeur de thèse

Co-Encadrant

Rapporteurs :

Hyun Suk KIM FULL PROFESSOR, Dongguk University Pascal MASSON PROFESSEUR DES UNIVERSITES, Université Côte d'Azur

Thèse soutenue publiquement le 05/12/2023, devant le jury composé de :

Ji-Woon YANG

FULL PROFESSOR, Korea University **Quentin RAFHAY** MAITRE DE CONFERENCES HDR, Université Grenoble Alpes Président du jury, Examinateur

Examinateur

Invités :

**So Jeong PARK** DOCTEURE EN SCIENCES, Korean Intellectual Property Office **Titre :** Caractérisation et modélisation des composants MOS des technologies avancées (FDSOI, nanofil, GaN HEMT, LTPS...)

Mots clés : Microelectronique, Caracterisation, MOSFET

Résumé : Dans cette étude, la caractérisation électrique et la modélisation de divers dispositifs électroniques basés sur la structure MOSFET ont été effectuées. La caractérisation électrique des FET à nanofeuillets empilés verticalement sur FDSOI a été réalisée en utilisant une approche statistique. Ces NSFET présentaient diverses dimensions et ont été étudiés à la fois pour les NFET et les PFET. Chaque dispositif a été mesuré dans un grand nombre de matrices, totalisant plus de 170 unités. Les paramètres électriques ont été extraits au moyen de diverses méthodes, notamment la fonction Y et la fonction LW, entre autres. La corrélation entre différents paramètres électriques tels que lon, loff, SS, la mobilité et les facteurs de dégradation de la mobilité a été étudiée. L'écart-type de chaque paramètre électrique a été utilisé pour interpréter la loi de Pelgrom. L'analyse des GaN HEMT jusqu'à la température cryogénique a été effectuée. Une caractérisation électrique détaillée et l'extraction des paramètres du transistor ont été réalisées sur des HEMT GaN/Si compatibles CMOS de 200 mm, même à des températures cryogéniques extrêmement basses. Les principaux paramètres du transistor, tels que la tension de seuil Vth, la mobilité à faible champ  $\mu$ 0, l'oscillation inférieure au seuil SS, et la résistance série source-drain Rsd, ont été extraits dans la région linéaire en utilisant les méthodes de la fonction Y et de la fonction Lambert-W, et ce, pour des longueurs de grille allant jusqu'à 0,1 µm. La méthode de la fonction Y a également été employée dans la région de saturation pour extraire la vitesse de saturation. Les résultats indiguent que ces dispositifs GaN/Si HEMT conservent leur excellent fonctionnement même à très basse température, avec une amélioration de la mobilité et de la pente inférieure au seuil. L'analyse TLM a également révélé que la résistance série source-drain Rsd est davantage limitée par la résistance de contact que par la résistance de la région d'accès 2DEG lorsque la température diminue. Les caractéristiques électriques et le profilage des pièges dans les TFT LTPS par rapport aux substrats rigides et flexibles ont été examinés. Nous avons mené une étude approfondie du transport de porteurs dans des transistors à couches minces en silicium polycristallin de type p (LTPS) sur un substrat flexible, en le comparant avec celui sur un substrat en verre, dans le but d'améliorer les performances du dispositif. Afin de comprendre l'origine du transport des porteurs sur ces substrats différents, nous avons effectué des caractérisations dépendantes de la température pour des paramètres des dispositifs électriques tels que VTH, SS, lon et µeff. Il est bien établi que la taille des grains de poly-Si (Lgrain) et la hauteur de barrière (EB) entre les joints de grains sont les principaux facteurs déterminant le transport dans le silicium polycristallin, et ces paramètres peuvent être extraits en utilisant le modèle de mobilité polycristalline. Cependant, nos études systématiques ont montré que ce n'est pas la taille des grains, mais plutôt la hauteur de la barrière EB, qui a une plus grande influence sur la dégradation des TFT LTPS sur les substrats flexibles. La hauteur de barrière EB sur un substrat flexible est environ 18 fois plus élevée que sur un substrat en verre, tandis que la taille des grains est similaire pour les deux types de substrats. En comparaison avec les TFT LTPS sur substrat en verre, une hauteur de barrière EB plus élevée entraîne une dégradation d'environ 24 % de l'Ion, 30 % de la SS et 21 % de µeff sur le substrat flexible à température ambiante. L'analyse du bruit basse fréquence (LFN) a également révélé que la densité totale de pièges (Nt) sur un substrat flexible est jusqu'à quatre fois plus élevée que sur un substrat en verre, confirmant ainsi la valeur élevée de EB dans le dispositif fabriqué sur le substrat flexible.

**Title:** Characterization and modeling of MOS transistors from advanced technologies (FDSOI, nanowire, GaN HEMT, LTPS...)

Keywords: Charactertization, Microelectronics, MOSFET

Abstract: In this study, the electrical characterization and modeling of various electronic devices based on MOSFET structure were carried out. Electrical characterization of 2-vetically stacked Nanosheet FETs on FDSOI by using statistical analysis. NSFETs contained various dimensions were investigated for both NFET and PFET. Each device was measured in a lot of dies over 170 ea. Electrical parameters were extracted using various methods (Y-function and LW function, etc). The correlation of different electrical parameters (Ion, Ioff, SS, mobility, and mobility degradation factors) was investigated. The standard deviation of each electrical parameter was utilized for the interpretation of Pelgrom's law. GaN HEMT analysis down to cryogenic temperature A detailed electrical characterization and transistor parameter extraction on 200 mm CMOS compatible GaN/Si HEMTs was performed down to deep cryogenic temperatures. The main transistor parameters (threshold voltage Vth, low-field mobility µ0, subthreshold swing SS, source-drain series resistance Rsd) were extracted in linear region using the Y-function and the Lambert-W function methods for gate lengths down to 0.1 µm. The Y-function method was also employed in saturation region for the extraction of the saturation velocity. The results indicate that these GaN/Si HEMT devices demonstrate a very good functionality down to very low temperature with improvement of mobility and subthreshold slope. It was also shown by TLM analysis that the source-drain series resistance Rsd is more limited by the contact resistance than by the 2DEG access region resistance as temperature lowered. Electrical characteristics and Trap profiling in LTPS TFT comparing to on rigid and flexible substrates. The carrier transport of p-type low temperature polycrystalline silicon (LTPS) thin-film transistors (TFTs) on flexible substrate has been intensively studied and compared to that on glass substrate in order to improve device performance. To investigate the origin of carrier transport on different substrates, temperature dependent characterizations are carried out for electrical device parameters such as threshold voltage (VTH), subthreshold swing (SS), on-current (Ion) and effective carrier mobility (µeff). The poly-Si grain size Lgrain and the barrier height EB between grain boundaries are well known to be the main parameters to determine transport in polycrystalline silicon and can be extracted based on the polycrystalline mobility model. However, our systemic studies show that it is not grain size but EB that has more influence on the degradation of LTPS TFT on flexible substrates. The EB of flexible substrate is roughly 18 times higher than glass substrate whereas grain size is similar for both devices on different substrates. Compared to the LTPS TFT on glass substrate, higher EB degrades approximately 24 % of lon, 30 % of SS and 21 % of µeff on the flexible substrate at room temperature. From low frequency noise (LFN) analysis, it is observed that the total trap density (Nt) for flexible substrate is up to four times higher than that of glass substrate, which also supports the high value of EB in the device fabricated on the flexible substrate.

**Doctoral Dissertation** 

# Characterization and modeling of MOS transistors from advanced technologies (FDSOI, nanowire, GaN HEMT, LTPS)

Donghyun KIM

Department of Electronics and Information Engineering

Graduate School

Korea University

February 2024

# Characterization and modeling of MOS transistors from advanced technologies (FDSOI, nanowire, GaN HEMT, LTPS)

by Donghyun KIM

under the supervision of Professor Jae Woo LEE

A dissertation submitted in partial fulfillment of the requirements for the degree of Doctor of Philosophy.

Department of Electronics and Information Engineering

Graduate School

Korea University

October 2023

The dissertation of Donghyun KIM has been approved by the dissertation committee in partial fulfillment of the requirements for the degree of Doctor of Philosophy.

December 2023

Committee Chair:<sup>1</sup> Jae Woo LEE

Committee Member: Francis BALESTRA



Committee Member: Ji-Woon YANG

1G Kim

Committee Member: Hyun Suk KIM

So Jeong Park.

Committee Member: So Jeong PARK

## Characterization and modeling of MOS transistors from advanced technologies (FDSOI, nanowire, GaN HEMT, LTPS)

by Donghyun KIM

Department of Electronics and Information Engineering

under the supervision of Professor Jae Woo Lee

#### ABSTRACT

In this study, the electrical characterization and modeling of various electronic devices based on MOSFET structure were carried out. Electrical characterization of 2-vetically stacked Nanosheet FETs on FDSOI by using statistical analysis. NSFETs contained various dimensions were investigated for both NFET and PFET. Each device was measured in a lot of dies over 170 ea. Electrical parameters were extracted using various methods (Y-function and LW function, etc). The correlation of different electrical parameters (*I*<sub>on</sub>, *I*<sub>off</sub>, *SS*, mobility, and mobility degradation factors) was investigated. The standard deviation of each electrical parameter was utilized for the interpretation of Pelgrom's law.

A detailed electrical characterization and transistor parameter extraction on 200 mm CMOS compatible GaN/Si HEMTs was performed down to deep cryogenic temperatures. The main transistor parameters (threshold voltage  $V_{th}$ , low-field mobility  $\mu_0$ , subthreshold swing *SS*, source-drain series resistance  $R_{sd}$ ) were extracted in linear region using the Y-function and the Lambert-W function methods for gate lengths down to 0.1  $\mu$ m. The Y-function method was also employed in saturation region for the extraction of the saturation velocity. The results indicate that these GaN/Si HEMT devices demonstrate a very good functionality down to very low temperature with improvement of mobility and subthreshold

slope. It was also shown by TLM analysis that the source-drain series resistance  $R_{sd}$  is more limited by the contact resistance than by the 2DEG access region resistance as temperature lowered.

Electrical characteristics and Trap profiling in LTPS TFT comparing to on rigid and flexible substrates. The carrier transport of p-type low temperature polycrystalline silicon (LTPS) thin-film transistors (TFTs) on flexible substrate has been intensively studied and compared to that on glass substrate in order to improve device performance. To investigate the origin of carrier transport on different substrates, temperature dependent characterizations are carried out for electrical device parameters such as threshold voltage  $(V_{TH})$ , subthreshold swing (SS), on-current  $(I_{on})$  and effective carrier mobility  $(\mu_{eff})$ . The poly-Si grain size  $L_{grain}$  and the barrier height  $E_B$  between grain boundaries are well known to be the main parameters to determine transport in polycrystalline silicon and can be extracted based on the polycrystalline mobility model. However, our systemic studies show that it is not grain size but  $E_B$  that has more influence on the degradation of LTPS TFT on flexible substrates. The  $E_B$  of flexible substrate is roughly 18 times higher than glass substrate whereas grain size is similar for both devices on different substrates. Compared to the LTPS TFT on glass substrate, higher  $E_B$  degrades approximately 24 % of  $I_{on}$ , 30 % of SS and 21 % of  $\mu_{eff}$  on the flexible substrate at room temperature. From low frequency noise (LFN) analysis, it is observed that the total trap density  $(N_t)$  for flexible substrate is up to four times higher than that of glass substrate, which also supports the high value of  $E_B$  in the device fabricated on the flexible substrate.

**Keywords:** Electrical characterization, Low frequency noise, MOSFET, Nanowire, Nanosheet, Variability, GaN, HEMT, cryogenic, LTPS, barrier height, Seto model

# 최신 기술 적용 MOS 트랜지스터의 전기적 특성화 및 모델링 (FDSOI, nanowire, GaN HEMT, LTPS)

김 동 현

전자·정보공학과

지도교수: 이재우

#### **Korean Abstract**

본 연구에서는 MOSFET 구조를 기반으로 하는 다양한 전자소자의 전기적 특성화 및 모델링을 수행하였다. FDSOI 웨이퍼 기판에 제작된 2 개로 수직적층된 Nanosheet (NS) FET 의 전기적 특성 및 통계적 분석을 진행하였다. 다양한 게이트 면적의 NFET 과 PFET 을 이용하여 NSFET 의 분석을 진행하였다. 각 device 는 170 개가 넘는 많은 die 에서 측정되었다. 다양한 방법(Y-function, LW function 등)을 사용하여 다양한 전기적 매개변수를 추출하였다. 다양한 전기적 매개변수 (*Ion, Ioff, SS*, effective mobility 및 mobility degradation factor)의 상관관계를 조사하였으며, 각 전기적 매개변수의 표준편차를 이용하여 Pelgrom's law 를 이용하여 해석하였다.

200mm CMOS 공정 호환 가능한 GaN/Si HEMT 에 대하여 상세한 전기적 특성화 3 및 트랜지스터 매개변수 추출이 극저온까지 수행하였다. 주요 트랜지스터 매개변수(*V<sub>th</sub>*, *μ<sub>0</sub>*, *SS*, *R<sub>sd</sub>*)는 게이트 길이가 0.1 μm 까지인 Y function 및 Lambert-W function 방법을 사용하여 선형 영역에서 추출되었다. Saturation velocity 추출을 위해 포화 영역에서도 Y function 방법을 사용하였다. 결과적으로 GaN/Si HEMT 소자가 *μ<sub>0</sub>* 및 *SS* 의 개선과 함께 극저온까지 우수한 동작 특성을 가지는 것을 확인하였다. 또한 온도가 낮아짐에 따라 *R<sub>sd</sub>* 이 2DEG access region resistance 보다 contact resistance 에 의해 더 크게 영향을 받는다는 것을 TLM 분석을 통해 확인하였다.

Glass 및 flexible 기판에 따라 LTPS TFT 의 전기적 특성 및 trap profiling 을 진행하였다. 소자 성능을 향상시키기 위해 flexible 기판에서 LTPS TFT 의 캐리어 이동특성에 대하여 집중적으로 분석하였으며, glass substrate 에서의 carrier transport 를 비교하였다. Glass 및 flexible 기판에서 carrier transport 의 특성 및 원리를 조사하기 위해  $V_{th}$ , *SS*,  $I_{on}$  및  $\mu_{eff}$  와 같은 전기적 매개변수에 대해 온도에 따른 특성분석이 진행되었다. poly-Si grain 크기  $L_{grain}$  과 grain 경계 사이의 전기적 barrier 높이  $E_B$  는 다결정 실리콘의 수송을 결정하는 주요 매개 변수로 잘 알려져 있으며 다결정 이동도 모델을 기반으로 추출할 수 있습니다. 체계적인 연구에 따르면 flexible 기판에서 LTPS TFT의 열화는 grain 크기뿐만 아니라  $E_B$ 에 크게 영향을 받는 것을 확인하였다. Flexible 기판의  $E_B$ 는 유리 기판보다 약 18 배 더 높은 반면, grain 크기는 서로 다른 기판의 두 TFT 에서 비슷한 것으로 확인되었다. Glass 기판의 LTPS TFT 와 비교하여 더 높은  $E_B$ 는 실온에서 flexible 기판 동작 특성들의  $I_{on}$  약 24%, *SS* 30%,  $\mu_{eff}$  21%를 저하시켰다.

4

저주파 잡음(LFN) 분석에서 Flexible 기판의 총 트랩 밀도(*N<sub>t</sub>*)가 glass 기판보다 최대 4 배 더 높은 것으로 확인되었으며, 이는 또한 flexible 기판에 제작된 TFT 에서 높은 E<sub>B</sub> 와의 상관관계를 가지고 있다.

중심어: Characterization, Low frequency noise, MOSFET, Nanowire, Nanosheet, Variability, GaN, HEMT, cryogenic, LTPS, barrier height

#### PREFACE

All of the work presented was conducted in IMEP-LAHC/UGA at Grenoble and AEDL with co-supervisor program between France and South Korea. All experimental materials and devices were approved by CEA-LETI (2-vertically stacked Nanosheet FET and GaN/Si HEMT) and Samsung Display Corporation (LTPS TFT).

A version of Chapter 3 has been published as two international conferences (2022 Solid State Devices and Materials [SSDM] in Japan and 2023 IEEE Electron Devices Technology and Manufacturing [EDTM] in South Korea).

A version of Chapter 4 has been published [Donghyun Kim, C. Theodorou, A. Chanuel, Y. Gobil, M. Charles, E. Morvan, Jae Woo Lee, M. Mouis, and G. Ghibaudo. "Detailed electrical characterization of 200 mm CMOS compatible GaN/Si HEMTs down to deep cryogenic temperatures." Solid-State Electronics 197 (2022): 108448.]. I was main investigator, responsible for major experiments, data collection and analysis, as well as manuscripts. A. Chanuel, Y. Gobil, M. Charles, and E. Morvan were responsible for the fabrication of GaN/Si HEMT in CEA-LETI. C. Theodorou, Jae Woo Lee, M. Mouis were responsible for co-supervisory authors for manuscript composition. G. Ghibaudo was major supervisory author and management for this project.

A version of Chapter 5 has been published [Donghyun Kim, Jungchun Kim, Haeyong Kang, Jae Won Shim, and Jae Woo Lee. "Influence of flexible substrate in low temperature polycrystalline silicon thin-film transistors: temperature dependent characteristics and low frequency noise analysis." Nanotechnology 31.43 (2020): 435201.]. I was main investigator, responsible for major experiments, data collection and analysis, as well as manuscripts. Jungchun Kim was responsible for experiments and data collection. Haeyong Kang and Jae Won Shim were responsible for co-supervisory authors for manuscript composition. Jae Woo Lee was major supervisory author and management for this project.

With regard to excellence, it is not enough to know,

But we must try to have and use it.

- Aristotle

## TABLE OF CONTENTS

| ABSTRACT        |                                                        | 1  |
|-----------------|--------------------------------------------------------|----|
| Korean Abstract |                                                        | 3  |
| PREFACE         |                                                        | 6  |
| TABLE OF CON    | ITENTS                                                 | 8  |
| LIST OF TABLE   | ES                                                     | 11 |
| LIST OF FIGUR   | ES                                                     |    |
| Chapter 1.      | INTRODUCTION                                           |    |
| 1.1 Semico      | nductor Market Trend                                   |    |
| 1.2 Device      | Scaling Down                                           |    |
| 1.3 Fully D     | Depleted Silicon on Insulator (FDSOI) Technology       |    |
| 1.3.1           | State-of-the-art SOI Technology                        |    |
| 1.3.2           | SOI Wafer Fabrication: Smart-Cut <sup>TM</sup> Process |    |
| 1.4 Overvi      | ew of Power Electronics                                |    |
| 1.5 Overvi      | ew of Display Devices                                  |    |
| 1.5.1           | Display devices history                                |    |
| 1.5.2           | Display market trend overview                          |    |
| 1.5.3           | Thin Film Transistors (TFTs)                           |    |
| 1.6 Referen     | nces                                                   |    |
| Chapter 2.      | MOSFET physics and characterization methodology        | 45 |
| 2.1 Introdu     | ction                                                  |    |
| 2.2 Basic M     | AOSFET operation                                       |    |
| 2.2.1           | Linear Regime (at $V_D < (V_G - V_{th})$ )             |    |
| 2.2.2           | Saturation Regime (at $V_D > (V_G - V_{th})$ )         | 46 |
| 2.2.3           | Transfer characteristics of MOSFET                     |    |
| 2.2.3           | a Threshold voltage, V <sub>th</sub>                   |    |
| 2.2.3           | .b Subthreshold swing, SS                              |    |

| 2.2         | 2.3.c Carrier Mobility                                              | 54         |
|-------------|---------------------------------------------------------------------|------------|
| 2.2         | 2.3.d Series Resistance                                             | 56         |
| 2.3 Fund    | lamental noise sources                                              |            |
| 2           | 3.1 Thermal noise                                                   | 58         |
| 2           | 3.2 Shot noise                                                      | 58         |
| 2           | 3.3 Generation-recombination noise                                  | 59         |
| 2           | 3.4 Random-Telegraph-Signal (RTS) noise and 1/f noise               | 60         |
| 2.4 Refe    | rence                                                               |            |
| Chapter 3.  | Current Variability in 2-vertically Stacked Nanosheet FETs of       | on FDSOI   |
| 2.1 Junio   |                                                                     | <b>C</b> 1 |
| 3.1 Intro   | duction                                                             | 64         |
| 3.2 Char    | acterization of variability                                         | 65         |
| 3.3 Expe    | eriments and methods                                                | 67         |
| 3.          | 3.1 Global variability                                              | 68         |
| 3.          | 3.1.a Drain current mismatch model from linear to saturation regi   | me 68      |
| 3.          | 3.1.b Drain current variability including all drain current mismate | h sources  |
| •••         |                                                                     |            |
| 3.          | 3.2 Low Frequency noise variability in 2-vertically stacked Nanos   | sheet FETs |
|             |                                                                     |            |
| 3.          | 3.2.a Experiments and methods                                       |            |
| 3.4 Con     | clusion                                                             |            |
| 3.5 Refe    | rences                                                              |            |
| Chapter 4.  | Detailed Electrical Characterization of 200 mm CMOS comp            | patible    |
| GaN/Si HEMT | Is down to Deep Cryogenic Temperatures                              |            |
| 4.1 Intro   | duction                                                             | 93         |
| 4.2 Expe    | eriments and methods                                                | 94         |
| 4.3 Rest    | Its and discussion                                                  | 97         |
| 4.          | 3.1 Transfer characteristics                                        | 97         |
| 4.1         | 3.2 Y-function based transistor parameter extraction                |            |
| 4.          | 3.3 Lambert-W-function based transistor parameter extraction        |            |
| 4.4 Sum     | mary and conclusion                                                 |            |
|             |                                                                     |            |

| 4.5 Referen       | ces                                                |                   |
|-------------------|----------------------------------------------------|-------------------|
| Chapter 5.        | Influence of Flexible Substrate in Low Temperature | e Polycrystalline |
| Silicon Thin-Film | Transistor: Temperature Dependent Characteristics  | and Low Frequency |
| Noise Analysis    | 113                                                |                   |
| 5.1 Introduc      | ction                                              | 113               |
| 5.2 Device        | Fabrication                                        | 115               |
| 5.3 Results       | and discussion                                     | 117               |
| 5.3.1             | DC Characteristics                                 | 117               |
| 5.3.2             | Low Frequency Noise                                |                   |
| 5.4 Conclus       | ion                                                |                   |
| 5.5 Referen       | ces                                                |                   |
| Summary and Cor   | nclusion                                           |                   |
| Publication       |                                                    |                   |
| Conference preser | ntation                                            |                   |

## LIST OF TABLES

| Table 1.1 List of Top 10 Largest Semiconductor Companies by and Country in 2023 [3].22 |
|----------------------------------------------------------------------------------------|
| Table 1.2 CE scaling of MOSFET device and circuit parameters [5]    24                 |
| Table 1.3 Properties of semiconductor materials used in HEMTs at 300 K [18]33          |
| Table 3.1 Systematic and random variations of MOSFET parameters and their sources66    |
| Table 5.1 Electrical parameters of LTPS TFTs 116                                       |
| Table 5.2 The extracted parameters fitted by temperature dependent effective mobility  |
| model for polycrystalline Silicon                                                      |

## LIST OF FIGURES

| Figure 1.1 Semiconductor industry revenue worldwide from 2012 to 2024 [1]20                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure 1.2 Architecture of an n-channel MOSFET and MOSFET constant electric field scaling by a factor of <i>S</i> [4]23                          |
| Figure 1.3 Number of transistors versus per year (Microprocessor). [6]26                                                                         |
| Figure 1.4 Smart-Cut <sup>TM</sup> , an advanced SOI wafer fabrication technique by SOITEC Inc [7].                                              |
| Figure 1.5 Various utilization of engineered SOI technique for specified commercialized products [8]                                             |
| Figure 1.6 Changes in display panel's generation LG Display Inc. [20]35                                                                          |
| Figure 1.7 LCD production capacity by Industries [21]                                                                                            |
| Figure 1.8 Asia-Pacific electronic display market revenue by technology [22]37                                                                   |
| Figure 1.9 The phase of silicon lattice and properties by silicon phase [23, 24]                                                                 |
| Figure 2.1 $V_{th}$ determination by linear extrapolation method (Red) and second derivative method (Blue). Data was measured at $V_D=30$ mV     |
| Figure 2.2 Y-function $(I_D/g_m^{1/2})$ - $V_G$ characteristic in a n-channel Nanosheet MOSFET with a straight fitting line (red dash line)      |
| Figure 2.3 Extracted effective mobility attenuation coefficient $\theta eff - V_G$ from Y-function with a straight line in high inversion region |

| Figure 2.4 Subthreshold characteristic 2-vertical stacked Nanosheet FET (W=40 nm/L=120                               |
|----------------------------------------------------------------------------------------------------------------------|
| nm)                                                                                                                  |
| Figure 2.5 Schematic diagram to the effective field dependence of mobility by three                                  |
| different scattering mechanism [8]                                                                                   |
| Figure 2.6 Extraction of the series resistance $R_{SD}$ and intrinsic first order mobility                           |
| degradation coefficient $\theta$ 1,0                                                                                 |
| Figure 2.7 Typical RTS signal in the high-k Omega-gate MOSFET. And, schematic noise                                  |
| power density spectra: RTS signal described by a Lorentzian function with the corner                                 |
| frequency $f_c$ , determined by the average capture and emission times of the trap [14]59                            |
| Figure 3.1 (a) The process flow of 2-vertically stacked NS FETs. (b) TEM images of GAA                               |
| NS FETs with 2-vetically stacked channels: top wire has GAA structure and bottom one                                 |
| has Omega gate shape                                                                                                 |
| Figure 3.2 Agilent B1500 semiconductor parameter analyzer and 300 mm Cascade                                         |
| MicroTech probe station                                                                                              |
| Figure 3.3 Typical $I_D$ - $V_G$ characteristics (red line) for various geometries on over 90 dies                   |
| and average values (blue) on measured devices with $W=10$ , 20 nm and $L=15$ , 200 nm71                              |
| Figure 3.4 Drain current mismatch of NW FETs according to gate voltage on various                                    |
| geometries                                                                                                           |
| Figure 3.5 Normalized standard deviations of the drain current mismatch for different                                |
|                                                                                                                      |
| geometries in linear region                                                                                          |
| geometries in linear region73<br>Figure 3.6 Mismatch variance versus gate voltage for different geometries. Mismatch |

| Figure 3.7 Individual matching parameter $iA\Delta VG$ versus gate voltage $V_G$ extracted by        |
|------------------------------------------------------------------------------------------------------|
| measured data for various geometries75                                                               |
| Figure 3.8 The standard deviations of each electrical parameter $(WL)^{-1/2}$ and straight line for  |
| right $5.5$ The standard deviations of each electrical parameter $(VE)$ and straight life for        |
| extracting the Peigrom's coefficient $A_s$                                                           |
| Figure 3.9 Standard deviation of Mismatch parameters versus the inverse effective area, (a)          |
| $V_{TH}$ , and (b) ideality factor, respectively. Standard deviation of $V_{TH}$ vs. (c) reverse of  |
| effective width, and (d) reverse of length, respectively77                                           |
| Figure 3.10 The linear and log scaled transfer characteristics of 2-vertically stacked NS            |
| MOSFETs with variations $W=10$ , 20, 40, and 80 nm and $L=15$ , 30, 60, and 120 nm. Drain            |
| current measurements were carried out on pairs of 165 over 300 mm whole wafer                        |
|                                                                                                      |
| Figure 3.11 Drain current mismatch curves as a function of gate voltage with different               |
| dimensions79                                                                                         |
| Figure 3.12 Drain current mismatch variance with normalization of effective device area as           |
| a function of gate voltage                                                                           |
|                                                                                                      |
| Figure 3.13 A good agreement with experimental results (Symbol) and fitting (line) with              |
| Length variation 0.015 and 0.12 $\mu$ m with fixed width=0.01 $\mu$ m80                              |
| Figure 3.14 (a) the induvial matching parameter, $iA\Delta V_G^2$ as a function of gate voltage. (b) |
| Individual matching parameter vs extracted by experimental data $(I_D/a_m)^2$ with various           |
| device geometries                                                                                    |
|                                                                                                      |
| Figure 3.15 The ratio of each term in the drain variability model                                    |
| Figure 3.16 The transfer characteristics of 2-vertically stacked nanosheet FFTs with                 |
| various dimensions                                                                                   |
|                                                                                                      |
|                                                                                                      |

Figure 4.1 Schematic of the epitaxial stack and TEM cross section of GaN/Si HEMTs. ...93

Figure 4.5. a) Experimental (solid lines) and Eq. (5.6) modeled (dashed lines) variations of electron low field mobility  $\mu_0$  with gate length  $L_g$  for various temperatures T=10, 50, 100, 150, 200, 250, and 300 K and b) variations of low field mobility  $\mu_0$  with temperature T for

various gate lengths  $L_g$ = 100, 120, 150, 200, 500, 1000 and 3000 nm as obtained on GaN/Si HEMT devices ( $V_d$ =50 mV,  $L_{gs}$ =1 µm,  $L_{gd}$ =1.5 µm,  $W_g$ = 100µm). Model parameters:  $\mu_{ph}$ =5000 cm<sup>2</sup>/Vs,  $\mu_N$ =4100 cm<sup>2</sup>/Vs,  $L_c$ =160 nm,  $\alpha$ =3,  $\beta$ =1.3......100

Figure 4.6. Typical variations with temperature of subthreshold swing SS (a) and access series resistance  $R_{sd}$  (b) as obtained on GaN/Si HEMT devices for various gate lengths  $L_{g}$ = 100, 120, 150, 200, 500, 1000 and 3000 nm ( $V_d$ =50 mV,  $L_{gs}$ =1 µm,  $L_{gd}$ =1.5 µm,  $W_g$ =100 µm).

Figure 4.9. Variations of subthreshold ideality factors  $n_L$  (red solid lines) and  $n_{SS}$  (blues dashed lines) and b) with temperature (a) and reciprocal temperature (b) as obtained on GaN/Si HEMT devices for various gate lengths  $L_g$ = 100, 120, 150, 200, 500, 1000 and 3000 nm ( $V_d$ =50 mV,  $L_{gs}$ =1 µm,  $L_{gd}$ =1.5 µm,  $W_g$ =100 µm)......104

Figure 4.10. a) Variations with temperature of series resistance values  $R_{sd}$  extracted by LW function method (red solid lines) and by Y-function method (blue dashed lines) as obtained on GaN/Si HEMT devices for various gate lengths  $L_g$ = 100, 120, 150, 200, 500, 1000 and 3000 nm ( $V_d$ =50 mV,  $L_{gs}$ =1 µm,  $L_{gd}$ =1.5 µm,  $W_g$ =100 µm). b) Variations with temperature of series resistance values  $R_{sd}$  extracted by Y-function method for two access region

distances  $L_{sd}$ =2.5 µm and 11 µm as obtained on GaN/Si HEMT devices for various gate lengths  $L_g$ = 1000 and 5000 nm ( $V_d$ =50 mV,  $L_{gs}$ =5.5 µm,  $L_{gd}$ =5.5 µm,  $W_g$ =125 µm)......105

Figure 4.12. a) Variations with temperature of saturation velocity  $v_{sat}$  as extracted from Y-function (Eq. (4.4), red solid lines), or using the standard method with (blue dashed lines) or without (green dashed lines)  $R_{sd}$  correction (Eq. (6)), as obtained for various gate lengths  $L_g$ = 100, 120, 150, 200, 500, 1000 and 3000 nm ( $V_g$ =1.5 V,  $V_d$ =5 V &  $V_d$ =50 mV,  $W_g$ =100 µm). b) Variations with gate length of saturation velocity  $v_{sat}$  as extracted from Y-function (Eq. 4.4, red solid lines), or using the standard method (blue dashed lines) with  $R_s$  correction (Eq. 4.5), as obtained on GaN/Si HEMT devices for various temperatures.....107

 

| Figure 5.8. 3D Contour of trap density $N_t$ distribution for oxide depth z and $ V_{OV} $ for glass  |
|-------------------------------------------------------------------------------------------------------|
| substrate and flexible substrate, respectively. It is observed that LTPS TFTs on both                 |
| substrates have gate bias dependence. (a) For the LTPS TFT on the glass substrate, $N_t$ is           |
| less depending on $V_{OV}$ and z compared to the device on the flexible substrate. (b) In             |
| contrast, higher $ V_{OV} $ increases $N_t$ for the LTPS TFT on the flexible substrate. Especially at |
| $/V_{OV}$ = 6 V, peak of $N_t$ is shown. At this point, flexible substrate shown approximately 4      |
| times higher N <sub>t</sub> than glass substrate                                                      |

#### Chapter 1. INTRODUCTION

#### 1.1 Semiconductor Market Trend

In the current situation, the emergence of technologically advanced devices, such as smartphones and tablet PCs, has significantly impacted the trends within the semiconductor market. The inception of these smart devices can be traced back to the IBM Simon, which was introduced in the year 1993 as the world's first-ever smart device. This revolutionary gadget served as a convergence between a mobile phone and a personal computer, offering a wide range of features such as a schedule manager, an address book, a world clock, a fax machine, various games, and a calculator, among others. Over time, smart devices have continued to evolve, resulting in the development of other notable devices like the personal digital assistant, the iPhone, and the Galaxy Tab. It is worth noting that the introduction of the iPhone and Android smartphones into the market has had a profound impact. These



Figure 1.1 Semiconductor industry revenue worldwide from 2012 to 2024 [1]

devices have paved the way for the creation of countless smart applications that utilize a simple user interface, a global positioning system (GPS), motion sensors, and Wi-Fi capabilities, among other features. These applications play a crucial role in bridging the gap between human users and smart devices, enhancing the overall user experience, and facilitating seamless interaction.

The exponential growth of smart devices in the market is a result of the harmonious combination between applications and hardware. It has been predicted that the smartphone and tablet PC markets will experience a significant increase in growth. This increased demand for smart devices has led to changes in the trends of the semiconductor memory market. For instance, there has been a shift from PC Dynamic Random Access Memory (DRAM) to mobile DRAM and from Hard Disk Driver (HDD) to Solid-State Drives (SSDs) and NAND flash memory. A prime example of this shift is the expected growth of the market share of mobile DRAM in the DRAM market in early 2010s, which is projected to increase from 5.5% in 2010 to 7.1% in 2011, resulting in a total growth rate of over 100% [2]. In order to be utilized in mobile devices, mobile DRAM must be both cost-effective and possess high device density. Additionally, it must be developed to have high performance capabilities while maintaining low power consumption. On the other hand, the non-memory (specifically, system IC) device market is also experiencing changes due to the expansion of the smart device market.

The system IC market is experiencing growth, with a particular focus on the application processor (AP) for smart devices. In line with this trend, a strategic industrial feature known as the 'fabless company' has emerged, as shown in Tabel 1.1. This term refers to a semiconductor vendor that engages in the design, testing, and selling of chips without having its own semiconductor manufacturing facilities. Instead, it relies on other foundries to carry out the fabrication of the chips. While memory devices require an integrated device manufacturer, non-memory devices necessitate the capability to cater to customer requests through small quantity batch production. Consequently, fabless companies that prioritize chip design serve as the promising business core for the non-memory device sector.

Despite being one of the more recent trends in non-memory devices, the fabless company plays a crucial role in the research and development of device scaling down and advanced transistor technology. This includes the exploration of FinFETs, Fully Depleted Silicon-on-Insulator (FDSOI) and gate-all around (GAA) nanowires MOSFETs, such as the ones studied in the present thesis. These advancements in transistor technology remain of utmost importance as they contribute significantly to the improvement of fabrication yield, low power consumption, and overall device performance, among other factors. In essence, the fabless company's efforts in exploring these technologies and techniques are vital in driving progress in the field of non-memory devices.

| Rank | Company  | Country       |
|------|----------|---------------|
| 1.   | Intel    | United States |
| 2.   | Samsung  | South Korea   |
| 3.   | TSMC     | Taiwan        |
| 4.   | SK Hynix | South Korea   |
| 5.   | Micron   | United States |
| 6.   | Qualcomm | United States |
| 7.   | Broadcom | United States |
| 8.   | Nvidia   | United States |
| 9.   | TI       | United States |
| 10.  | Infineon | Germany       |

Table 1.1 List of Top 10 Largest Semiconductor Companies by and Country in 2023 [3]

#### 1.2 Device Scaling Down

As the dimensions of devices decrease, the task of fabricating these devices becomes more challenging. This can be observed in the case of integrated circuits, which become denser and more intricate as devices are scaled down. Consequently, various issues arise in areas such as lithography, interconnects, and processing. Scaling down the device size is essential in order to enhance device performance, including augmented switching speed and reduced power consumption. For instance, the delay time  $\tau$  of a circuit can be decreased by adjusting the gate length *L*, which is expressed as a function of the parameter *S* in Figure 1.2.



**Figure 1.2** Architecture of an n-channel MOSFET and MOSFET constant electric field scaling by a factor of *S* [4].

There are two theories regarding the scaling of Metal-Oxide-Semiconductor (MOS) devices: Constant Electric (CE) field scaling and Constant Voltage (CV) scaling. The CE scaling theory suggests that in order to effectively manage the short channel effect, it is necessary to reduce both the horizontal and vertical dimensions of the device. Furthermore, it is proposed that the applied voltage should be decreased and the substrate doping concentration should be increased proportionally. These recommendations are summarized

in Figure 1.2, which provides a visual representation of the proposed scaling approach.

The CV theory, which is a theory that retains the same scaling down as the CE, does not alter the power supply voltage. This means that in order to maintain the charge-field, the doping densities are increased by a factor of  $S^2$ . However, it is important to note that the CV scaling inherently leads to a continuous increase of the transistor's internal electric field. This increase can potentially result in reliability problems such as electron migration, hot carrier degradation, and oxide breakdown in recent CMOS process generations. As a consequence, since the 0.5 µm MOS technology, the industry's preferred scaling methodology has been the CE.

| Parameter                             | 1/S Constant Field Scaling | 30% Scaling Field Scaling |
|---------------------------------------|----------------------------|---------------------------|
| Physical Device Dimension             | 1/S                        | 0.7                       |
| Supply and threshold voltage          | 1/S                        | 0.7                       |
| $C_{ox} = (\varepsilon Area)/T_{ox}$  | 1/S                        | 0.7                       |
| Gate Capacitance=WL/Tox               | 1/S                        | 0.7                       |
| $Current = (W/L)(1/T_{ox}V_{DD}^{2})$ | 1/S                        | 0.7                       |
| Propagation Delay=CV <sub>DD</sub> /I | 1/S                        | 0.7                       |
| Frequency                             | S                          | 1.43                      |
| Dynamic Power= $CV_{DD}^2 f_{clk}$    | $1/S^2$                    | 0.5                       |
| Leakage Power                         | Exponential                | Exponentail               |
| Energy                                | $1/S^{3}$                  | 0.34                      |

Table 1.2 CE scaling of MOSFET device and circuit parameters [5]

The fundamental principle underlying the CE theory is predicated upon the notion that the various physical attributes, namely the gate length, transistor width, and oxide thickness, as well as the voltages surrounding the power supply and the threshold, are accordingly and accurately adjusted and modified in accordance with a scaling factor of 1/S, where S denotes a value greater than unity (S > 1).

Consequently, the current, gate capacitance, and propagation delay also scale by a factor of 1/S. Hence, with a 30% reduction of all the device parameters (1/S = 0.7), improvements,

close to 50% in the operation frequency, are achieved for each generation. Table 1.2 lists the CE scaling rules for various device parameters and circuit performance factors. Evidently, the resulting switching energy scales by  $1/S^3$ , whereas the dynamic power scales by  $1/S^2$ . However, for a constant die size, the power dissipation due to the dynamic switching currents remains relatively constant with scaling, because the number of switching elements for the same die size increases by a factor of  $S^2$ . The negative effect of the CE is that the subthreshold current increases exponentially, as the threshold voltage scales. For example, consider a device with a  $V_{th}$  of 400 mV that is to be scaled by 0.7. For a constant die size, scaling provides around a 43% (S = 1.43) frequency improvement and doubles the number of devices. The dynamic power dissipation scales by unity, but the leakage current increases by a factor of  $1.43 \times 10(V_{th}/S^{(1-0.7)}) = 45$ .

Since the primary drivers behind the scaling of technology are mainly centered around improving performance and achieving efficient device integration, the comprehensive understanding and application of the CE scaling theory becomes a crucial and indispensable blueprint. However, with the continuous reduction in the dimensions and voltages of these devices, the emergence of leakage power as a prominent obstacle in both current and future technologies cannot be ignored. Consequently, the process of scaling VLSI technology gives rise to an array of complex and formidable challenges, encompassing power dissipation, effective management of leakage, and the adverse impacts of short channel effects. This multifaceted problem is further worsened in the context of portable energy-constrained VLSI applications, where the unnecessary drainage of battery power during extended idle periods poses a significant concern.

Gordon Moore, the co-founder of Intel, posits that the quantity of transistors present on a single chip shall increase twofold approximately every two years, a phenomenon commonly recognized as Moore's law, which has been widely acknowledged for a period of roughly 40 years, and has consequently propelled the industry forward (as depicted in Figure 1.3). This principle appears to have been effective thus far; however, it must be noted that the scaling limit of device dimensions is nearing its conclusion. At present, the Intel 7 nm process node in 2023 has been utilized for mass production. In accordance with Moore's law, it is predicted that within several years, gate lengths on the order of a few nanometers, which represents the inherent physical constraint of the MOSFET, will be employed. Hence, the introduction of a novel conceptual framework for device scaling becomes essential in order to keep advancing in device yield and performance beyond the confines of Moore's law.



Figure 1.3 Number of transistors versus per year (Microprocessor). [6]

#### 1.3 Fully Depleted Silicon on Insulator (FDSOI) Technology

#### 1.3.1 State-of-the-art SOI Technology

The process of scaling bulk CMOS technology faces several significant obstacles, which has led to the exploration of alternative technologies such as FinFET, GAA nanowire

FET, and FDSOI. Among these alternatives, the FDSOI MOSFET stands out as a highly promising candidate for future technology nodes due to its potential advantages in terms of reduced variability and improved electrostatic integrity. This type of device is composed of a remarkably thin, fully depleted transistor body that is positioned on top of a buried oxide (BOX) layer, effectively sandwiched between the channel and the substrate. By employing an very lightly doped body, the floating body effect is eliminated, thereby providing immunity to variations in threshold voltage caused by random dopant fluctuations (RDF). Additionally, the body thickness ( $T_{si}$ ) plays a crucial role in ensuring optimal electrostatic control by the gate.

FDSOI technology emerged as a progression of partially depleted SOI technology with the aim of eliminating the memory effect. FDSOI devices are characterized by having thin body structures, wherein the body is either rarely doped or completely undoped. Positioned beneath the channel, a BOX layer, which may be either thick (100 nm) or thin (10 nm), serves as an insulator, that also gives the possibility of bottom gate biasing to control the threshold voltage. In contemporary FDSOI processes, the source and drain regions are typically heightened and configured with facets, while the gate of the device is composed of metal gate stacks and high-k dielectric materials. Furthermore, in instances where a thin BOX is employed, doping beneath the BOX, known as ground plane (GP) doping, is sometimes implemented.

The advantages of FDSOI technology bound low variability, which related to the consistent and predictable behavior of the devices, good electrostatic control, which ensures reliable and stable operation, and the ability to integrate multiple threshold devices, allowing for enhanced flexibility in circuit design. However, any attempt aimed at enhancing the manufacturing process of FDSOI technology would be rendered meaningless if it does not coincide with improvements in circuit design, performance, and reliability. It is imperative that advancements in both the manufacturing process and circuit design are pursued in combination to fully capitalize on the potential benefits of FDSOI technology.

The current trend in the field of digital circuit design is focused on achieving maximum

performance while consuming low power. It has been previously mentioned that with FDSOI technology, high performance can be attained by reducing the threshold voltage. This reduction can be achieved through two methods: metal gate work-function engineering or back-biasing. However, it is important to note that lowering the threshold voltage poses a risk of forward biasing the diode between two adjacent ground planes, which in turn complicates the overall circuit design process.

Another potential advantage of FDSOI technology lies in its ability to have very low junction capacitances, particularly in the case of a thick BOX. However, it is worth mentioning that the raised source and drain structures introduce additional capacitance to the gate. One way to mitigate this issue is by changing the shape of the source and drain regions to a faceted shape, which aids in reducing the gate capacitance. However, it should be noted that even with this modification, the gate capacitance may still be higher compared to bulk technology. Therefore, unless the capacitance can be lowered through appropriate process engineering, there is no clear speed advantage of FDSOI over bulk technology in terms of capacitance.

Finally, it is important to consider the impact of Drain-Induced Barrier Lowering (DIBL) technology on the performance of FDSOI devices. A device with lower DIBL technology, exhibits a better subthreshold slope and consequently a higher linear current when compared to a device optimized for the same *I*<sub>ON</sub> and *I*<sub>OFF</sub> in a higher-DIBL technology. This suggests that the effective current in FDSOI technology has the potential to be higher compared to bulk technology, especially in scenarios involving complex gates and stacked devices.

A more apparent advantage of FDSOI technology lies in its potential applications in low-power systems. One of the primary reasons for this is the elimination of the source and drain pn-junctions, which effectively suppresses any possibility of junction leakage. In addition, the control over short-channel effects can be achieved by adjusting the body and BOX thickness. This control allows for a more conservative scaling of the gate dielectric, mitigating the concerns related to gate-induced leakage. Furthermore, the reduction in  $V_{th}$ roll-off and the utilization of light channel doping contribute to a decrease in threshold voltage variation. Consequently, this improvement in threshold voltage variation enables the design of high-yield systems even at lower supply voltages. Consequently, the overall potential of FDSOI technology for low-power design is highly promising.

#### 1.3.2 SOI Wafer Fabrication: Smart-Cut<sup>TM</sup> Process

UNIBOND SOI wafers are manufactured through the utilization of the Smart-Cut<sup>TM</sup> process, as mentioned in the study conducted by [7]. The fundamental aspect of this process lies in the combining of ion implantation process and wafer bonding techniques, which facilitates the successful transference of a delicate sheet of the semiconductor material onto a dielectric layer that subsequently transforms into the BOX layer. This particular technology, which was initially formed at the CEA-LETI, has gained widespread popularity and is currently employed on an industrial scale for the production of SOI wafers. The Smart-Cut<sup>TM</sup> process has undergone progressive expansion over time, enabling its utilization in the creation of different variations of SOI wafers. As a testament to its efficitiveness, the process has been entrusted to SOITEC, an industry leader in the manufacturing of SOI wafers.



Figure 1.4 Smart-Cut<sup>TM</sup>, an advanced SOI wafer fabrication technique by SOITEC Inc [7].

The Smart-Cut<sup>TM</sup> process, which is depicted in Figure 1.4 can be comprehensively
elucidated as follows: Primarily, it necessitates the utilization of two wafers, namely wafer 'A', which is referred to as the 'donor' wafer, and wafer 'B', also known as the 'handling' wafer. It is of utmost importance to note that the donor wafer 'A' is subjected to an oxidation process prior to the hydrogen implantation stage, resulting in the formation of an oxide layer on its upper surface, subsequently serving as the BOX layer. The next step entails the precise implantation of hydrogen atoms into the donor wafer 'A' at a specific depth, thereby facilitating the subsequent splitting of the two wafers. Moving on, the handling wafer 'B' can either be in its pristine state or it can be oxidized. The handling wafer plays a essential role in acting as a mechanical support for the SOI structure, ultimately aiding in the successful execution of the Smart-Cut process.

In order to initiate the direct wafer bonding, the wafer 'A' is positioned in a face-down manner onto the wafer 'B'. Subsequently, a two-phase heat treatment is meticulously carried out. During the first phase, which is conducted at an approximate temperature of 500 °C, the donor wafer 'A' undergoes a splitting process along a predetermined plane defined by the range of hydrogen ion implantation. Consequently, the thickest part of wafer 'A' is effectively separated from the bonded wafer structure. This consequential outcome gives rise to two distinct components: firstly, a thin layer consisting of single-crystalline silicon on top of the handle wafer 'B', which is underlaid by the oxide layer, and secondly, the remaining portion of the donor wafer 'A'. It is notable that this residual portion of the donor wafer can be recycled and employed once again as a donor wafer. The second phase of the heat treatment is subsequently implemented at a higher temperature, serving the purpose of strengthening the bond that exists between the Si/BOX layers and the handling wafer 'B'.

Upon the completion of the previous steps, a touch-CMP (Chemical-Mechanical Polishing) process is conducted, which is aimed at ensuring the attainment of optimal uniformity of the silicon films. It is significant to recognize that the process itself is highly



**Figure 1.5** Various utilization of engineered SOI technique for specified commercialized products [8].

adaptable and can be accurately engineered in various ways in order to yield SOI wafers that are specifically tailored to cater to the exigencies of distinct applications, including but not limited to RF (Radio Frequency) switches or photonics. This versatility is vividly illustrated in Figure 1.5, thereby emphasizing the diverse possibilities offered by the Smart-Cut process.

The utilization of SOI technology exhibits significant potential in surpassing the scaling limit of CMOS technology through its distinctive characteristics. One of the key advantages of SOI technology is the ability to minimize or completely eliminate parasitic elements. Many undesired effects that are observed in bulk silicon devices arise from the interaction between the device and the substrate. It is evident that SOI devices are exempt from such interactions with the supporting substrate due to the presence of the BOX layer. Consequently, the implementation of SOI substrates ensures robustness against the latch-up phenomenon, which is commonly observed in bulk devices due to the feedback between the two inherent bipolar transistors.

The Smart-Cut<sup>TM</sup> technique has emerged as the predominant method for producing standard and innovative SOI wafers. This technique is progressively being adopted within the CMOS industry. Its utilization allows for the design and fabrication of novel multi-gate

architectures, enabling the enhancement of device performance and electrical properties.

# 1.4 Overview of Power Electronics

Silicon has been the dominant semiconductor material ever since the advent of solidstate power conversion [9]. However, there has been a consistent rise in the need for greater power capabilities and higher frequencies. Consequently, the investigation of an alternative technology becomes vitally important in order to surpass the constraints of silicon-based electronics. Transistors fabricated from direct bandgap materials, notably III-V compounds like gallium arsenide (GaAs), indium phosphide (InP), and gallium nitride (GaN), present higher electron mobilities, sustain higher voltage magnitude, and exhibit the capability to function at higher frequencies and temperatures in contrast to silicon-based devices.

The high electron mobility transistor (HEMT), which is fabricated from III-V materials, has gathered considerable attention in recent times. In 1980, T. Mimura made the first HEMT utilizing GaAs [10]. GaN has emerged as the preferred option for HEMTs in numerous applications up to 100 GHz. This preference stems from the enhanced capabilities of GaN in delivering superior performance for high power HEMTs, owing to its high carrier density and electron mobility within the channel. Additionally, GaN exhibits higher breakdown and operating high temperature attributed to its larger bandgap [11]. These distinguished properties can make GaN HEMTs the most promising high power amplifier technology for a lot of applications ranging from mobile/wireless applications, radar systems to satellite communication and power systems [12,13,14,15]. The first report of GaN HEMTs were documented in 1993 [16], developing continuously during the last decade, these devices have been investigated extensively for their applicability in power electronics [17].

The material characteristics of semiconductors are presented in Table 1.3, in contrast to GaN. [18]. The parameters specified in Table 1.1 are assessed under the condition of 300 K.

The band gaps, relative dielectric constants, and breakdown fields are provided specifically for unintentionally doped (UID) bulk materials.

|                                            | Si   | GaAs | InP  | 4H-SiC | GaN  | SiC  |
|--------------------------------------------|------|------|------|--------|------|------|
| Bandgap (eV)                               | 1.12 | 1.43 | 1.34 | 3.2    | 3.44 | 3.26 |
| Relative dielectric constant, $\epsilon_r$ | 11.9 | 12.5 | 12.4 | 10     | 9.5  | 9.7  |
| Breakdown electric field (MV/cm)           | 0.3  | 0.4  | 0.45 | 3.5    | 3.3  | 3    |
| Saturation electron velocity (107 cm/s)    | 1    | 1    | 1    | 2      | 2.5  | 2    |
| Electron mobility (cm <sup>2</sup> /Vs)    | 1500 | 8500 | 5400 | 700    | 900  | 700  |

Table 1.3 Properties of semiconductor materials used in HEMTs at 300 K [18]

One of the specific benefits of GaN is its easier capacity to form the heterojunction with wider band gap materials, such as aluminium gallium nitride (AlGaN) and aluminium nitride (AlN). It generates a quantum well, commonly referred to as a two-dimensional electron gas (2DEG) channel. This channel is characterized by a significantly high electron density, exceeding 10<sup>13</sup>/cm<sup>2</sup>, and exhibits electron mobility up to 2000 cm<sup>2</sup>/Vs. Even though GaAs and InP own higher electron mobility, the significantly higher 2DEG density in GaN caused a lower sheet resistance which is the crucial characteristic for applications demanding high power at high frequencies. Additionally, GaN exhibits distinguished properties of higher band gap and breakdown field comparing to different semiconductor such as Si and InP, which empower high voltage operation with GaN HEMTs. Due to its ability to operate at high voltage, GaN HEMTs utilized in high line power converters as well as photovoltaic power converters. Also, with its wide band gap, GaN power electronics were applied in various industries such as automotive, military, and oil industries, etc [19].

# 1.5 Overview of Display Devices

# 1.5.1 Display devices history

The study of display is a fundamental area of research for individuals who reside in this

current era of abundant information. Simultaneously, great advancements have been made in the realm of display technology.

The Plasma Display Panel (PDP), which was once a fascinate spectacle, has its origins in the year 1964, thanks to the ingenuity of Donald B. and Jinslotto. Similar to the fluorescent lamp, the PDP operates by utilizing the concept of a phosphor being placed accurately between two glass plates, upon which a voltage is applied to stimulate the emission of visible light. Comparable to the Liquid Crystal Display (LCD) in terms of possessing a wide viewing angle and a remarkable display of colors and saturation, the PDP finds itself lagging behind in the market due to a rather unfortunate drawback - its propensity for high power consumption and the subsequent generation of heat. This fatal flaw has rendered it somewhat less attractive to consumers. Furthermore, one cannot ignore the ongoing progress and advancements being made in the realm of LCD and Organic Light Emitting Diode (OLED) technology, resulting in the recent developments witnessed in these fields.

The origin and subsequent advancement of LCDs can be attributed to the field of biology. It was in 1888 that F. Reinitzer, an esteemed researcher from Austria, made the groundbreaking discovery of liquid crystal. This crucial moment sparked a series of constant and meticulous research efforts, peaking in the creation of the world's inaugural LCD in the United States in 1971. The fundamental principle of an LCD requires the placement of a meticulously arranged panel containing liquid crystals on the front side, followed by the strategic positioning of a backlight situated behind it. As the backlight traverses through each individual liquid crystal, it undergoes refraction, resulting in an array of distinct and diverse patterns. The consequential passage of light through the color filter and polarizing filter, located at the forefront of the liquid crystal panel, yields the emergence of pixels that exhibit varying hues and intensities, contingent upon the specific refraction pattern encountered. Collectively, these pixels seamlessly amalgamate to form a cohesive and visually captivating screen. While LCDs have undoubtedly superseded CRTs in popularity and usage, it is essential to acknowledge the inherent drawbacks associated with this technology, namely its relatively limited lifespan and propensity for high power

consumption.

1.5.2 Display market trend overview

# **Display Generation Dimensions**

#### (Measurements are in mm)



Figure 1.6 Changes in display panel's generation LG Display Inc. [20]

The Thin Film Transistor (TFT)-LCD industry has witnessed a remarkable growth trajectory due to its strategic expansion of the size of the mother glass, which is commonly referred to as the mother of the panel. This mother glass size, also known as "generation (GEN)" as depicted in Figure 1.6, plays a pivotal role in determining the dimensions of the panel itself, consequently influencing both the size and quantity of panels that can be produced. It is worth noting that, owing to the inherent differences in the panel sizes produced by individual companies, the corresponding sizes of glass substrates may exhibit slight variations across generations [20]. Consequently, it becomes evident that the entirety of display applications are merely mere fragments emanating from the mother glass. For instance, in the context of the 7th generation, we observe the existence of 42-inch panels in quantities of 8 sheets, alongside 47-inch panels in quantities of 6 sheets. Thus, it becomes

evident that the mother glass size predominantly serves as a mere indication of the essential components required for the production of panels by each respective manufacturer, while simultaneously striving to minimize the generation of discarded parts.

The commencement of LCD production in the mid-1980s resulted in a substantial growth rate of over 32% in the flat panel display market on an annual basis. During the period from 1995 to 2007, the market experienced an annual growth rate of more than 20%, with particular focus on the production of notebooks, monitors, and televisions. This growth was accompanied by fierce competition among Korea, Japan, and Taiwan, as these countries vied for dominance in the industry. Remarkably, Korea (SDC and LGD) emerged as the leading player in the global display market, attaining the largest market share since 2001, which stood at an impressive 44% in 2011. However, since 2016, the LCD market has witnessed a notable deceleration in its growth trajectory, largely attributed to the global economic downturn, an overabundance of medium and large LCD supplies leading to a



LCD panel production capacity share from 2016 to 2022, by manufacturer

Figure 1.7 LCD production capacity by Industries [21]

decline in prices, and the rise of LCD production in China (as depicted in Figure 1.7). As a result of these factors, the LCD industry has experienced rapid stagnation since 2010. It is important to note that the slowdown in the LCD industry, which accounts for more than 93% of the overall display market, signifies a broader deceleration in the display industry as a whole. In response to this market congestion, our focus has shifted towards the development of next-generation displays, as we strive to overcome these challenges and propel the industry forward.



Figure 1.8 Asia-Pacific electronic display market revenue by technology [22]

Organic Light Emitting Diode (OLED) is widely considered to be a display technology that is at the forefront of the next generation of displays, capable of dominating the display market alongside LCD due to its various advantages. Since the year 2006, significant progress has been made in the development of OLED technology. In 2011, the successful production of the 5.5GEN OLED marked a turning point, leading to a rapid growth in the market, particularly in the realm of small to medium sized TVs. Efforts are now being made to penetrate the large TV market (Figure 1.8). As of 2012, the large OLED-TV market accounts for less than 10% of the overall market share, but there is a great expectation for this to increase significantly in the near future. The successful entry of large OLED-TVs into

the market relies heavily on the advancement of two key technologies: the development of a large TFT backplane and the improvement of OLED pixel/encapsulation technology. The primary focus of TFT backplane technology is currently on two methods: LTPS TFT backplane and oxide TFT backplane technology. The latter, oxide TFT backplane technology, is particularly promising as it offers a simple manufacturing process and delivers excellent performance, making it an ideal choice for low-cost large OLED-TVs. On the other hand, the development of OLED pixel formation technology is largely dependent on two different approaches. The first method is based on the pattern mask technique known as SMS (Small Mask Scanning), which has been pioneered by Samsung Display. The second method, known as the white OLED + color filter method, has been developed by LG Display. Both Samsung Display and LG Display are planning to utilize these technologies to develop 55inch OLED-TVs. In 2012, they aim to test-manufacture these TVs and subsequently announce their plans to produce them on a larger scale after 2013.

In the market for display technology, there is a growing trend towards larger panels. Consequently, there is a need to enhance the number of pixels per unit area by reducing the size of Silicon-based devices. With the increase in pixel count and the corresponding increase in the number of devices that the driving circuit must control, it becomes essential to improve the performance of the individual TFTs. However, TFTs also face challenges, such as the scaling problem encountered by Si-based devices. As a result, researchers are actively engaged in conducting studies to evaluate and compare the analysis methods of MOSFET.

# 1.5.3 Thin Film Transistors (TFTs)

In the realm of flat panel display, the dominant force in terms of production is attributed to amorphous Silicon TFTs. This form of display is currently undergoing a transformative process, one that is pushing it towards achieving higher levels of resolution and an overall increase in size. This evolution is visually represented in Figure 1.9. Consequently, various alternative TFT technologies are being developed with the intention of replacing the existing amorphous Silicon TFTs. Two of the most promising contenders in this regard are Indium-Gallium-Zinc-Oxide (IGZO) and LTPS TFT.



Figure 1.9 The phase of silicon lattice and properties by silicon phase [23, 24]

Conventional FETs were manufactured utilizing the easily accessible material, Silicon. In the fabrication process of MOSFETs, a wafer is formed using an ingot, and subsequently, the process is initiated on this wafer. In order to produce monocrystalline silicon, also known as single crystalline silicon, a high-temperature procedure is necessary. However, due to the display panel's inability to withstand such high temperatures required for ingot manufacturing,  $\alpha$ -Si is deposited on the channel through a relatively low-temperature process. The various properties of phase Silicon are comprehensively presented in Figure 1.9. Specifically, our attention should be directed towards electron mobility, where poly-Si exhibits a mobility rate that is approximately 100 times greater than that of  $\alpha$ -Si. This heightened mobility plays a crucial role in determining the operational speed of TFTs.

Following this paragraph, we will delve into an exposition of the potential candidates for advanced TFTs.

The Indium-Gallium-Zinc-Oxide (IGZO) TFTs were derived from a semiconductor known as Transition Metal Oxide (TMO), which exhibits n-type conductivity as its fundamental property. In comparison to  $\alpha$ -Si, IGZO possesses several advantages, including but not limited to higher mobility, excellent transparency, similar temperature processing capabilities, and cost-effective fabrication. Investigating the origins of binary TMO semiconductors, it can be observed that in 1990, extensive research was conducted based on the foundations of TMO. These binary TMO semiconductors were composed of a single transition metal oxide that demonstrated sufficiently high mobility and a wide bandgap of greater than 3 eV. Building upon the binary TMO platform, further advancements were made in the form of ternary and quaternary TMO semiconductors. In these advanced forms, different metals played distinct roles: Indium (In) enhanced the mobility of the channel, Zinc (Zn) exhibited a unique property of being grain boundary-free, and Gallium (Ga), when combined with InZnO, effectively suppressed the presence of oxygen vacancies, which otherwise could have disrupted the transport of charge carriers. Despite IGZO being a compound characterized by its amorphous phase, it astonishingly showcases a mobility that is 10 to 20 times greater, as illustrated in Figure 1.9 [25]. Even within the realm of amorphous states, the electron transport pathway remains consistent, thereby resulting in a relatively high mobility.

Most LCDs utilize amorphous silicon TFTs. However, in order to decrease production costs, reduce power consumption, and achieve high resolution, the development and utilization of poly-silicon TFTs is inevitable. LTPS refers to a technique for fabricating TFTs at a relatively low process temperature, which is below 500 °C. This is in contrast to high-temperature poly-silicon, where the process temperature exceeds 900 °C and quartz is used as a substrate. The Poly-Si TFTs fabricated through LTPS method exhibit a current drive capability that is approximately two orders of magnitude higher compared to a-Si TFTs. By considering equivalent charging characteristics, it is possible for the TFT width to be smaller

than that of the  $\alpha$ -Si TFT in the case of poly-Si TFTs. When the size of the TFT is reduced, the effective area increases, leading to an improvement in the aperture ratio and the possibility of achieving high resolution. Furthermore, integrating the driving circuit into the glass allows for a lighter, thinner, and more cost-effective display.

However, it should be noted that Poly-Si TFTs involve more complicated TFT processes compared to a-Si TFTs. Additionally, they have the disadvantage of lowering process margins due to circuit integration and increasing production costs as a result of the increased number of process steps and masks required compared to a-Si panels. Moreover, the nonuniformity of devices caused by the influence of grain boundaries poses a problem in the case of Poly-Si TFTs. Despite its excellent performance, Poly-Si TFTs are regarded as a next-generation display technology but are hindered by economic issues rather than performance-related drawbacks.

The fabrication of LTPS involves additional processes such as excimer laser annealing (ELA) and sequential lateral solidification (SLS) after the deposition of amorphous silicon in existing processes. ELA plays a crucial role in transforming the amorphous silicon into poly-silicon. Specifically, ELA utilizes an excimer laser to instantaneously irradiate the a-Si film for several nanoseconds, causing it to melt and recrystallize without damaging the glass substrate. However, ELA is not without its challenges. The process range is narrow, making it difficult to achieve uniformly crystalline poly-silicon, and the surface of the poly-silicon tends to be rough.

In order to implement high resolution and large area panel displays, there is a current development of faster TFT as potential candidates for replacing amorphous silicon TFT. These candidates include metal oxide (IGZO) and LTPS channels. Additionally, the development of OLEDs allows for thinner displays as the need for existing back lights is eliminated. Throughout the various generations (GEN) of panels, it is crucial to continuously improve the production processes. Moreover, the measurement and analysis of these panels becomes increasingly important as the issue of device yield arises.

# 1.6 References

- [1] Gartner. (April 26, 2023). Semiconductor industry revenue worldwide from 2012 to 2024 (in billion U.S. dollars) [Graph]. In Statista. Retrieved October 10, 2023, from <u>https://www.statista.com/statistics/272872/global-semiconductor-industry-revenue</u>
- [2] Gartner, "Gartner Identifies the Top 10 Strategic Technologies for 2011," 2011. http://www.gartner.com/it/page.jsp?id=1454221
- [3] Electronics and You. Top 10 Largest Semiconductor Companies in the World. Updated on August 10, 2023. <u>https://www.electronicsandyou.com/blog/top-10-largest-semiconductor-companies-in-the-world.html</u>
- [4] Jaramillo-Ramirez, R., Jaffari, J., & Anis, M. (2008, May). Variability-aware design of subthreshold devices. In 2008 IEEE International Symposium on Circuits and Systems (pp. 1196-1199). IEEE.
- [5] Taur, Y., & Ning, T. H. (2021). Fundamentals of modern VLSI devices. Cambridge university press.
- [6] Our World in Data. What is Moore's Law?. Updated on March 28, 2023. https://ourworldindata.org/moores-law
- [7] Kononchuk, O., Landru, D., & Veytizou, C. (2010). Novel trends in SOI technology for CMOS applications. Solid State Phenomena, 156, 69-76
- [8] SOITEC Inc. https://www.soitec.com/en/products/smart-photonics-soi
- B. Kahng and M. Atalla, "Silicon-Silicon Dioxide Field Induced Surface Devices," in IRE Solid-State Device Res, 1960, p. 1.
- [10] T. Mimura, S. Hiyamizu, T. Fuji, and K. Nanbu, "A New Field-Effect Transistor with Selectively Doped GaAs/n-Al x Ga 1-x As Heterojunctions Related content Characteristics of a Field-Effect Transistor Fabricated with Electropolymerized

Thin Film Noboru Oyama, Fumihiro Yoshimura, Takeo Ohsaka et al.-Simp," Jpn. J. Appl. Phys., vol. 19, no. 5, pp. L225–L227, 1980.

- [11] I. J. Bahl, Control Components Using Si, GaAs, and GaN Technologies. Artech House, 2014.
- [12] M. Kanamura, T. Ohki, T. Kikkawa, K. Imanishi, K. Watanabe, and K. Joshin, "Recent progress in GaN HEMT for high-frequency and high-power applications," in IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), 2012, vol. 5, pp. 156–158.
- [13] L. I. U. Han, Z. Xin, and Y. U. Zhen-kun, "The Application Analysis of GaN Power Devices in Radar Transmitter," in IET International Radar Conference, 2009.
- [14] Y. Zhuang, J. Zhou, Y. Huang, and A. Chen, "Design of a broadband high efficiency GaN power amplifier for GNSS applications," in IEEE MTT-S International Wireless Symposium (IWS), 2016, pp. 1–4.
- [15] Ying Wang, Wen-li Fu, and Ya-zhou Dong, "A 5.8 GHz class-F GaN power amplifier for solar power satellite," in IEEE International Conference on Communication Problem-Solving (ICCP), 2015, pp. 597–599.
- [16] M. Asif Khan, A. Bhattarai, J. N. Kuznia, and D. T. Olson, "High electron mobility transistor based on a GaN-AlxGa 1-xN heterojunction," Appl. Phys. Lett., vol. 63, no. 9, pp. 1214–1215, 1993.
- [17] He Li, Chengcheng Yao, Lixing Fu, Xuan Zhang, and Jin Wang, "Evaluations and applications of GaN HEMTs for power electronics," in IEEE 8th International Power Electronics and Motion Control Conference (IPEMC-ECCE Asia), 2016, pp. 563–569.
- [18] R. T. Kemerley, H. B. Wallace, and M. N. Yoder, "Impact of wide bandgap microwave devices on DoD systems," Proc. IEEE, vol. 90, no. 6, pp. 1059–1064,

Jun. 2002.

- [19] A. K. Al-Khalidi, "Advanced Gallium Nitride Technology for Microwave Power Amplifiers," 2015.
- [20] LG Display Newsroom. #6 Display Generation. Updated on January 27, 2022. https://news.lgdisplay.com/en/2022/01/display-101-6-display-generation/
- [21] DSCC. (June 8, 2020). LCD panel production capacity share from 2016 to 2022, by manufacturer [Graph]. In Statista. Retrieved October 10, 2023, from <u>https://www.statista.com/statistics/1057455/lcd-panel-production-capacity-manufacturer/</u>
- [22] Gupta, S. K., Kumar, P., & Singh, D. P. (2022). 36.1 The magical journey of displays: Big CRT screens to foldable ones.
- [23] Collins, R. W., Ferlauto, A. S., Ferreira, G. M., Chen, C., Koh, J., Koval, R. J., ... & Wronski, C. R. (2003). Evolution of microstructure and phase in amorphous, protocrystalline, and microcrystalline silicon studied by real time spectroscopic ellipsometry. Solar energy materials and solar cells, 78(1-4), 143-180.
- [24] Wronski, C. R., Pearce, J. M., Deng, J., Vlahos, V., & Collins, R. W. (2004). Intrinsic and light induced gap states in a-Si: H materials and solar cells—effects of microstructure. Thin Solid Films, 451, 470-475.
- [25] Nomura, K., Ohta, H., Takagi, A., Kamiya, T., Hirano, M., & Hosono, H. (2004). Room-temperature fabrication of transparent flexible thin-film transistors using amorphous oxide semiconductors. nature, 432(7016), 488-492.

# Chapter 2. MOSFET physics and characterization methodology

# 2.1 Introduction

In the preceding discourse, expounded upon in the first chapter of this scholarly work, the act of scaling down the dimensions of the future metal-oxide-semiconductor field-effect transistor (MOSFET) leads to an increasing deviation from the traditional planar bulk FET, which is typically equipped with a silicon dioxide (SiO<sub>2</sub>) gate dielectric and a poly-silicon gate. Numerous approximated physical phenomena greatly influence the operation of the MOSFET as a direct consequence of this pronounced scaling down. One such phenomenon is the reduction in the dimensions of the channel, which consequently gives rise to surface roughness effects that detrimentally impact the effective mobility in the process of channel transport. The effective gate length assumes a heightened level of significance due to an augmented proportion of its presence in the overall geometrical channel length. The presence of series resistance has a twofold impact, not only affecting the drain current but also exerting an influence on the threshold voltage. Consequently, it becomes imperative to undertake a meticulous and comprehensive analysis of device characterization techniques in order to ascertain their accuracy and need for improvement.

In the progression and enhancement of sophisticated Field-Effect Transistors (FET), the reciprocal information flow between the construction of the device and its analysis is of utmost significance in achieving optimal performance. Thus, the extraction of precise parameters plays a pivotal role in the optimization of these advanced devices.

In this specific chapter, we will delve into the fundamental operation of the MOSFET (Metal-Oxide-Semiconductor Field-Effect Transistor) and thoroughly explore the intricate details of its characterization. Our investigation will revolve around the measurement techniques employed, which will enable us to extract the various device parameters. Furthermore, we shall engage in a comprehensive discussion on the topic of device parameter extraction, thereby providing a comprehensive understanding of this crucial aspect.

# 2.2 Basic MOSFET operation

In this scholarly exposition, we shall present the fundamental equation of the MOSFET model in order to provide substantiated evidence for the subsequent extraction of the device parameters. It is imperative to note that the timeless principles and operations of the classic MOSFET, as outlined in Chapter 2.2.1 and 2.2.2, are reminiscent of the long channel device model.

#### 2.2.1 Linear Regime (at $V_D < (V_G - V_{th})$ )

At small bias of drain voltage  $V_D$ , the MOSFET operates in the linear regime, where the drain current  $I_D$  can be expressed as a function of various parameters as described by Eq. 2.1:

$$I_D = \frac{W}{L} \mu_{eff} C_{ox} (V_G - V_{th}) V_D$$
 (Eq. 2.1)

where *W* is the channel width, L the channel length,  $\mu_{eff}$  the effective mobility, and the  $C_{ox}$  effective capacitance of the gate oxide. In the case of short and narrow channels, the effective gate capacitance incorporates the quantum confinement effect [1]. Through Eq. 2.1, if  $\mu_{eff}$  is constant, the transconductance  $g_m$  can be described using Eq. 2.2:

$$g_m = \frac{\partial I_D}{\partial V_G} = \frac{W}{L} \mu_{eff} C_{ox} V_D$$
 (Eq. 2.2)

2.2.2 Saturation Regime (at  $V_D > (V_G - V_{th})$ )

One of the principles of operation of a MOSFET is to regulate the gate voltage to determine how many electrons can flow through the channel. Pinch-off refers to a phenomenon in which electrons can no longer flow at a certain point in the channel. This phenomenon typically occurs when the channel length becomes short enough, and as the gate voltage increases, the channel becomes progressively thinner, eventually making it

impossible for electrons to flow.

After pinch-off, the drain current of MOSFET becomes independent of  $V_D$  and is saturated as in Eq. 2.3:

$$I_D = \frac{W}{2L} \mu_{sat} C_{ox} (V_G - V_{th})^2$$
 (Eq. 2.3)

$$g_m = \frac{W}{L} \mu_{sat} C_{ox} (V_G - V_{th}) = \sqrt{2 \frac{W}{L} \mu_{sat} C_{ox} I_D}$$
(Eq. 2.4)

where  $\mu_{sat}$  is the major carrier mobility in saturation regime. In an ideal situation, the drain current does not exhibit an increase as the drain bias  $V_D$  is increased. However, as the channel length is scaled down, numerous parasitic factors come into play, leading to additional effects that render the simplistic long channel current-voltage model invalid.

#### 2.2.3 Transfer characteristics of MOSFET

2.2.3.a Threshold voltage,  $V_{th}$ 

The transfer characteristic, also known as the  $I_D$ - $V_G$  curve, is a fundamental and crucial property in the MOSFET. It plays a vital role in determining various key parameters of the MOSFET. By analyzing the transfer characteristics, significant FET parameters like the threshold voltage  $V_{th}$ , subthreshold swing SS, drain-induced barrier lowering DIBL, and lowfield carrier mobility  $\mu_0$  can be accurately calculated. These parameters highlight the immense importance of the transfer characteristic in the characterization and analysis of FET devices.

The threshold voltage, denoted as  $V_{th}$ , holds great significance in the realm of circuit design. Its value can be utilized to derive other crucial parameters such as channel length,



**Figure 2.1**  $V_{th}$  determination by linear extrapolation method (Red) and second derivative method (Blue). Data was measured at  $V_D$ =30 mV.

channel width, and series resistance, among others. There are multiple definitions available to describe  $V_{th}$ , owing to the nonlinear nature of the transfer characteristic near this threshold voltage, which is primarily due to the presence of subthreshold current. It is also important to note that at high values of  $V_G$ , the transfer characteristics may depart from a linear pattern, primarily due to the effects of series resistance and degradation of mobility.

Linear extrapolation, a widely used method for  $V_{th}$  extraction [2], involves identifying the point on the  $I_D$ - $V_G$  curve with the highest slope, which corresponds to the maximum value of transconductance. From this point, a linear fitting is performed on the  $I_D$ - $V_G$  curve to extrapolate the value of  $V_G$  at zero current. However, it is crucial to note that this method can be influenced by the presence of series resistance and mobility degradation, as these factors can strongly impact the linearity of the  $I_D$ - $V_G$  relationship [3, 4].

In the saturation regime, the calculation of  $V_{th}$  can be determined. By applying the square root operation to both sides of the equation, the transformation of Eq. 2.3 can be

implemented as follows Eq. 2.5:

$$\sqrt{I_D} = \sqrt{\frac{W}{2L} \mu_{sat} C_{ox}} (V_G - V_{th})$$
(Eq. 2.5)

With Eq. 3.5 as a function of  $V_G$ , the intercept of x-axis is  $V_{th}$  through linear extrapolation. For the case of a short channel device, in which the current flow is limited by the saturation of carrier velocity,  $V_{th}$  can be easily determined by extrapolating it. Nevertheless, typically, the extraction of  $V_{th}$  is achieved by analyzing the  $I_D$ - $V_G$  curve in the linear regime, as this approach aims to minimize any additional effects that may be induced by the presence of a high lateral electric field (which corresponds to a high  $V_D$  which is larger than  $V_{OV}=V_G$ - $V_{th}$ ).

The method of transconductance derivative utilizes the second derivative of the  $I_D$ - $V_G$  characteristic at low  $V_D$ . It is derived from the theoretical ideal MOSFET model, where the  $I_D$  value is 0 when  $V_G$  is below  $V_{th}$ , and  $I_D$  is proportional to  $V_G$  when it is above  $V_{th}$  (as represented by Eq. 2.1). Within this model, the first derivative,  $dI_D / dV_G$ , is a step function, resulting in the second derivative of  $I_D$ - $V_G$  being a delta function with an infinite value at  $V_G = V_{th}$ . Naturally, in practical cases, the maximum value of the second derivative is not truly infinite. Nevertheless, it remains a valuable tool as it is minimally influenced by series resistance and mobility degradation [2, 5].

The Y-function method, which is also known as the "drain current ratio" or "square root transconductance" method, was first proposed by G. Ghibaudo in 1988 [6]. This method combines the model of  $I_D$ - $V_G$  and  $g_m$ - $V_G$  characteristics in order to avoid the issue of carrier mobility degradation and parasitic series resistance. In this proposal, Ghibaudo takes into account the linear operation of the device at low drain voltage and expresses the drain current using Eq. 2.1. Additionally, the dependency of the mobility on the gate voltage is considered, which is then represented as:

$$I_D = \frac{W}{L} \frac{\mu_0}{1 + \theta_1 (V_G - V_{th}) + \theta_2 (V_G - V_{th})^2} C_{ox} (V_G - V_{th}) V_D$$
(Eq. 2.6)



**Figure 2.2** Y-function  $(I_D/g_m^{1/2})-V_G$  characteristic in a n-channel Nanosheet MOSFET with a straight fitting line (red dash line)

where  $\mu_0$  is the low field mobility, and  $\theta_1$  the first order mobility attenuation coefficient which describes impurity and lattice scattering, and  $\theta_2$  the second order mobility attenuation coefficient which describes surface roughness scattering, respectively. Thus, the transconductance of Eq. 2.6 is represented by Eq. 2.7:

$$g_m = \frac{W}{L} \frac{\mu_0}{(1+\theta_1(V_G - V_{th}) + \theta_2(V_G - V_{th})^2)^2} C_{ox} V_D$$
(Eq. 2.7)

The concept underlying the Y-function method revolves around the deliberate elimination of the mobility attenuation coefficient  $\theta_1$  and  $\theta_2$ . This is achieved through a process of dividing the current I<sub>D</sub> by the square root of the transconductance  $g_m$ . By doing so, a desired outcome is obtained, whereby the resultant value is derived as follows:

$$Y = \frac{I_D}{g_m^{1/2}} = \left(\frac{W}{L}\mu_0 C_{ox} V_D\right)^{1/2} (V_G - V_{th})$$
(Eq. 2.8)

In Eq. 2.8,  $\frac{I_D}{g_m} / g_m^{1/2}$  should be linear according to  $V_G$  with the intercept and slope which specify the  $V_{th}$  and  $\mu_0$ , respectively. And then, the effective mobility attenuation coefficient  $\theta_{eff}$  composed of the mobility attenuation coefficient  $\theta_1$  and  $\theta_2$  can be presented as Eq. 2.9:

$$\theta_{eff} = \frac{\left(\frac{W}{L}\mu_0 C_{ox} V_D\right)}{I_D} - \frac{1}{V_G - V_{th}}$$
(Eq. 2.9)

50



**Figure 2.3** Extracted effective mobility attenuation coefficient  $\theta_{eff}$ - $V_G$  from Y-function with a straight line in high inversion region

with the plot of Eq. 2.9, in the region of relative high overdrive voltage  $V_{ov}=V_G-V_{th}$ , the intercept and slope of  $\theta_{eff}$  were indicated  $\theta_1$  and  $\theta_2$ , respectively. In the situation of a device that has been greatly reduced in scale, such as a Gate-All-Around (GAA) or Nanosheet FET, the Y-function, which represents the device's performance, experiences a degradation due to the impact of a high gate voltage. On occasion, when it becomes imperative to extract the essential parameters from the Y-function, it becomes necessary to make modifications to the Y-function by means of employing iterations of  $\theta_2$  corrections.

#### 2.2.3.b Subthreshold swing, SS

The subthreshold swing (SS), which refers to the change in gate voltage required to produce a tenfold increase in subthreshold drain current, is a prominent characteristic that is observed in the  $I_D$ - $V_G$  relationship of the MOSFET. This phenomenon is particularly evident in the ideal MOSFET model, where the drain current remains at zero until the gate voltage surpasses the threshold voltage ( $V_{th}$ ). However, in real devices, a diode-like behavior is observed in the drain current within the subthreshold region. This implies that even for gate voltages below the threshold voltage, there is still a small amount of drain current flowing through the device. The subthreshold drain current demonstrates an exponential behavior,



**Figure 2.4** Subthreshold characteristic 2-vertical stacked Nanosheet FET (*W*=40 nm/*L*=120 nm)

which results in linearity when plotted on a logarithmic graph of the transfer characteristics.

From the reciprocal logarithmic slope of subthreshold drain current, *SS* can be defined as Eq. 2.10:

$$SS = \frac{dV_G}{dlogI_D} = 2.3(\frac{dV_G}{dlnI_D})$$
(Eq. 2.10)

From diode like behavior, subthreshold drain current can be represented by Eq. 2. 11:

$$I_{D_{subV_{th}}} = I_0(\frac{q(V_G - V_{th})}{nK_BT})(1 - \exp(-\frac{qV_D}{K_BT}))$$
(Eq. 2.11)

The determination of  $I_0$  is influenced by a multitude of factors, such as temperature, the effective dimension of the device and the concentration of doping, among other contributing factors. The value of n is intimately connected to the concept of ideality, which refers to the optimal conditions for capacitive coupling to occur between the interfaces of a gate stack. In situations where there is a presence of interface trap density, the value of *n* is given by Eq. 2.12:

$$n = 1 + \frac{c_{it}}{c_{ox}} + \frac{c_d}{c_{ox}}$$
 (Eq. 2.12)

where  $C_{it}$  is the interface trap state capacitance and  $C_d$  the channel depletion capacitance [7]. In the special case of the FDSOI, it can be observed that the concentration of  $C_d$ , which represents the depletion charge, reaches approximately a value of 0. This occurrence can be attributed to the fact that the depletion charge  $Q_d$  remains constant in relation to the voltage bias, as represented by the equation C = dQ/dV. By employing the Eq. 2.11 and 2.12, it becomes possible to estimate the value of SS, commonly known as the subthreshold swing as follows:

$$SS \approx 2.3 \frac{K_B T}{q} n$$
 (Eq. 2.13)

where  $\frac{K_BT}{q}$  is thermal voltage known as roughly 26 mV at room temperature.

For a device to exhibit desirable turn-on characteristics, it is important that the value of *SS* is minimized as much as possible. A more pronounced slope in the *SS* not only facilitates superior gate control but also leads to a decrease in the value of the subthreshold swing. It is worth noting that at ambient room temperature, the minimum value for the subthreshold swing as the channel length decreases is a crucial concern in the scaling of silicon-based MOSFETs. This issue holds significant importance as it directly impacts the performance of logic circuits for low-power, high-speed applications. The subthreshold swing, being a critical parameter, plays a vital role in determining the device performance when it comes to the miniaturization of MOSFETs. A comprehensive understanding of this relationship is necessary for the successful implementation and optimization of these devices, as highlighted by previous research.

#### 2.2.3.c Carrier Mobility

In solid-state physics, the term 'carrier mobility' commonly refers to the inherent characteristic of the carrier, be it an electron or a hole, to engage in movement within a semiconductor or metal in the presence of an electric field *E*. Depending on the specific type of carrier, the term 'carrier mobility' may also be referred to as either electron mobility or hole mobility. Upon the application of an electric field *E* across a conductor or semiconductor, the electrons or holes within the conductor or semiconductor initiate motion at an average velocity which is recognized and identified as the drift velocity  $v_d$ . So, the electron mobility  $\mu$  is defined by Eq. 2.14:

$$v_d = \mu E \tag{Eq. 2.14}$$

where  $\mu$  is the carrier mobility and specified in the unit cm<sup>2</sup>/Vs. In the case of an intrinsic semiconductor, the mobility of the charge carriers is closely affected to the various scatterings, which can include interactions with phonons, impurities, defects, or even the disorder caused by alloy composition. These different scattering processes have a direct impact on the overall drift velocity of the carriers within the semiconductor material.

In the semiconductors, the scattering mechanisms that are encountered most frequently and hold significant relevance are ionized impurity scattering and phonon scattering, more specifically, acoustic phonon scattering. When it comes to highly doped semiconductors, ionized impurity scattering plays a particularly crucial role as it involves the scattering of carriers, which are influenced by the electric field of the ionized impurities that originate from donors and/or acceptors present in the semiconductors. The scattering potential of ionized impurity scattering is assumed to be similar to Coulombic scattering, with the only difference being that the ionized impurity scattering possesses the capacity to draw in mobile carriers, who in turn act as a form of screening for the potential. In contrast, when it comes to the phonon (or lattice) scattering, the band structure of the semiconductor is subject to alteration due to variations in the lattice spacing, which can occur at any temperature higher than the absolute zero point of 0 K. The phenomenon of atoms vibrating within a crystal



**Figure 2.5** Schematic diagram to the effective field dependence of mobility by three different scattering mechanism [8]

lattice structure leads to the establishment of a precise distance between the lattice points, this vibration gives rise to the generation of pressure waves, specifically those of an acoustic nature. These pressure waves, commonly referred to as phonons, are known to have the ability to induce the scattering of carriers within the crystal lattice.

There exist two distinct categories of phonons: acoustic phonons and optical phonons. Acoustic phonons, characterized by their ability to propagate through the crystalline lattice, are directly linked to the displacement of neighboring atoms in a parallel direction. Conversely, optical phonons originate from the displacements of atoms in opposite directions [9]. In addition to the major scattering phenomena observed in semiconductors, it is essential to acknowledge the existence of several other significant scattering mechanisms, namely neutral impurity scattering, surface roughness scattering, and defect scattering. These additional scattering processes occur that is accidental upon the specific materials being utilized, the complicated structures in which they are incorporated, and the complexity of the overall manufacturing process involved.

According to the rule of Matthiessen, it is possible to combine multiple sources of scattering mechanism in Eq. 2.15:

$$\frac{1}{\mu} = \frac{1}{\mu_a} + \frac{1}{\mu_b} + \frac{1}{\mu_c} + \dots$$
 (Eq. 2.15)

where  $\mu_a$ ,  $\mu_b$ , and  $\mu_c$  are different mobilities affected by various scattering mechanisms above explanations (phonon or coulomb, etc) [8, 10].

Concerning the MOSFET, the mobility is not the ideal parameter for interpreting the device operation because the gate voltage can be measured experimentally not the effective electric field. Therefore, the relationship between effective mobility degradation and gate voltage is described by:

$$\mu_{eff} = \frac{\mu_0}{(1+\theta_1(V_G - V_{th}) + \theta_2(V_G - V_{th})^2)^2}$$
(Eq. 2.16)

using mobility attenuation coefficients from Y-function. In the long channel devices,  $\theta_2$  is negligible, but it might be significantly effective in the short channel devices [11, 12].

#### 2.2.3.d Series Resistance

In linear regime, FET operates as a gate-controlled resistor. The resistance of FET consists of source resistance  $R_s$ , channel resistance  $R_{ch}$  and drain resistance  $R_D$ .  $I_D$  was influenced by  $R_s$  and  $R_D$ . Total series resistance  $R_{SD}$  can be representative as a superposition of  $R_s$  and  $R_D$ .  $R_{SD}$  is originated from the source and drain contact resistance, the sheet resistance of source and drain and the spreading resistance at the transition from the source diffusion to channel, etc. As device dimension reduced like FinFET and nanowire FET, bottleneck of carrier transport between low dimensional channel and source (or drain) also induce resistance. With the consideration of  $R_{SD}$ , total drain conductance  $g_d$  can be written as:

$$g_d = \frac{1}{R_{SD+}(1/g_{d0})} = \frac{g_{d0}}{1 + (R_{SD}g_{d0})}$$
 (Eq. 2.17)

where  $g_d$  is the channel conductance.  $g_d$  can be calculated by using  $\mu_0$  and  $g_{d0}$  as follows

Eq. 2.18:

$$g_{d0} = \frac{\mu_0 W Q_n}{L}$$
 (Eq. 2.18)

Consequently, I<sub>D</sub> was described as Eq. 2.19:

$$I_D = G_m \frac{V_G - V_{th}}{1 + \theta_1 (V_G - V_{th}) + \theta_2 (V_G - V_{th})^2} V_D$$
(Eq. 2.19)

where the first order mobility attenuation factor  $\theta_1$  is  $\theta_1 = \theta_{1,0} + G_m R_{SD}$ ,  $\theta_{1,0}$  the intrinsic first order mobility degradation coefficient and  $G_m$  the low field transconductance parameter  $G_m = \frac{\mu_0 W C_{ox}}{L}$ .

Through Eq. 2.19,  $Q_n$  is approximately calculated by  $C_{ox}(V_G - V_{th})$ . Due to the presence of a total of three unidentifiable variables, namely  $G_m$ ,  $\theta_1$ ,  $\theta_2$ , and  $V_{th}$ , the process of determining the values of these unknown parameters can be accomplished by solving three distinct equations, as denoted by Eq. 2.19. From the linearity of first order mobility attenuation factor  $\theta_1$ , series resistance  $R_{SD}$  can be extracted [13].



Figure 2.6 Extraction of the series resistance  $R_{SD}$  and intrinsic first order mobility degradation coefficient  $\theta_{1,0}$ 

# 2.3 Fundamental noise sources

In the device performance, noise is an unavoidable component that must be taken into consideration. From the standpoint of device operation, noise is a factor that needs to be eliminated. However, when it comes to device qualification, noise can actually serve as a valuable tool. There exist numerous origins from which noise can originate. In this chapter, we will delve into the examination of various characteristics pertaining to low frequency noise (LFN).

#### 2.3.1 Thermal noise

Thermal noise is an extremely prevalent type of noise that arises due to the thermal motion of carriers. This thermal noise is consistently distributed across the entire frequency spectrum, hence earning the designation of 'white noise'. The generation of thermal noise is a consequence of the Brownian motion exhibited by carriers, which is heavily reliant on temperature. Consequently, even in scenarios where an electrical current is absent, thermal noise persists within the device. Power spectral Density (PSD) of thermal noise is given by Eq. 2.20:

$$S_V = 4K_BTR$$
 or  $S_I = \frac{4K_BT}{R}$  (Eq. 2.20)

where  $S_V$  is the PSD of thermal noise voltage,  $S_I$  the PSD of thermal noise current, R the resistance.

#### 2.3.2 Shot noise

Shot noise is a phenomenon that arises when there is a flow of electric current across a potential barrier, which can commonly be observed in structures such as pn-junctions. This occurrence of shot noise is primarily due to the inherent discontinuity of the current flow, which arises from the discrete and quantized nature of charge carriers in the system. The discrete nature of charge carrier transports causes the current to exhibit fluctuations in its intensity, leading to the manifestation of shot noise. Shot noise is described by Eq. 2. 21:

$$S_I = 2qI \tag{Eq. 2.21}$$

In the room temperature, shot noise is low compared to thermal noise and becomes dominant at high currents. It can be observed at low temperature.

# 2.3.3 Generation-recombination noise

Generation-recombination (GR) noise arises because of carriers being dynamically trapped and de-trapped during the process of transportation. The random capture of charge can lead to localized fluctuations in various carrier properties, such as mobility, diffusion coefficient, electric field, barrier height, and depletion width, among others. The origins of GR noise can be attributed to four distinct factors. Firstly, there is the recombination of free electrons and free holes. Secondly, the generation of free electrons and free holes is another source of GR noise. The combination of these aforementioned factors produces GR noise. Additionally, electron trapping and de-trapping in trap sites also contribute to the overall GR noise. Finally, the trapping and de-trapping of holes in trap sites also play a significant role in the generation of GR noise.



PSD of the carrier number fluctuation in GR noise as follows:

**Figure 2.7** Typical RTS signal in the high-k Omega-gate MOSFET. And, schematic noise power density spectra: RTS signal described by a Lorentzian function with the corner frequency  $f_c$ , determined by the average capture and emission times of the trap [14].

$$S_N(f) = \frac{4(\Delta N_{trap}^2)\tau}{1+(2\pi\tau f)^2}$$
(Eq. 2.22)

where  $\langle \Delta N_{trap}^2 \rangle$  is the variance of the total number of interface trap charges and  $\tau$  the trapping time constant.

# 2.3.4 Random-Telegraph-Signal (RTS) noise and 1/f noise

Random-Telegraph-Signal (RTS) noise can be considered as a special case of GR noise, which refers to the noise generated by the presence of a single trap. In situations where the number of traps is relatively low, the GR noise can present itself as RTS noise of many levels. This RTS exhibits a distinctive characteristic of having multiple quantized switching events occurring in the time domain. Furthermore, RTS noise is highly responsive to any bottlenecks that may occur in the carrier transport, such as poor contact, as well as the presence of interface states. These factors have been observed to have a significant impact on the generation and behavior of RTS noise [15].

The 1/f noise, which is also commonly referred to as flicker noise or excess noise, is characterized by a PSD that is inversely proportional to the frequency. Although it has occasionally been labeled as low-frequency noise, this characterization is not entirely accurate, as there are other types of noise, such as GR or RTS noise, that can also be observed in the low-frequency region described as Eq. 2.23:

$$S_I = \frac{KI^{\beta}}{f^{\gamma}} \tag{Eq. 2.23}$$

where *K* is a constant, the current and frequency exponents, respectively. 1/f noise is observed in the low frequency region (under  $10^5$  Hz). 1/f noise is mainly understood through the carrier number fluctuation (CNF) model and Hooge mobility fluctuation (HMF) model.

The CNF (Carrier Number Fluctuation) model considers that 1/f noise in MOSFETs is the result of the trapping or de-trapping of carriers in the gate oxide or semiconductor channel interface. This phenomenon leads to fluctuations in the flat band voltage, which in turn locally modulates the number of carriers and current. On top of that, the fluctuating trapped charge can induce mobility fluctuations near the trap. This modulation can be explained by combining the CNF model with the correlated mobility fluctuation model (CMF). The combined CNF+CMF model can be characterized by the normalized drain current noise.

$$\frac{S_{I_D}}{I_D^2} = (1 + \alpha \mu_{eff} C_{ox} \frac{I_D}{g_m}) S_{Vfb} (\frac{g_m}{I_D})^2$$
(Eq. 2.24)

where  $\alpha$  is the remote Coulomb scattering parameter (Vs/C) and  $S_{Vfb}$  the flat band voltage PSD.  $S_{Vfb}$  is related to the charge fluctuation near interface, which is given as:

$$S_{Vfb} = \frac{q^2 K_B T \lambda N_t}{f W L C_{ox}^2}$$
(Eq. 2.25)

where  $\lambda$  is the oxide tunneling attenuation coefficient,  $N_t$  the volume trap density. CNF model is therefore sensitive to the quality of gate oxide and channel interface.

The mobility fluctuation model, proposed by Hooge in 1972 [16], is an empirical relationship that seeks to establish a correlation between the magnitude of the 1/f noise and the number of free charge carriers. This model is simply described as:

$$\frac{S_{I_D}}{I_D^2} = \frac{S_R}{R^2} = \frac{\alpha_H}{Nf} = \frac{q\alpha_H}{WLfQ_i}$$
(Eq. 2.26)

where *N* is the total number of free carriers and  $\alpha_H$  the phenomenological parameter called as Hooge parameter, and  $Q_i$  the inversion charge density per effective device area. The Hooge parameter, initially regarded as a universally applicable constant with a value of  $\sim 2 \times 10^{-3}$  for all materials, was eventually found to have large variations from case to case. Hooge, in his initial proposition, suggested a model specifically for homogeneous bulk systems. Subsequently, the Hooge mobility fluctuation model emerged as differentiating itself from mobility fluctuations caused by the scatterings arising from trapped charge carriers located at the oxide-semiconductor interface.

# 2.4 Reference

- [1] Balestra, F. (Ed.). (2013). Nanoscale CMOS: innovative materials, modeling and characterization.
- [2] Schroder, D. K. (2015). Semiconductor material and device characterization. John Wiley & Sons.
- [3] Sun, J. C., Wordeman, M. R., & Laux, S. E. (1986). On the accuracy of channel length characterization of LDD MOSFET's. IEEE transactions on electron devices, 33(10), 1556-1562.
- [4] Wong, H. S., White, M. H., Krutsick, T. J., & Booth, R. V. (1987). Modeling of transconductance degradation and extraction of threshold voltage in thin oxide MOSFET's. Solid-State Electronics, 30(9), 953-968.
- [5] Lee, J. W., Jang, D., Mouis, M., Kim, G. T., Chiarella, T., Hoffmann, T., & Ghibaudo, G. (2011). Mobility analysis of surface roughness scattering in FinFET devices. Solid-State Electronics, 62(1), 195-201.
- [6] Ghibaudo, G. (1988). New method for the extraction of MOSFET parameters. Electronics Letters, 24(9), 543-545.
- [7] Arora, N. (Ed.). (2007). Mosfet modeling for VLSI simulation: theory and practice.World Scientific.
- [8] Takagi, S. I., Toriumi, A., Iwase, M., & Tango, H. (1994). On the universality of inversion layer mobility in Si MOSFET's: Part I-effects of substrate impurity concentration. IEEE Transactions on Electron Devices, 41(12), 2357-2362.
- [9] Lundstrom, M. (2000). Fundamentals of Carrier Transport. 2nd edn Cambridge University Press: Cambridge.
- [10] Jeon, D. S., & Burk, D. E. (1989). MOSFET electron inversion layer mobilities; A

physically based semi-empirical model for a wide temperature range. IEEE (Institute of Electrical and Electronics Engineers) Transactions on Electron Devices;(USA), 36(8).

- [11] McLarty, P. K., Cristoloveanu, S., Faynot, O., Misra, V., Hauser, J. R., & Wortman,
  J. J. (1995). A simple parameter extraction method for ultra-thin oxide MOSFETs.
  Solid-State Electronics, 38(6), 1175-1177.
- [12] Pham-Nguyen, L., Fenouillet-Beranger, C., Ghibaudo, G., Skotnicki, T., & Cristoloveanu, S. (2010). Mobility enhancement by CESL strain in short-channel ultrathin SOI MOSFETs. Solid-State Electronics, 54(2), 123-130.
- [13] Hamer, M. F. (1986). First-order parameter extraction on enhancement silicon MOS transistors. IEE Proceedings I (Solid-State and Electron Devices), 133(2), 49-54.
- Yang, G., Kim, D., Yang, J. W., Barraud, S., Brevard, L., Ghibaudo, G., & Lee, J.
  W. (2020). Reduction of random telegraph noise by high-pressure deuterium annealing for p-type omega-gate nanowire FET. Nanotechnology, 31(41), 415201.
- [15] Taur, Y. (2000). MOSFET channel length: Extraction and interpretation. IEEE Transactions on Electron Devices, 47(1), 160-170.
- [16] Jang, D., Lee, J. W., Tachi, K., Montes, L., Ernst, T., Kim, G. T., & Ghibaudo, G.
  (2010). Low-frequency noise in strained SiGe core-shell nanowire p-channel field effect transistors. Applied Physics Letters, 97(7).

# Chapter 3. Current Variability in 2-vertically Stacked Nanosheet FETs on FDSOI

# 3.1 Introduction

The impact of fluctuations in the design and functioning of devices and circuits was not as obvious as it is now. However, as CMOS technology has progressed into the deep submicron pitch distance, these effects have become increasingly prominent. In fact, they have reached a level of significance where they are now acknowledged as a major hurdle to the further scaling of technology.

Since the inception of FinFETs, the multi-gate structure has been widely recognized as the prominent technology solution for further scaling down of integrated circuits [1]. To achieve better gate control of the channel, gate-all-around (GAA) nanowire (NW) or nanosheet (NS) FETs [2] have been developed for the next generation sub-15 nm CMOS technology for nodes, showcasing enhanced metrics of performance, including Ion/Ioff ratio, and SS among other critical characteristics [2]. However, the aggressive scaling and the intricacy of the fabrication process have led to high levels of device-to-device variability [3], which has become a limiting factor for the performance of GAA NW-based circuits. Variability can be comprehensively categorized into two distinct classes, namely systematic variability, and random variability. The classification of variability into these two classes is contingent upon its underlying nature and the diverse sources from which it emerges. Systematic variability is a term that contains all variations in parameters that can be predicted and, as a result, can be represented and comprehended. On the contrary, random variability denotes any unexpected inconsistency caused by variations at the atomic level between indistinguishable devices. These mismatches may arise from random dopant fluctuation (RDF), line-edge roughness (LER), and variations in oxide film thickness amongst others [4]. Typically, the variability within a wafer is branched into local (intra-die variations) and global (inter-die variations). From the circuit design perspective, it is crucial to consider the

local variability (the difference between neighboring transistors of the same circuit). Nonetheless, global variability is also a crucial parameter for assessing and optimizing the process variation.

The requirement for the incorporation of a continuously growing quantity of elements, which exhibit strong efficiency in relation to driving current, power consumption, and reliability, has arisen in order to advance novel technologies and architectures. The limitations of conventional planar devices have been reached, primarily due to the impact of short channel effects (SCEs), particularly for gate lengths below 30 nm. The solution to these concerns materialized in the form of the FinFET, Gate-All-Around, Nanosheet, Nanowire structures or FDSOI, which offer better electrostatic control. Another innovative approach involves the 3D layering of devices. These techniques enable the advent of the next generation in circuits, as they fully exploit the 3rd dimension, resulting in a raising quantity of components without the need for any further reduction in area. A comprehensive study of FinFET and 3D stacking technologies has been conducted with the objective of evaluating their advantages across various fields.

In this chapter, we carried out on investigating the variability of the drain current,  $I_D$ , through measurements and model fitting in 2-vertically stacked GAA NW FETs [5]. Our primary objective is to identify the primary sources of parameter variations and their dependence on channel geometry.

# 3.2 Characterization of variability

Process variations are classified in two categories: intrinsic and extrinsic. Intrinsic process variation steps from atomic scaled effect like quantum-mechanical effects [6] and statistical effects in doping profile [7], typically. Extrinsic variations can be primarily attributed to any change in the conditions of the process. Such changes in process conditions can lead to fluctuations in parameters [8], resulting in a shift in the behavior of the system.
Process variations divided to: Lot to lot (L2L), Wafer to wafer (W2W) within a lot, Die to die (D2D) within a wafer, and within die. The variation occurring within a die are determined by certain parameters that exhibit significant variability across distances that are smaller in size than the overall dimensions of the die. Across a wafer, the randomly varies of parameters cause die to die variation. Because of different properties with wafers, wafer to wafer variation occurs.

The primary origins of fluctuations are associated with physical and chemical atomiclevel occurrences, fabrication processes. Perhaps the primary reason for increased random fluctuations in device characteristics is the reduction of CMOS technology to sub-nm dimensions [9]. Another significant contributor can be attributed to the complicated and varied properties of the fabrication process, which consists of various steps. The process of implantation and annealing induces a stochastic distribution of dopants within the channel. Variations in the thickness of the oxide layer are given rise to the lack of uniformity in the growth process. Furthermore, the non-uniform annealing temperature can lead to additional fluctuations in  $V_{th}$ . Moreover, the presence of strain and stress engineering can apply an influence on the mobility of carriers [10]. The process of lithography and the etching effects that occur during these processes have been found to induce variations in the critical sizes of devices such as the length and width of channels. These variations are observed to be significantly narrower in comparison to the wavelength of light that is utilized in the printing of these devices.

| Parameter                | Systematic                                                            | Random                  |
|--------------------------|-----------------------------------------------------------------------|-------------------------|
| Effective channel length | Lithography and etching                                               | LER                     |
| Doping concentration     | Non-uniformity in implantation and annealing                          | RDF                     |
| Mobility                 | Variation in strain engineering                                       | Random strain variation |
| Film thickness           | Non-uniformity in oxide deposition, chemical-mechanical planarization | Surface roughness       |

In Table 3.1, the various sources of systematic and random variability are summarized. **Table 3.1** Systematic and random variations of MOSFET parameters and their sources

Bulk and FDSOI devices may be affected by some sources of variability like effective channel length and mobility variation due to systematic and random variations. Especially, RDF is more effective because of the variation in channel doping concentration. In the case of FDSOI, RDF changes the effective channel length in the source and drain regions. On the other hand, since surface roughness changes the silicon film thickness, variation is expected to be more notable in ultra-thin BOX FDSOI [11, 12].

## 3.3 Experiments and methods

2-vertically stacked NW FETs were fabricated by CEA-LETI using the state-of-the-art FDSOI technology with process steps in Figure 3.1(a). To compose of two stacked Si channel, the fabrication starts with epitaxial growth of SiGe/Si multilayers. The thickness of each sacrificial SiGe and Si film is 9 nm, respectively. Through a sidewall image transfer (SIT) technique, the pattering of multilayers used to define, and a fin pitch is 35 nm as a result. The etching of SiO<sub>2</sub>/poly-Si dummy gate on fin is performed. After fin patterning, a



**Figure 3.1** (a) The process flow of 2-vertically stacked NS FETs. (b) TEM images of GAA NS FETs with 2-vetically stacked channels: top wire has GAA structure and bottom one has Omega gate shape.

SiN spacer is fabricated prior to the anisotropic etching of the SiGe/Si fin in the source/drain regions. As a following of selective etching, the conformal deposition is carried out by a 2 nm HfO<sub>2</sub> dielectric, and a metal gate of TiN (2.2 nm), and Tungsten (where the equivalent oxide thickness (EOT) was 1.2 nm). Additionally, the buried oxide (BOX) thickness is 145 nm [5, 13].



**Figure 3.2** Agilent B1500 semiconductor parameter analyzer and 300 mm Cascade MicroTech probe station

To exhibit the transfer characteristics, the gate voltage  $V_G$  was varied from 0 to 1 V, whereas the drain voltage  $V_D$  was kept constant at 30 mV in the linear regime. These measurements were conducted using Agilent B1500 Semiconductor Device Parameter Analyzer and Cascade MicroTech automatic probe station shown in Figure 3.2. To conduct a comprehensive statistical characterization of the global variability, static measurements were performed on over 90 dies, and problematic measurements were filtered out using  $I_{on}/I_{off}$  ratio, minimum of leakage current  $I_G$ .

- 3.3.1 Global variability
- 3.3.1.a Drain current mismatch model from linear to saturation regime

In order to validate a comprehensive model that accounts for the global variability in I<sub>D</sub>,

it is necessary to consider the primary factors contributing to the global variability. These factors confine the sensitivity of  $I_D$  to the parameters of MOSFET, namely the threshold voltage  $V_{th}$ , the current gain factor  $\beta$ , and the series resistance  $R_{SD}$ . Consequently, by employing the first order Taylor approximation, the normalized fluctuation in drain current can be mathematically represented as the cumulative summation of the principal contributions as [14]:

$$\frac{dI_D}{I_D} = \left(\frac{1}{I_D}\frac{\partial I_D}{\partial V_{th}}\right) dV_{th} + \left(\frac{1}{I_D}\frac{\partial I_D}{\partial \beta}\right) d\beta + \left(\frac{1}{I_D}\frac{\partial I_D}{\partial R_{SD}}\right) dR_{SD}$$
(Eq. 3.1)

The drain current mismatch in the linear regime is calculated by the summation of partial derivatives of  $I_D$  regarding  $V_{th}$ ,  $\beta$ , and  $R_{SD}$  as follow Eq. 3.2:

$$\sigma^2(\frac{\Delta I_D}{I_D}) = (\frac{g_m}{I_D})^2 \sigma^2(\Delta V_{th}) + (1 - G_d R_{SD})^2 \sigma^2(\frac{\Delta \beta}{\beta}) + G_d^2 \sigma^2(\Delta R_{SD})$$
(Eq. 3.2)

where  $\sigma^2(\Delta V_{th})$ ,  $\sigma^2(\frac{\Delta \beta}{\beta})$ , and  $\sigma^2(\Delta R_{SD})$  are the variances of the threshold voltage, the gain factor, and source/drain series resistance, respectively,  $G_d$  the channel conductance in the linear region.

For the mismatch analysis, the methodology based on Y-function which is not affected by source/drain series resistance is useful approach in order to extract the standard deviations of  $V_{th}$  and  $\beta$ . According to previous research [15], the Y-function mismatch can be explained by inversion region above  $V_{th}$ :

$$\sigma^{2}\left(\frac{\Delta Y}{Y}\right) = \frac{\beta\sigma^{2}(\Delta V_{th})}{4\beta n^{2}\left(\frac{kT}{q}\right)^{2} + Y^{2}} + \frac{1}{4}\sigma^{2}\left(\frac{\Delta\beta}{\beta}\right)$$
(Eq. 3.3)

But the model in Eq. 3.3 is only valid in the linear operation regime. This methodology is functional to extract the standard deviation of  $V_{th}$  and  $\beta$  for using initial value to be fitting. To extend the mismatch model from linear regime to saturation regime, new assumption is required as Eq. 3.4:

$$R_S = R_D = \frac{R_{SD}}{2} \tag{Eq. 3.4}$$

69

the partial derivative of  $I_D$  with respect to  $R_{SD}$  is calculated by:

$$\frac{1}{I_D}\frac{\partial I_D}{\partial R_{SD}} = \frac{g_m}{2} + g_d \tag{Eq. 3.5}$$

where  $g_d$  is the output conductance.

In consequence, by combining Eq. 3.1 and Eq. 3.5, the drain current variability in both linear regime and saturation regime is described as:

$$\sigma^{2}(\frac{\Delta I_{D}}{I_{D}}) = (\frac{g_{m}}{I_{D}})^{2}\sigma^{2}(\Delta V_{th}) + (1 - (\frac{g_{m}}{2} + g_{d})R_{SD})^{2}\sigma^{2}(\frac{\Delta\beta}{\beta}) + (\frac{g_{m}}{2} + g_{d})^{2}\sigma^{2}(\Delta R_{SD}) \quad (\text{Eq. 3.6})$$

The device channel width W and length L, which were the key parameters under investigation, spanned a considerable range of 10-20 nm and 15-200 nm, respectively. Figure 3.3 displays a representation of typical linear and logarithmic scaled plots of  $I_D$ - $V_G$ characteristics for various geometries on PMOS at linear regime ( $V_D$ =-30 mV). It is evident that shorter L geometries on both of W (10 and 20 nm) indicate an increase in the variability of device characteristics. In particular, at L=15 nm device, electrical characteristics exhibit a large variation of on/off currents and threshold voltage  $V_{TH}$ , regardless of the device W.



**Figure 3.3** Typical  $I_D$ - $V_G$  characteristics (red line) for various geometries on over 90 dies and average values (blue) on measured devices with W=10, 20 nm and L=15, 200 nm.

Furthermore, when comparing W=10 mm with the same device *L*, the W=20 mm device exhibits high off current values. It appears to be quite challenging to optimize the device fabrication processes in aggressively scaled geometries.

The calculation of the conventional intra-die local variability of  $I_D$  can be achieved by utilizing the logarithmic difference between two drain current values for the matching pair devices within the same die [15, 16]:

$$\frac{\Delta I_D}{I_D} = \ln \left(\frac{I_{D2}}{I_{D1}}\right) \tag{Eq. 3.7}$$

On the contrary, the inter-die global variability can be performed by utilizing the average value obtained from all the measure curves:

$$\frac{\Delta I_D}{I_D} = \ln\left(\frac{I_D}{I_{D,average}}\right)$$
(Eq. 3.8)

especially when only one current is obtained per die where  $I_{D,average}$  is the average drain current across the wafer. The global variability of the shortest device with L=15 nm and W=10 nm is at least three times larger than that of the longer channel device with L=200 nm, as depicted in Figure 3.4. This is mainly due to the relatively low  $V_{TH}$  for W/L=20 nm/15 nm, which results in lower variability compared to W=10 nm. According to Pelgrom's law [17], the drain current global mismatches for larger area devices are significantly lower.



**Figure 3.4** Drain current mismatch of NW FETs according to gate voltage on various geometries.



**Figure 3.5** Normalized standard deviations of the drain current mismatch for different geometries in linear region.

In accordance with the visual representation delineated in Figure 3.5, the normalized standard deviations of the drain current mismatch are distinctly exhibited across an array of distinct geometries. Even though normalization has been rigorously administered in order to accommodate for variations in geometries, it is noteworthy to acknowledge that the area normalized standard deviation corresponding to the device with W/L=10 nm /15 nm is of a greater magnitude when contrasted with the standard deviations associated with the other geometries.

The variances of  $I_D$  mismatch as a function of  $V_G$  for various geometries are graphically represented in Figure 3.6. The experimental data, indicated by symbols, and the variability model (Eq. 3.6) fitting, represented by lines, exhibited a satisfactory agreement from weak to strong inversion within all cases of devices [18]. Irrespective of device W, relative  $I_D$ variances similarly decrease in the high inversion region. This phenomenon could be explicated by the terms of standard deviations with  $V_{TH}$  and  $\beta$  being dominant to the variability model following  $V_G$ . Furthermore, the variances of short devices L=15 nm have



**Figure 3.6** Mismatch variance versus gate voltage for different geometries. Mismatch fitting model (line) has a good agreement with experimental results (symbol)

approximately one decade larger than those of long channel devices. Furthermore, good agreement between experimental and model results indicates that the effect of  $\Delta R_{SD}$  might be saturated in high inversion region regardless of device area. This phenomenon can be interpreted through the last term of Eq. 3.6, indicating that drain current in linear regime is very sensitive to  $R_{SD}$  effect where output conductance is relatively larger than transconductance.

The individual matching parameter  $iA_{\Delta V_G}$  is described for various dimensions in the linear regime as Eq. 3.7. It is a way to express all area-normalized variations as gate voltage perturbations (input-referred variability).:

$$iA_{\Delta V_G} = \left[\sigma(\frac{\Delta I_D}{I_D}) / (\frac{g_m}{I_D})\right] \cdot \sqrt{WL}$$
(Eq. 3.9)

At low gate voltage below 0.4 V, the plateau is related to the individual matching parameters in Eq. 3.10:

$$iA_{\Delta V_{th}} = \sigma(\Delta V_{th}) \cdot \sqrt{WL}$$
 (Eq. 3.10)

The irregular behavior of  $iA_{\Delta V_G}$  is observed in W/L=20/15 (nm/nm) due to relatively low threshold voltage compared to different dimensions. Below  $V_G=0.3$  V, the  $iA_{\Delta V_G}$  drops from 1.6 to 1.1 continuously. Comparing to W=10 nm device with L=15 nm, despite gate stack composes of gate-all-around or omega-gate shape, bottom channel doesn't enclose perfectly unlike top channel. It might mean that channel of bottom nanosheet doesn't achieve volume inversion because it suffers from relatively higher short channel effect (SCE).

The standard deviations of each parameter were extracted by the variability model for the linear regime, as presented in Figure 3.8. In addition, all standard deviations have similar trends following the device area according to Pelgrom's law.

$$\sigma_{\Delta S} = \frac{A_S}{\sqrt{WL}} \tag{Eq. 3.11}$$

where *S* is the electrical parameter of MOSFET, and  $A_S$  the Pelgrom coefficient of electrical parameter that has strong dependency on fabrication processes. Three different  $A_{\Delta V_{th}}$ ,  $A_{\Delta\beta/\beta}$ , and  $A_{\Delta R_{SD}/R_{SD}}$  are extracted from the standard deviation of each parameter-(*WL*)<sup>-1/2</sup>



Figure 3.7 Individual matching parameter  $iA_{\Delta V_G}$  versus gate voltage  $V_G$  extracted by measured data for various geometries.



**Figure 3.8** The standard deviations of each electrical parameter- $(WL)^{-1/2}$  and straight line for extracting the Pelgrom's coefficient  $A_s$ 

characteristics. Especially,  $A_{\Delta V_{th}}$  equal to 0.45 mV·µm is valid and relatively smaller comparing to previous research ( $A_{\Delta V_{th}}$  is in the range between 2 and 6.5 mV·µm) [15, 19]. In this experiment, due to aggressive scaling down (GAA, NS, vertical stacked channel, etc) and complicated fabrication processes (difficulty of gate stack composition, effective device dimension, etc),  $A_{\Delta V_{th}}$  can be increased.  $A_{\Delta\beta/\beta}$  is 0.3 %·µm with a good agreement to range between 0.4 to 0.6 %·µm [20].

Figure 3.9 shows the standard deviation of  $\Delta V_{TH}$  and  $\Delta n/n$  for all measured devices, as extracted by the model, plotted versus the inverse square root of effective gate area, with which there should be a linear trend according to Pelgrom's law [17], if the local (die-to-die) variations are dominant. However, in the extracted data presented here, there seem to be three different slopes for  $\sigma(\Delta V_{TH})$  and  $\sigma(\Delta n/n)$ . This can be clarified by individually plotting the same data versus the inverse square root of every dimension ( $W_{eff}$  and L) as shown in



**Figure 3.9** Standard deviation of Mismatch parameters versus the inverse effective area, (a)  $V_{TH}$ , and (b) ideality factor, respectively. Standard deviation of  $V_{TH}$  vs. (c) reverse of effective width, and (d) reverse of length, respectively.

Figure 3.9 (c), (d). There are four groups of nearly identical  $\sigma(\Delta V_{TH})$  values which together are inversely proportional to  $1/\sqrt{L}$  regardless of the variation on  $W_{eff}$ . Therefore, only the length dependence follows Pelgrom's law, meaning that the local process variations of L are the dominant source of threshold voltage and ideality factor variability [17]. Concerning the standard deviations of  $\Delta R_{SD}$  and  $\Delta \beta/\beta$ , they were found to be negligible in these devices,



**Figure 3.10** The linear and log scaled transfer characteristics of 2-vertically stacked NS MOSFETs with variations W=10, 20, 40, and 80 nm and L=15, 30, 60, and 120 nm. Drain current measurements were carried out on pairs of 165 over 300 mm whole wafer.

probably because their  $V_{TH}$  is roughly over 0.5 V and the range of measurement (0~1 V) might have been insufficient to obtain the effect of  $R_{SD}$  and mobility degradation.

### 3.3.1.b Drain current variability including all drain current mismatch sources

In the previous section 3.4.1, in order to validate the drain current variability model of Eq. 3.6, the partial derivatives of the drain current calculated for extracting three parameters  $(V_{th}, \beta, \text{ and } R_{SD})$  corresponding to  $I_D$  with PMOSFET. In the case of PMOS, because of low threshold voltage, there is no sensitivity of variability in the region of low gate voltage which is related to *SS*. Accordingly, it is required to extend the variability model including all the crucial sources of drain current:

$$\sigma^{2} \left(\frac{\Delta I_{D}}{I_{D}}\right) = \left(\frac{g_{m}}{I_{D}}\right)^{2} \sigma^{2} (\Delta V_{th}) + (1 - g_{d} R_{SD})^{2} \sigma^{2} \left(\frac{\Delta \beta}{\beta}\right) + g_{d}^{2} \sigma^{2} (\Delta R_{SD}) + \left[\ln\left(\frac{I_{D}}{I_{D,th}}\right)\right]^{2} \left[\exp\left(-\frac{I_{D,th}}{I_{D}}\right) - 1\right]^{2} \frac{(\sigma(\Delta n))^{2}}{n^{2}}$$
(Eq. 3.12)

where  $I_{D,th}$  is the constant current value near threshold voltage and n the ideal factor which the subthreshold swing variability is expressed by:

$$n = \frac{q}{kTSS}$$
(Eq. 3.13)

Consequently, the electrical matching parameters  $(\sigma(\Delta V_{th}), \sigma(\frac{\Delta\beta}{\beta}), \sigma(\Delta R_{SD}), \text{ and } \sigma(\Delta n))$  affects the variability model.



**Figure 3.11** Drain current mismatch curves as a function of gate voltage with different dimensions.



**Figure 3.12** Drain current mismatch variance with normalization of effective device area as a function of gate voltage.

The transfer characteristics were measured in linear regime ( $V_D=30 \text{ mV}$ ) with in the range of  $V_G=0\sim1$  V. The channel width has variation from 10 to 80 nm. And, the channel length varies from 15 to 200 nm. In Figure 3.10, typical transfer characteristics for various dimensions are presented. Drain current are normalized by calculated effective width  $W_{eff}$  ( $W_{eff}=$ top channel( $2 \cdot T_{Si}+2 \cdot W$ )+bottom channel( $2 \cdot T_{Si}+W$ ) and L based on 2-vertically stacked channel structure in Figure 3.1.

The drain current mismatch is calculated by using the logarithmic difference between each drain current  $I_D$  and average drain current  $I_{D,average}$  in Eq. 3.6 and presents in in Figure 3.11. The drain current variability of the short device with L=15 nm is larger than that of the longer channel device with L=200 nm with the devices W=10 and 80 nm. In the range of subthreshold below  $V_G=0.5$  V, drain current variation increases following decreasing gate



**Figure 3.13** A good agreement with experimental results (Symbol) and fitting (line) with Length variation 0.015 and 0.12  $\mu$ m with fixed width=0.01  $\mu$ m.



**Figure 3.14** (a) the induvial matching parameter,  $iA \Delta V_G^2$  as a function of gate voltage, (b) Individual matching parameter vs. extracted by experimental data,  $(I_D/g_m)^2$  with various device geometries.

voltage. It might be caused by the crucial variations of threshold voltage and ideality factor. To quantify the major factors of drain current variation, the standard deviation of its mismatch was calculated with normalization effective square root device dimension  $(W_{eff}L)^{1/2}$  [21]. As shown in Figure 3.12, the normalized standard deviation of the drain current mismatch as a function of gate voltage is illustrated for various devices (short and long length with narrow and relatively wide width) at linear regime ( $V_D$ =30 mV). In the range of subthreshold between 0 to roughly 0.5 V, the variances of drain current mismatch at the case of short length (L=0.015 µm) is higher than that of long length (L=0.12 µm).

In order to validate the role of electrical mismatch parameters ( $V_{th}$ ,  $\beta$ ,  $R_{SD}$ , and n) in Eq. 3.8, the experimental results were fitted in linear regime using the Levenberg-Marquardt and 4 fitting parameters. A good agreement between drain current variability model and experimental results were obtained in Figure 3.13.

The gate input referred normalized match parameter,  $iA\Delta V_G^2$  extracted by Eq. 3.7, were calculated with various device dimensions. As shown in Figure 3.14(a), the properties of  $iA\Delta V_G^2$  as a function of gate voltage are presented. Unlike previous PMOS trend (continuously increasing in high inversion region), in section 3.4.1, it might be difficult to observe the impact of series resistance. By using linear fitting,  $iA_{\Delta V th}$  and effective  $iA_{\Delta \beta \beta}$  can

be extracted for various device dimensions in Figure 3.14(b). It is necessary to compare the standard deviations from matching model in Eq. 3.8 to linear fitting.

The influence of individual standard deviations with four parameters ( $V_{th}$ ,  $\beta$ ,  $R_{SD}$ , and n) is calculated by using the ratio of each standard deviation. Mainly, the drain current variability can be affected by threshold voltage in all measurement region. Based on the threshold voltage, ideality factor changes dramatically, which is highly sensitive to subthreshold region. The influence of series resistance and gain increases in proportional to gate voltage as shown in Figure 3.15.



Figure 3.15 The ratio of each term in the drain variability model.



#### 3.3.2 Low Frequency noise variability in 2-vertically stacked Nanosheet FETs

**Figure 3.16** The transfer characteristics of 2-vertically stacked nanosheet FETs with various dimensions.

In this section, the Low frequency noise (LFN) characterization as a tool to evaluate 2-vertical stacked nanosheet (NS) FETs on FDSOI in terms of the quality of the gate oxide interface is investigated. Through the extraction of noise parameters ( $S_{vfb}$ ,  $N_t$  and  $\Omega$ ) by utilizing the 1/*f*-like portion of LFN, comparative experimental investigation is carried out. Through this approach, it is possible to obtain an initial understanding of the fabrication steps that are potentially accountable for the performance degradation of the devices in relation to LFN, which could have a crucial impact on the reliable function of circuits.

### 3.3.2.a Experiments and methods

Drain current noise measurement were carried out on NMOS and PMOS transistors in FDSOI which is issued in chapter 3. As shown in Figure 3.16, the variation between die to die with transfer characteristics is illustrated. Because of high variations in the threshold voltage, large drain current variability is observed in the range of subthreshold.

Comparing to the drain current variations, the variation of  $g_m/I_D$  with various geometries has relatively low levels in Figure 3.17. To comprehend the source of the variability in drain current noise, it is necessary to review the prevailing model employed to elucidate the LFN in MOSFETs. Though the carrier number fluctuation (CNF) model, the normalized drain current noise  $\frac{S_{I_D}}{I_D^2}$  is proportional to  $(\frac{g_m}{I_D})^2$  in Eq. 3.14 [22]:



**Figure 3.17** The  $g_m/I_D$  of 2-vertical stacked nanosheet FETs with various dimensions. The dispersion of  $g_m/I_D$  considers negligible comparing with drain current variation.

$$\frac{S_{I_D}}{I_D^2} = S_{V_{fb}} \cdot (\frac{g_m}{I_D})^2$$
 (Eq. 3.14)

where  $S_{V_{fb}}$  is the flat-band voltage power spectral density.

The input-referred gate voltage noise,  $S_{V_G}$ , is described as:

$$S_{V_G} = \frac{\frac{S_{I_D}}{I_D^2}}{(g_{m/I_D})^2}$$
(Eq. 3.15)

where  $S_{I_D}$  is the drain current power spectral density in the unit of A<sup>2</sup>/Hz. By applying this approach, the noise variability in device-to-device is not influenced by the variation in threshold voltage, incorporated within  $g_m/I_D$ . The advantage of  $S_{V_G}$  is to utilize the noise modeling for simulation. In fact, inserting a voltage source into a gate is easier than inserting a current noise source into a drain because it can be affected by the device transconductance  $g_m$  or current  $I_D$  [22].

As shown in Figure 3.18, the input-referred gate voltage noises for dies are illustrated



**Figure 3.18** The input-referred gate voltage noises with  $V_G$ =0.74 V (various colored lines) and logarithmic average gate voltage noise (black line) in the case of device geometry (*W*/*L*=0.01/0.12 µm/µm).

as a function of frequency with gate voltage  $V_G$ =0.74 V. As the frequency increases, the variation of  $S_{VG}$  becomes smaller from 4-order at 10 Hz to approximately 2.5-order when the frequency is 10 kHz. Above the specific frequency f<sub>c</sub>, the f<sup>-2</sup> behavior is observed that typically occur in extreme scaling down device because of random telegraph noise (RTN) caused by carrier trapping and de-trapping phenomena in single trap existing interface near gate oxide and channel [23-25]. Also, it is caused by generation-recombination (GR) in the channel [26-28]. The logarithmic average noise spectrum in Figure 3.17 (blue line) behaves f<sup>-1</sup> until f=2 kHz, but it follows f<sup>-2</sup> behavior due to the influence of RTN or GR.



**Figure 3.19** The logarithmic standard deviation of input-referred gate voltage noise vs. (a) frequency with 7 points of  $V_{OV}$ . (b) gate voltage  $V_G$  at f=10 Hz.

Figure 3.18 shows that the logarithmic standard deviation following frequency and gate voltage is calculated [29, 30]. In order to analyze the input-referred gate voltage noise variability, the logarithmic standard deviation  $\sigma(\log (S_{V_G}))$  is considered in Figure 3.18(a). near threshold voltage  $V_{ov}$ =-0.015 V, the behavior of standard deviation changes dramatically above *f*=10 kHz. It might be caused by f<sup>-2</sup> behavior due to the change of carrier transport affected by RTN or GR. The logarithmic standard deviation as a function of gate voltage is extracted at a certain frequency f=10 Hz as shown in Figure 3.18(b). As increasing of gate voltage,  $\sigma(\log (S_{V_G}))$  decreases in the region of inversion, changing the value from 1.1 to approximately 0.6, almost 45 % decreasing.

The normalized  $f \cdot S_{V_G}$  is illustrated in Figure 4.5 with different gate voltage in the range of inversion. The Lorentzian shaped spectra have peaks which is related to the corner (cut-off) frequency  $f_c$  of the Lorentzian as following gate voltage. The correlated trap time constant  $\tau$  is described by Eq. 3.16:

$$\tau = \frac{1}{2\pi f_c} \tag{Eq. 3.16}$$

$$\frac{1}{\tau} = \frac{1}{\tau_c} + \frac{1}{\tau_e} \tag{Eq. 3.17}$$

where  $\tau_c$ ,  $\tau_e$  is the mean capture and emission time of the trap, respectively [31].

The emission and capture time of single trap rely on the carrier concentration in channel and electric field of gate oxide that is related to gate biases. Thus, the change of  $f_{peak}$  is observed in Figure 3.19. As shown in Figure 3.18(b),  $\sigma(\log (S_{V_G}))$  decreases with ascending of gate voltage, for the reason that as the corner frequency is in the range of high frequency, almost spectra of the input-referred gate voltage noise have closely f<sup>-1</sup> behavior, it can be caused by the descending of  $\sigma(\log (S_{V_G}))$  as following the gate voltage [31].



**Figure 3.20** The normalization with frequency of input-referred gate voltage noise vs. frequency. There is the shift of  $f_{peak}$  following gate voltage increasing.

# 3.4 Conclusion

The main sources of drain current global variability have been investigated for 2-vertical stacked NS FETs on FDSOI. The main MOSFET parameters of global variability have been extracted to an analytical mismatch model in linear regime. Different model utilizes for the extraction of each standard deviation ( $V_{th}$ ,  $\beta$ ,  $R_{SD}$ , and n). At the case of PMOS, because of the insisting of low threshold voltage, ideal factor doesn't consider, which is very low sensitive in inversion region. Unlike in the case of PMOS, the global variability of NMOS confirmed the influence of the ideal factor, which changed significantly based on the threshold voltage.

The investigation of drain current mismatch in advanced GAA structure MOSFET on state-of-the-art FDSOI has been carried out. Despite extreme aggressive scaling down devices, the drain current variability model is valid and has a good agreement with experimental results. It is possible to implement in circuit simulation tools for circuit design through the drain current variability model explained by crucial parameters ( $V_{th}$ ,  $\beta$ ,  $R_{SD}$ , and n).

The investigation of the drain current noise variability is carried out with extreme scaling down devices like 2-vertically stacked nanosheet FETs on FDSOI. By using the input-referred gate voltage noise, it can be possible to analyze the noise variability which is not affected by transconductance and drain current. The average noise spectra in all range of gate voltage have f<sup>-1</sup>-like behavior.

# **3.5 References**

 N. A. Manga and P. C. Sekhar, "Design and Simulation of FinFET based digital circuits for low power applications," in 2020 IEEE International Students' Conference on Electrical, Electronics and Computer Science (SCEECS), 2020: IEEE, pp. 1-5.

- [2] A. Veloso *et al.*, "Vertical nanowire and nanosheet FETs: device features, novel schemes for improved process control and enhanced mobility, potential for faster & more energy efficient circuits," in 2019 IEEE International Electron Devices Meeting (IEDM), 2019: IEEE, pp. 11.1. 1-11.1. 4.
- [3] P. H. Vardhan, S. Ganguly, and U. Ganguly, "Threshold voltage variability in nanosheet GAA transistors," *IEEE Transactions on Electron Devices*, vol. 66, no. 10, pp. 4433-4438, 2019.
- [4] K. Bernstein *et al.*, "High-performance CMOS variability in the 65-nm regime and beyond," *IBM journal of research and development*, vol. 50, no. 4.5, pp. 433-449, 2006.
- [5] S. Barraud *et al.*, "Tunability of parasitic channel in gate-all-around stacked nanosheets," in *2018 IEEE international Electron devices meeting (IEDM)*, 2018: IEEE, pp. 21.3. 1-21.3. 4.
- [6] J.-P. Colinge, J. C. Alderman, W. Xiong, and C. R. Cleavelin, "Quantummechanical effects in trigate SOI MOSFETs," *IEEE Transactions on Electron Devices*, vol. 53, no. 5, pp. 1131-1136, 2006.
- [7] A. Nandi, A. K. Saxena, and S. Dasgupta, "Analytical modeling of a double gate MOSFET considering source/drain lateral Gaussian doping profile," *IEEE Transactions on Electron Devices*, vol. 60, no. 11, pp. 3705-3709, 2013.
- [8] Y. Li, C.-H. Hwang, T.-Y. Li, and M.-H. Han, "Process-variation effect, metal-gate work-function fluctuation, and random-dopant fluctuation in emerging CMOS technologies," *IEEE Transactions on Electron Devices*, vol. 57, no. 2, pp. 437-447, 2009.
- [9] A. Asenov, "Simulation of statistical variability in nano MOSFETs," in 2007 IEEE symposium on VLSI technology, 2007: IEEE, pp. 86-87.
- [10] M. Chu, Y. Sun, U. Aghoram, and S. E. Thompson, "Strain: A solution for higher carrier mobility in nanoscale MOSFETs," *Annual Review of Materials Research*, vol. 39, pp. 203-229, 2009.

- [11] J. Brews, "Surface potential fluctuations generated by interface charge inhomogeneities in MOS devices," *Journal of Applied Physics*, vol. 43, no. 5, pp. 2306-2313, 1972.
- [12] J. T. Watt and J. D. Plummer, "Dispersion of MOS capacitance-voltage characteristics resulting from the random channel dopant ion distribution," *IEEE transactions on electron devices*, vol. 41, no. 11, pp. 2222-2232, 1994.
- [13] S. Barraud *et al.*, "7-levels-stacked nanosheet GAA transistors for high performance computing," in *2020 IEEE Symposium on VLSI Technology*, 2020: IEEE, pp. 1-2.
- [14] L. Rahhal *et al.*, "New methodology for drain current local variability characterization using Y function method," in 2013 IEEE International Conference on Microelectronic Test Structures (ICMTS), 2013: IEEE, pp. 99-103.
- [15] E. Ioannidis, C. Theodorou, S. Haendler, E. Josse, C. Dimitriadis, and G. Ghibaudo,
  "Impact of source-drain series resistance on drain current mismatch in advanced fully depleted SOI n-MOSFETs," *IEEE Electron Device Letters*, vol. 36, no. 5, pp. 433-435, 2015.
- T. Oproglidis, D. Tassis, A. Tsormpatzoglou, G. Ghibaudo, and C. Dimitriadis,
  "Drain current local variability analysis in nanoscale junctionless FinFETs utilizing a compact model," *Solid-State Electronics*, vol. 170, p. 107835, 2020.
- [17] M. J. Pelgrom, A. C. Duinmaijer, and A. P. Welbers, "Matching properties of MOS transistors," *IEEE Journal of solid-state circuits*, vol. 24, no. 5, pp. 1433-1439, 1989.
- [18] D. Kim, S. Barraud, G. Ghibaudo, C. Theodorou, and J. W. Lee, "Drain Current Variability in 2-levels Stacked Nanowire Gate All Around P-type Field Effect Transistors," in 2023 7th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), 2023: IEEE, pp. 1-3.
- [19] L. Rahhal *et al.*, "Mismatch trends in 20nm gate-last bulk CMOS technology," in 2014 15th International Conference on Ultimate Integration on Silicon (ULIS), 2014: IEEE, pp. 133-136.
- [20] T. A. Karatsori, C. G. Theodorou, E. Josse, C. A. Dimitriadis, and G. Ghibaudo, "All operation region characterization and modeling of drain and gate current

mismatch in 14-nm fully depleted SOI MOSFETs," *IEEE Transactions on Electron Devices*, vol. 64, no. 5, pp. 2080-2085, 2017.

- [21] G. Roy, A. R. Brown, F. Adamu-Lema, S. Roy, and A. Asenov, "Simulation study of individual and combined sources of intrinsic parameter fluctuations in conventional nano-MOSFETs," *IEEE Transactions on Electron Devices*, vol. 53, no. 12, pp. 3063-3070, 2006.
- [22] C. Theodorou, E. Ioannidis, S. Haendler, E. Josse, C. Dimitriadis, and G. Ghibaudo,
  "Low frequency noise variability in ultra scaled FD-SOI n-MOSFETs: Dependence on gate bias, frequency and temperature," *Solid-State Electronics*, vol. 117, pp. 88-93, 2016.
- [23] G. Ghibaudo, O. Roux, C. Nguyen-Duc, F. Balestra, and J. Brini, "Improved analysis of low frequency noise in field-effect MOS transistors," *physica status solidi* (a), vol. 124, no. 2, pp. 571-581, 1991.
- [24] M. Kirton and M. Uren, "Noise in solid-state microstructures: A new perspective on individual defects, interface states and low-frequency (1/f) noise," Advances in Physics, vol. 38, no. 4, pp. 367-468, 1989.
- [25] K. K. Hung, P. K. Ko, C. Hu, and Y. C. Cheng, "A unified model for the flicker noise in metal-oxide-semiconductor field-effect transistors," *IEEE Transactions on Electron Devices*, vol. 37, no. 3, pp. 654-665, 1990.
- [26] E. G. Ioannidis *et al.*, "Low frequency noise variability in high-k/metal gate stack 28nm bulk and FD-SOI CMOS transistors," in 2011 International Electron Devices *Meeting*, 2011: IEEE, pp. 18.6. 1-18.6. 4.
- [27] A. L. Rodriguez *et al.*, "Dependence of generation–recombination noise with gate voltage in FD SOI MOSFETs," *IEEE transactions on electron devices*, vol. 59, no. 10, pp. 2780-2786, 2012.
- [28] S. Dos Santos *et al.*, "Low-frequency noise assessment in advanced UTBOX SOI nMOSFETs with different gate dielectrics," *Solid-State Electronics*, vol. 97, pp. 14-22, 2014.
- [29] E. Ioannidis, C. Theodorou, S. Haendler, C. Dimitriadis, and G. Ghibaudo, "Impact

of low-frequency noise variability on statistical parameter extraction in ultra-scaled CMOS devices," *Electronics Letters*, vol. 50, no. 19, pp. 1393-1395, 2014.

- [30] T. H. Morshed, M. V. Dunga, J. Zhang, D. D. Lu, A. M. Niknejad, and C. Hu,
  "Compact modeling of flicker noise variability in small size MOSFETs," in 2009
  *IEEE International Electron Devices Meeting (IEDM)*, 2009: IEEE, pp. 1-4.
- [31] G. Ghibaudo and T. Boutchacha, "Electrical noise and RTS fluctuations in advanced CMOS devices," *Microelectronics Reliability*, vol. 42, no. 4-5, pp. 573-582, 2002.

# Chapter 4. Detailed Electrical Characterization of 200 mm CMOS compatible GaN/Si HEMTs down to Deep Cryogenic Temperatures

# 4.1 Introduction

Cryogenic power electronics, which is an indispensable and pivotal technology, has been widely utilized in numerous applications such as electromechanical drives, transportation, renewable systems, and power networks [1-2]. This technology possesses immense potential to revolutionize the aforementioned fields by offering higher power density, greater efficiency, and superior performances. These superior performances can be attributed to the higher operation speed, lower power dissipation stemming from reduced voltage, better switching characteristics, shorter transmission times due to lower metal resistance, increased integration density, and better digital and analog device/circuit performances [1-2].

In recent times, GaN/AlGaN high electron mobility transistors (HEMTs) technology has emerged as a promising candidate in the field of cryogenic power electronics, especially for high frequency and high-power microwave applications, due to their high two-dimensional electron gas (2DEG) mobility when operated at very low temperatures [3-9]. However, despite the fact that several studies have already been reported about the cryogenic





Figure 4.1 Schematic of the epitaxial stack and TEM cross section of GaN/Si HEMTs.

performances of GaN HEMT devices [10-13], there is still a lack of detailed analysis of the electronic properties of the channel and access regions under cryogenic operation. Therefore, in order to gain a more comprehensive understanding of this technology, it is imperative to conduct further research and investigation into the electronic properties of the channel and access regions under cryogenic operation.

In this present investigation, we hereby introduce, a comprehensive electrical characterization of the various transistor parameters (including, but not restricted to, mobility, saturation velocity, threshold voltage, subthreshold swing, source-drain resistance...) in relation to the gate length for gallium nitride high electron mobility transistors (HEMTs) that are operated at an frigid temperature of 10 K. Our research findings reveal that the mobility of the two-dimensional electron gas (2DEG) is escalated by the reduction of phonon scattering, and that the switching performance is substantially ameliorated at extremely low temperatures. Additionally, we propose the transmission line method (TLM) analysis of the source-drain series resistance, which is capable of distinguishing the contribution of contact and 2DEG access region resistances contingent upon the temperature.

### 4.2 Experiments and methods

The HEMT devices under investigation belong to a GaN technology processed on 200 mm silicon wafer designed for high frequency applications [14]. Figure 4.1 illustrates the device structure and cross section. The epitaxial stack was grown using metal organic vapor phase epitaxy (MOVPE) on a 200 mm high resistivity (111) silicon substrate. The structure consisted in transition layers and a 1.5  $\mu$ m GaN carbon doped buffer layer followed by an AlGaN back barrier (300 nm) and a 150 nm unintentionally doped (UID) GaN channel. An AlN spacer (1 nm) and a thin Al<sub>0.28</sub>Ga<sub>0.72</sub>N (7 nm) layer formed the barrier. A capping layer of 10 nm SiN was used for passivation. Ohmic contact formation began with passivation and AlGaN barrier etching before Ti/Al deposition, chemical mechanical polishing (CMP) and

annealing at 590 °C. Gate feet were patterned by e-beam lithography followed by passivation etching, TiN/W deposition and CMP. The gate head was formed by Ti/TiN/Al/TiN deposition and dry etching. Finally, vias were opened through the SiO<sub>2</sub> passivation and 1.4  $\mu$ m Al deposition followed by lithography and dry etching formed the first level of interconnection. The test structure device gate length varied between  $L_g$ = 0.1  $\mu$ m and 3  $\mu$ m, the source-gate length  $L_{gs}$ =1  $\mu$ m or 5.5  $\mu$ m, the drain-gate length  $L_{gd}$ =1.5  $\mu$ m or 5.5  $\mu$ m. The device gate width was  $W_g$ =100  $\mu$ m or 125  $\mu$ m.

The  $I_d$ - $V_g$  transfer characteristics were measured in linear ( $V_d$ =50 mV) and saturation ( $V_d$ =5 V) regions using an HP 4156B semiconductor parameter analyzer. The gate-tochannel capacitance  $C_{gc}$  was measured at room temperature with an HP 4284 LCR meter at a frequency of 1 MHz, providing here a maximum capacitance of about 0.9  $\mu$ F/cm<sup>2</sup> above threshold, which is equivalent to an AlGaN/AlN thickness of about 8 nm. The cryogenic measurements were performed on a 200 mm liquid helium Susstec cryo-probe station with temperature varying between 10 and 300 K.

On one hand, the extraction of transistor parameter was carried out using the Y-function method, originally developed for Si MOSFETs [15] and recently validated on metal insulator semiconductor (MIS)-HEMT GaN devices at 300 K [16], which allows removing the influence of the source-drain series resistance  $R_{sd}$  as explained in Chapter 2 [15].

The  $R_{sd}$  is then extracted, in linear operation, from the plateau of the quantity defined below plotted in strong inversion,

$$R_{sd} = \frac{V_d}{I_d} - \frac{L_g}{W_g \cdot C_{ox} \cdot \mu_0 \cdot (V_g - V_{th})},$$
 (Eq. 4.1)

On the other hand, the transistor parameter extraction was performed using the Lambert-W function modelling approach developed for Si MOS transistors at 300 K [17] and recently extended at cryogenic temperatures [18]. In this case, the drain current in linear region including the  $R_{sd}$  influence is given by,

$$I_d = \frac{\frac{W_g}{L_g} \cdot \mu_0 \cdot Q_i \cdot V_d}{1 + R_{sd} \frac{W_g}{L_g} \cdot \mu_0 \cdot Q_i}$$
(Eq. 4.2)

where the inversion charge  $Q_i$  is modelled from weak to strong inversion as,

$$Q_i = C_{ox} \cdot \frac{n.kT}{q} \cdot LW(e^{\frac{V_g - V_{th}}{n \cdot kT/q}})$$
(Eq. 4.3)

where kT/q is the thermal voltage  $\approx 26$  mV, *n* the subthreshold ideality factor and LW is the Lambert-W function [17]. This LW method presents the advantage to extract the MOSFET parameters over the full gate voltage range below and above threshold.

Finally, the Y-function method was applied in the saturation region for the extraction of the carrier saturation velocity  $v_{sat}$  as was originally demonstrated in Si MOSFETs [19]. In this case, Eq. 4.1 is used to extract the mobility degraded by the longitudinal electric field  $E_l=V_d/L_g$ ,  $\mu_{0d}=\mu_0/(1+\mu_0V_d/(v_{sat}L_g))$ , from the slope of the linear trend of  $Y(V_g)$  characteristics measured in saturation, such that the saturation velocity can be obtained from [19],



**Figure 4.2.** Typical  $I_d$ - $V_g$  characteristics in linear (a) and log (b) scale as obtained on GaN/Si HEMT devices for various temperatures T=10, 50, 100, 150, 200, 250, and 300 K ( $V_d$ =50 mV,  $L_g$ =150 nm,  $L_{gs}$ =1  $\mu$ m,  $L_{gd}$ =1.5  $\mu$ m,  $W_g$ =100  $\mu$ m).

$$v_{sat} = \frac{\mu_0 V_d}{L_g \left(\frac{\mu_0}{\mu_{od}} - 1\right)}$$
(Eq. 4.4)

For comparison purpose, the saturation velocity was also extracted using the standard method based on the saturation drain current  $I_{dsat}$  and inversion charge at source terminal given by [19],

$$v_{sat} = \frac{I_{dsat}}{W_g.c_{ox}.(V_g - V_{th} - R_{sd}.I_{dsat})}$$
(Eq. 4.5)

where  $R_{sd}$  is the source/drain series resistance.

## 4.3 Results and discussion

### 4.3.1 Transfer characteristics

Typical drain and source current transfer characteristics  $I_d$ - $V_g$  and  $I_s$ - $V_g$  measured in the linear region ( $V_d$ =50 mV) are shown in Figure 4.2. They were obtained on GaN HEMT devices with a gate length of  $L_g$ =150 nm at various temperatures (10-300 K). As can be seen from the Figure 4.2, there was a strong gate current  $I_g$  for high gate voltage in such Schottky gate devices. Indeed, drain current  $I_d$  strongly differed from source current  $I_s$  for  $V_g$ >1.5 V. For this reason, the transistor parameter extraction was restricted to  $V_g$  up to 1 V in order to avoid any gate leakage influence.

Nonetheless, note that the  $I_d$ - $V_g$  curves exhibited a very good behavior below threshold as the temperature was lowered with an improved subthreshold slope, specific of cryogenic operation. Note also that the  $I_d$ - $V_g$  curves were saturating well above threshold due to the strong impact of the series resistance effect caused by the contact and access regions as will be discussed below.

The corresponding transconductance  $g_m$ - $V_g$  and Y-function Y- $V_g$  characteristics up to  $V_g=1$  V are shown in Figure 4.3, illustrating the increase of the maximum transconductance



with temperature lowering and the linear behavior of Y-function well above threshold.

**Figure 4.3.** Typical  $g_m$ - $V_g$  (a) and Y- $V_g$  (b) characteristics as obtained on GaN/Si HEMT devices with various temperatures T=10, 50, 100, 150, 200, 250, and 300 K ( $V_d$ =50 mV,  $L_g$ =3000 nm,  $L_{gs}$ =1  $\mu$ m,  $L_{gd}$ =1.5  $\mu$ m,  $W_g$ =100  $\mu$ m).

### 4.3.2 Y-function based transistor parameter extraction

Based on Eq. 2.8, the threshold voltage  $V_{th}$  and low field mobility  $\mu_0$  were extracted respectively from the x-axis intercept and slope of the Y-function linear trends above threshold [15], for each gate length and temperature. Figure 4.4 shows the variations with temperature of the obtained threshold voltage  $V_{th}$  and low field mobility  $\mu_0$  for various gate lengths. As expected from cryogenic operation, one observes a linear increase of  $V_{th}$  with



**Figure 4.4**. Variations with temperature of a) threshold voltage  $V_{th}$  and b) electron low field mobility  $\mu_0$  (red solid line) and  $\mu_{femax}$  (blue dashed lines) as obtained on GaN/Si HEMT devices with various gate lengths  $L_g(nm)=100$ , 120, 150, 200, 500, 1000 and 3000 ( $V_d=50$ mV,  $L_{gs}=1 \ \mu m$ ,  $L_{gd}=1.5 \ \mu m$ , and  $W_g=100 \ \mu m$ )

temperature lowering due to carrier statistics evolution. Note also that the  $V_{th}$  roll-off versus gate length was nearly independent of temperature, as mainly arising from electrostaticinduced short channel effect as is usually observed in Si MOSFETs [20]. Moreover, the low field mobility  $\mu_0$  was also increasing with temperature reduction due to phonon scattering diminution, especially for long channel devices, where  $\mu_0$  improved from approximately 2000 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> up to 4000 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> for long channel, e.g.  $L_g$ =3000 nm. It should be mentioned that these mobility values are in good agreement with literature results obtained on GaN HEMTs by Hall effect or transistor parameter extraction [10, 21], pointing out the good quality of our GaN/Si technological process. In Figure 4.4(b) are also reported, for comparison purpose, the variations with temperature of the maximum field effect mobility deduced from the maximum transconductance and defined as  $\mu_{femax}=g_{mmax}.L_{g'}(W_g.C_{ox}.V_d)$ [22], clearly revealing the huge underestimation of the mobility values obtained using this method, which is indeed inappropriate in the presence of large  $R_{sd}$  effect [23]. As can also be seen from Figure 4.4, the low field mobility  $\mu_0$  was significantly reduced as the gate length was decreased. This is better illustrated in Figure 4.5(a) where  $\mu_0$  has been plotted versus gate length for various temperatures. It clearly appears that the low field mobility for short channel is much less temperature dependent than for long channels, revealing a clear change in scattering mechanism as reducing the gate length. Indeed, in long channels,  $\mu_0$  is likely dominated by phonon scattering explaining the mobility increase at lower *T*. Instead, in short channels,  $\mu_0$  is almost constant with temperature, which is indicative of neutral scattering domination as was observed in scaled Si MOSFETs [18]. Therefore, these low field mobility data versus temperature and gate length were tentatively modelled using the same approach employed in Si MOSFET, where the mobility can be described as [18],

$$\mu_{0,mod} = \left[\frac{1}{\mu_{ph}} \cdot \left(\frac{T}{300}\right)^{\alpha} + \frac{1}{\mu_{N}} \cdot \left(1 + \frac{L_{c}}{L_{g}}\right)^{\beta}\right]^{-1}$$
(Eq. 4.6)

where  $\mu_{ph}$  is the phonon-limited mobility at room temperature,  $\mu_N$  is the temperature independent neutral defect-limited mobility for long channel,  $L_c$  being a critical gate length



**Figure 4.5.** a) Experimental (solid lines) and Eq. (5.6) modeled (dashed lines) variations of electron low field mobility  $\mu_0$  with gate length  $L_g$  for various temperatures T=10, 50, 100, 150, 200, 250, and 300 K and b) variations of low field mobility  $\mu_0$  with temperature T for various gate lengths  $L_g$ = 100, 120, 150, 200, 500, 1000 and 3000 nm as obtained on GaN/Si HEMT devices ( $V_d$ =50 mV,  $L_{gs}$ =1 µm,  $L_{gd}$ =1.5 µm,  $W_g$ = 100µm). Model parameters:  $\mu_{ph}$ =5000 cm<sup>2</sup>/Vs,  $\mu_N$ =4100 cm<sup>2</sup>/Vs,  $L_c$ =160 nm,  $\alpha$ =3,  $\beta$ =1.3.



**Figure 4.6.** Typical variations with temperature of subthreshold swing SS (a) and access series resistance  $R_{sd}$  (b) as obtained on GaN/Si HEMT devices for various gate lengths  $L_{g}$ = 100, 120, 150, 200, 500, 1000 and 3000 nm ( $V_d$ =50 mV,  $L_{gs}$ =1 µm,  $L_{gd}$ =1.5 µm,  $W_g$ =100 µm).

and  $\alpha$  and  $\beta$  fitting parameters. As can be seen from Figure 4.5, the simple model of Eq. 4.6 provided a good description of mobility variations both with gate length and with temperature. It clearly shows that the mobility degradation in short channel GaN HEMTs is also well interpreted by an increased contribution of neutral scattering defects. The latter ones should be mostly localized close to source-drain gate edges and could stem from the metal gate etching process.

The variations with temperature of the subthreshold swing  $SS=dV_g/dlog(I_d)$  are shown in Figure 4.6(a) for various gate lengths. As expected from cryo-operation, the subthreshold swing SS mostly followed the Boltzmann linear trend vs temperature over 100 K before saturating at low temperature, likely due to some specific interface trap energy profile and/or to charge-induced-disorder potential fluctuations, as found in Si MOS devices [24, 25]. The
access series resistance  $R_{sd}$  was extracted using Eq. 4.1 at strong inversion where its impact is maximized. The variations with temperature of the series resistance  $R_{sd}$  for various gate lengths are shown in Figure 4.6(b). The access resistance  $R_{sd}$  values ranged typically around  $\approx$ 1400  $\Omega$ .µm and increased linearly with temperature above 100 K, whatever the gate length,



**Figure 4.7.** Experimental (red solid lines) and Lambert-W model fits (blue dashed lines) of the  $I_d(V_g)$ ,  $g_m(V_g)$  and  $Y(V_g)$  characteristics for various temperatures T=10, 50, 100, 150, 200, 250 and 300 K as obtained on GaN/Si HEMT devices ( $V_d=50 \text{ mV}$ ,  $L_g=3000 \text{ nm}$ ,  $L_{gs}=1 \text{ µm}$ ,  $L_{gd}=1.5 \text{ µm}$ ,  $W_g=100 \text{ µm}$ ).

emphasizing the  $R_{sd}$  extraction consistency against  $L_g$ . These  $R_{sd}(T)$  variations are in line with the metallic degenerate behavior observed for the sheet resistance of AlGaN/AlN/GaN HEMT structures with  $\approx 10^{13}$  q/cm<sup>2</sup> 2DEG carrier density [21, 26]. These variations will be discussed in more details below.

### 4.3.3 Lambert-W-function based transistor parameter extraction

Lambert W function-based transistor parameter extractions were carried out using Eqs 4.2-4.3. Typical fits of the transfer characteristics obtained by LW function modelling, with optimized parameters ( $V_{th}$ ,  $\mu_0$ , n,  $R_{sd}$ ), are illustrated in Figure 4.7 over a wide gate voltage range from below to above threshold. Note that excellent fits of the characteristics can be obtained, especially around and above threshold i.e.  $V_g$ >-0.25 V, for both  $I_d(V_g)$ ,  $g_m(V_g)$  and  $Y(V_g)$  curves. In Figure 4.8 are shown the variations with temperature of the threshold



**Figure 4.8.** Variations with temperature of a) threshold voltage  $V_{th}$  and b) electron low field mobility  $\mu_0$ , as obtained from LW function extraction (red solid line) and from Y-function method extraction (blue dashed lines) on GaN/Si HEMT devices with various gate lengths  $L_g$ = 100, 120, 150, 200, 500, 1000 and 3000 nm ( $V_d$ =50 mV,  $L_{gs}$ =1 µm,  $L_{gd}$ =1.5 µm,  $W_g$ =100 µm).

voltage  $V_{th}$  and of the low field mobility  $\mu_0$  obtained with the LW function fitting method (red solid lines) for devices with various gate lengths. For comparison purpose, the  $V_{th}(T)$ and  $\mu_0(T)$  curves extracted with Y-function method (blue dashed lines) are also reminded. Although slightly different, the  $V_{th}$  and  $\mu_0$  parameters extracted by both methods displayed the same behavior with temperature and gate length, which was also observed in Si MOS devices [17, 18]. The good mobility values obtained by the LW function method again confirmed the quality of such GaN/Si HEMT devices.

In Figure 4.9 are reported the variations with temperature and reciprocal temperature of the subthreshold ideality factor  $n_L$  obtained from the LW function fittings for various gate lengths (red solid lines). The ideality factor values directly deduced from the subthreshold swing *SS* (see Figure 4.9(a)),  $n_{SS}=SS/(2.3 \times kT)$ , are also reported in blue dashed lines. As can be seen, the LW function fitting procedure tended to overestimate the ideality factor, especially at low temperature. However, this inconvenience does not alter the validity of the transistor parameter extraction just below and above threshold. It should also be noticed that



**Figure 4.9.** Variations of subthreshold ideality factors  $n_L$  (red solid lines) and  $n_{SS}$  (blues dashed lines) and b) with temperature (a) and reciprocal temperature (b) as obtained on GaN/Si HEMT devices for various gate lengths  $L_g$ = 100, 120, 150, 200, 500, 1000 and 3000 nm ( $V_d$ =50 mV,  $L_{gs}$ =1 µm,  $L_{gd}$ =1.5 µm,  $W_g$ =100 µm).



**Figure 4.10.** a) Variations with temperature of series resistance values  $R_{sd}$  extracted by LW function method (red solid lines) and by Y-function method (blue dashed lines) as obtained on GaN/Si HEMT devices for various gate lengths  $L_g$ = 100, 120, 150, 200, 500, 1000 and 3000 nm ( $V_d$ =50 mV,  $L_{gs}$ =1 µm,  $L_{gd}$ =1.5 µm,  $W_g$ =100 µm). b) Variations with temperature of series resistance values  $R_{sd}$  extracted by Y-function method for two access region distances  $L_{sd}$ =2.5 µm and 11 µm as obtained on GaN/Si HEMT devices for various gate lengths  $L_g$ = 1000 and 5000 nm ( $V_d$ =50 mV,  $L_{gs}$ =5.5 µm,  $L_{gd}$ =5.5 µm,  $W_g$ =125 µm).

the 1/T dependence of the ideality factor has been previously found in Si MOSFETs and can be explained by the SS plateauing behavior at low temperature [18].

The access series resistance values  $R_{sd}$  extracted by the LW function fitting method (red solid lines) are displayed in Figure 4.10(a) along with those obtained by Y-function method (blue dashed lines) for a transistor with an access region distance  $L_{sd}=L_{gs}+L_{gd}=2.5 \ \mu\text{m}$ , emphasizing the consistency of the two extraction methodologies. In Figure 4.10(b), are reported the temperature dependence of the source and drain resistance  $R_{sd}$  extracted from Y-function method for two access region distances  $L_{sdI}=2.5 \ \mu\text{m}$  and  $L_{sd2}=11 \ \mu\text{m}$  for various gate lengths. In this case, a larger temperature dependence of  $R_{sd}$  can be noticed for the devices with the longer access region distance.

In order to discriminate the contribution brought by the contact resistance  $R_c$  and by the

2DEG access region resistance  $\rho_{2DEG}$ . $L_{sd}$ ,  $\rho_{2DEG}$  being the 2DEG sheet resistance, a transmission line method (TLM) analysis of the source-drain series resistance  $R_{sd}$  for two  $L_{sd}$  values was carried out using Eq. 4.7,

$$R_{sd}(L_{sd}) = 2.R_c + \rho_{2DEG}.L_{sd}$$
 (Eq. 4.7)

By this way,  $\rho_{2DEG}$  and  $R_c$  can be obtained from,

$$\rho_{2DEG} = \frac{R_{sd}(L_{sd2}) - R_{sd}(L_{sd1})}{L_{sd2} - L_{sd1}}$$
(Eq. 4.8a)

$$R_{c} = \frac{R_{sd}(L_{sd1}) - \rho_{2DEG} \cdot L_{sd1}}{2} = \frac{R_{sd}(L_{sd2}) - \rho_{2DEG} \cdot L_{sd2}}{2}$$
(Eq. 4.8b)



**Figure 4.11.** a) Variations with temperature of the 2DEG sheet resistance  $\rho_{2DEG}$  (red solid lines) and of contact resistance  $R_c$  (blue dashed lines) as obtained from  $R_{sd}$  TLM analysis on GaN/Si HEMT devices with various access region lengths  $L_{sd}$ =2.5 and 11 µm. b) Variations with temperature of percentage contribution of 2DEG access region resistance to the total source-drain resistance  $R_{sd}$  for two access region distances  $L_{sd}$ =2.5 µm and  $L_{sd}$ =11 µm as obtained from Figure 4.10(b) data.



**Figure 4.12**. a) Variations with temperature of saturation velocity  $v_{sat}$  as extracted from Y-function (Eq. (4.4), red solid lines), or using the standard method with (blue dashed lines) or without (green dashed lines)  $R_{sd}$  correction (Eq. (6)), as obtained for various gate lengths  $L_g$ = 100, 120, 150, 200, 500, 1000 and 3000 nm ( $V_g$ =1.5 V,  $V_d$ =5 V &  $V_d$ =50 mV,  $W_g$ =100 µm). b) Variations with gate length of saturation velocity  $v_{sat}$  as extracted from Y-function (Eq. 4.4, red solid lines), or using the standard method (blue dashed lines) with  $R_s$  correction (Eq. 4.5), as obtained on GaN/Si HEMT devices for various temperatures.

In Figure 4.11(a) are displayed the variations of the contact resistance  $R_c$  and the 2DEG sheet resistance  $\rho_{2DEG}$  as obtained from Figure 10(b) data using Eq. 4.8 for  $L_{sdl}$ =2.5 µm and  $L_{sd2}$ =11 µm. As can be seen, the contact resistance  $R_c$  was rather temperature independent ( $\approx$ 550  $\Omega$ .µm), which reveals a quasi-metallic behavior. Instead, the 2DEG sheet resistance  $\rho_{2DEG}$  increased significantly with temperature, likely due to the mobility increase resulting from temperature lowering, as observed for long channel mobility in Figure 4.8(b), associated to a constant polarization-induced 2DEG carrier density. Since, at room temperature,  $\rho_{2DEG}\approx$ 200  $\Omega$  and  $\mu_0\approx$ 2000 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>, it follows that the 2DEG electron density in the access regions is about  $\approx$ 1.5x10<sup>13</sup> cm<sup>-2</sup>, which, for some reason, is about  $\approx$ 30 % larger than the standard polarization-induced value for the AlGaN/GaN system as measured e.g. by Hall effect in devices from the same technology [26, 27]. In Figure 4.11(b) are shown the variations with temperature of the percentage contribution of the 2DEG access region

resistance to the total source-drain resistance  $R_{sd}=2.R_c+\rho_{2DEG}.L_{sd}$ . As can be seen, the contact resistance contribution is enhanced as the temperature is lowered and can reach up to 90 % (resp. 70 %) for an access region length  $L_{sd}=2.5 \ \mu m$  (resp. 11  $\mu m$ ). Finally, the saturation velocity  $v_{sat}$  was extracted using the Y-function (Eq. 4.4) and standard (Eq. 4.5) methods after having recorded the  $I_d(V_e)$  characteristics in saturation region ( $V_d=5$  V, not shown here). In Figure 4.12(a) are reported the variations with temperature of such extracted saturation velocities for various gate lengths. It should be mentioned that the value of the source resistance  $R_s$  needed in Eq. 4.5 was taken, according to Ohm's law, as a portion of the total resistance  $R_{sd}$  such as  $R_s = R_c + L_{gs}$ .  $\rho_{2DEG}$ . As can be seen from Figure 4.12(a), the v<sub>sat</sub> values obtained by the standard method (Eq. 4.5) were significantly underestimated with respect to those deduced from Y-function, especially when the  $R_s$  correction was overlooked ( $R_s=0$  in Eq. 4.5)) for short channels. It should be noted that the overall temperature dependence of  $v_{sat}$  is in a good agreement with those obtained on Si MOS transistors [20]. In Figure 4.12(b) are shown the corresponding variations of  $v_{sat}$  with gate length, revealing as is usual the increase of  $v_{sat}$  with channel length reduction, which is inherent to the extraction procedure and/or velocity overshoot effect [19, 20]. It is worth noting that these saturation velocity values, found around 10<sup>7</sup> cm/s, are in a good agreement with those previously reported in GaN HEMTs [28-32].

### 4.4 Summary and conclusion

In this study, a comprehensive electrical characterization and an extensive extraction of transistor parameters were conducted on 200mm CMOS-compatible GaN/Si HEMTs, reaching deep cryogenic temperatures. The transistor's key parameters, namely threshold voltage ( $V_{th}$ ), low-field mobility ( $\mu_0$ ), subthreshold swing (SS), and source-drain series resistance ( $R_{sd}$ ), were extracted in the linear region ( $V_d$ =50 mV) using Y-function and Lambert-W function methods for gate lengths ranging from 3 µm down to 0.1 µm. Additionally, the Y-function method was utilized in the saturation region ( $V_d$ =5 V) to extract

the saturation velocity. The findings indicate that the 200 mm CMOS-compatible GaN/Si HEMT devices exhibit excellent functionality even at extremely low temperatures (10 K) and demonstrate a significant improvement in mobility and subthreshold slope. In long channels, the low-field mobility  $\mu_0$  was observed to increase from 2000 to 4000 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> as the temperature decreased from 300 K to 10 K, due to a reduction in phonon scattering. Conversely, in short devices, the low-field mobility remained nearly temperature independent, possibly due to the dominance of neutral defect scattering. Furthermore, the saturation velocity ( $v_{sat}$ ) was found to exceed 10<sup>7</sup> cm<sup>2</sup>/s at low temperatures. Through TLM analysis, the source-drain series resistance ( $R_{sd}$ ) was shown to be more controlled by the contact resistance ( $R_c$ ) than by the 2DEG access region resistance as the temperature decreased. Finally, it is worth noting that the Lambert-W function modeling of the drain current characteristics, which has demonstrated its effectiveness in Si MOSFETs [18], could offer a straightforward compact model for the operation of such GaN/Si HEMTs, even in deep cryogenic conditions.

### 4.5 References

- K. Rajashekara and B. Akin, "A review of cryogenic power electronics status and applications," 2013 International Electric Machines & Drives Conference, 2013, pp. 899-904.
- H. Gui et al, "Review of Power Electronics Components at Cryogenic Temperatures", IEEE Trans. on Power Electronics, 35, 5144-5156 (2020).
- [3] R. Ren et al., "Characterization of 650 V Enhancement-mode GaN HEMT at Cryogenic Temperatures," 2018 IEEE Energy Conversion Congress and Exposition (ECCE), 2018, pp. 891-897.
- [4] R. Ren et al., "Characterization and Failure Analysis of 650-V Enhancement-Mode GaN HEMT for Cryogenically Cooled Power Electronics," IEEE Journal of Emerging and Selected Topics in Power Electronics, 8, 66-76 (2020).
- [5] P. Kushwaha et al., "Characterization of GaN HEMT at Cryogenic Temperatures,"

2021 IEEE MTT-S International Microwave and RF Conference (IMARC), 2021, pp. 1-4.

- [6] Y. Wei, M. M. Hossain and A. Mantooth, "Comprehensive Cryogenic Characterizations of a Commercial 650 V GaN HEMT," 2021 IEEE International Future Energy Electronics Conference (IFEEC), 2021, pp. 1-6.
- [7] J. Colmenares, et al, "Experimental characterization of enhancement mode galliumnitride power field-effect transistors at cryogenic temperatures," 2016 IEEE 4th Workshop on Wide Bandgap Power Devices and Applications (WiPDA), 2016, pp. 129-134.
- [8] C.-H. Lin, et al. "Transient pulsed analysis on GaN HEMTs at cryogenic temperatures." IEEE electron device letters, 26, 710-712. (2005).
- [9] L. Nela, et al, "Performance of GaN Power Devices for Cryogenic Applications Down to 4.2 K," in IEEE Transactions on Power Electronics, 36, 7412-7416 (2021).
- [10] X. F. Zhang, et al, "Electrical characteristics of AlInN/GaN HEMTs under cryogenic operation," Chin. Phys. B, 22, 017202 (2013).
- [11] D. Keum and H. Kim, "Low-temperature characteristics of normally-off AlGaN/GaN-on-Si gate-recessed MOSHFETs", Cryogenics, 93, 51-55 (2018).
- [12] A. Endoh, et al. "Cryogenic characteristics of sub-100-nm-gate AlGaN/GaN MIS-HEMTs." physica status solidi (c), 5, 1917-1919. (2008).
- [13] A. Endoh, et al. "Effect of temperature on cryogenic characteristics of AlGaN/GaN MIS-HEMTs." physica status solidi (c), 6, . S964-S967 (2009).
- [14] A. Chanuel, et al, "Breakd own Mechanism of AlGaN/GaN HEMT on 200mm Silicon Substrate with Silicon Implant assisted Contacts", IEEE Trans. on Electron Devices, 69, 5530-5535 (2022).
- [15] G. Ghibaudo, "A new method for the extraction of MOSFET parameters", Electronics Letters, 24, 543-544 (1988).
- [16] R. Kom Kammeugne, et al, "Accurate Statistical Extraction of AlGaN/GaN HEMT Device Parameters Using the Y-function", Solid-State Electronics, 184, 108078 (2021).

- T. A. Karatsori, et al, "Full gate voltage range Lambert-function based methodology for FDSOI MOSFET parameter extraction", Solid State Electronics, 111, 123-128 (2015).
- [18] F. Serra di Santa Maria, et al, "Lambert-W Function-based Parameter Extraction for FDSOI MOSFETs Down to Deep Cryogenic Temperatures", Solid-State Electronics, 186, 108175 (2021).
- [19] C. Diouf, et al, "Y function method applied to saturation regime: apparent saturation mobility and saturation velocity extraction", Solid State Electronics, 85, 12–14 (2013).
- [20] F. Balestra and G. Ghibaudo, "Device and Circuit Cryogenic Operation for Low Temperature Electronics". Kluwers, 2001.
- [21] E. Dogmus, et al. "InAlGaN/GaN HEMTs at cryogenic temperatures." Electronics, 5, 31 (2016).
- [22] S. C. Sun and J. D. Plummer, "Electron Mobility in Inversion and Accumulation Layers on Thermally Oxidized Silicon Surfaces," in IEEE Journal of Solid-State Circuits, 15, 4, 562-573 (1980).
- [23] B. Cabon-Till, G. Ghibaudo, and S. Cristoloveanu. "Influence of source-drain series resistance on MOSFET field-effect mobility", Electronics Letters, 21, 457-458 (1985).
- [24] H. Bohuslavskyi, et al, "Cryogenic Subthreshold Swing Saturation in FD-SOI MOSFETs described with Band Broadening", IEEE Electron Device Letters, 40, 784-787 (2019).
- [25] G. Ghibaudo, et al, "On the modelling of temperature dependence of subthreshold swing in MOSFETs down to cryogenic temperature", Solid-State Electronics, 170, 107820 (2020).
- [26] I. Nifa, et al. "Characterization of 2DEG in AlGaN/GaN heterostructure by Hall effect." Microelectronic Engineering, 178, 128-131 (2017).
- [27] J. Lehmann et al., "Influence of epitaxy and gate deposition process on Ron resistance of AlGaN/GaN-on-Si HEMT," 2015 IEEE 27th International Symposium

on Power Semiconductor Devices & IC's (ISPSD), 2015, pp. 261-264.

- [28] S. Bajaj, et al. "Density-dependent electron transport and precise modeling of GaN high electron mobility transistors", Applied Physics Letters, 107, 153504 (2015).
- [29] C. H. Oxley, et al, "On the temperature and carrier density dependence of electron saturation velocity in an AlGaN/GaN HEMT," in IEEE Transactions on Electron Devices, 53, 565-567 (2006).
- [30] C.H. Oxley, and M. J. Uren. "Measurements of unity gain cutoff frequency and saturation velocity of a GaN HEMT transistor", IEEE transactions on electron devices, 52, 165-169 (2005).
- [31] L. Ardaravicius, et al. "Electron drift velocity in AlGaN/GaN channel at high electric fields", Applied Physics Letters, 83, 4038-4040 (2003).
- [32] T. Fang, et al, "Effect of optical phonon scattering on the performance limits of ultrafast GaN transistors", In 69th IEEE Device Research Conference (pp. 273-274).

# Chapter 5. Influence of Flexible Substrate in Low TemperaturePolycrystalline Silicon Thin-Film Transistor: TemperatureDependent Characteristics and Low Frequency Noise Analysis

### 5.1 Introduction

Owing to the requirement of larger-scale and higher-resolution display panel, the development of display devices has been continued [1]. Especially, thin-film transistors (TFTs) are one of the key technologies to improve the operating speed of pixel array because switching transistor and driving circuits must be faster to give higher-resolution on the larger display panel compared to previous generation of display devices. To increase the driving current and carrier mobility, various research have been carried out for the material and device points of view. Low temperature polycrystalline silicon (LTPS) TFT is a successful result of such studies because it has the advantages of thermal budget during the fabrication process and high carrier mobility (several tens cm<sup>2</sup>/Vs) [2]. Excimer laser annealing (ELA) rapidly melts and recrystallizes the amorphous layer into poly-Si at low temperature and makes grain size larger [3-5]. The large grain size of LTPS TFT enhances the carrier mobility and device performances compared to amorphous Si (a-Si).

Recently, the era of flexible display has begun. Industries have been making the products using flexible polymer (PET, polycarbonate, polypropylene, and polyimide (PI)) substrates, such as foldable display for the smart phones and flexible wallpapers using organic light emitting diodes (OLEDs). However, compared to the conventional TFTs on the rigid glass substrate, there are many issues for the TFTs on the flexible substrate in the device performance and reliability points of view. Generally, previous studies investigated poor reliability and on-off characteristics for the flexible substrates. For example, light illumination and electrical stress caused device instability, which is explained by the traps located in the insulator and channel of TFTs [6-9]. Thus, for the improvement of device performance and reliability in the LTPS TFTs on the flexible substrate, it is necessary to

understand origins of the different device properties compared to one on the typical glass substrates [10].

In this chapter, the different carrier transport induced by each substrate (flexible and glass substrate) is studied by using temperature dependent characterization and low frequency noise (LFN) analysis. Flexible substrate makes different temperature dependent behaviors of threshold voltage ( $V_{TH}$ ), subthreshold swing (SS), effective carrier mobility ( $\mu_{eff}$ ) in  $I_{DS}$ - $V_{GS}$  characteristics compared to the glass substrate. The effects of barrier height ( $E_B$ ), grain size and traps at grain and grain boundaries have been studied by using the simulation and experimental analysis. LFN study shows the difference of noise level-frequency characteristics caused by the trap profiles depending on the kind of a substrate.

## 5.2 Device Fabrication



**Figure 5.1.** (a) Cross section of LTPS TFTs on glass and flexible substrates. FE-SEM images of LTPS films on (b) glass and (c) flexible substrate. The histogram of grains area on (d) glass and (e) flexible substrate shows that mean value is 0.178 and 0.175  $\mu$ m<sup>2</sup>, respectively.

Figure 5.1(a) presents the cross-section of p-type LTPS TFTs. A buffer layer, composed of Si<sub>3</sub>N<sub>4</sub> and SiO<sub>2</sub>, was deposited on both glass and flexible PI substrates before amorphous-Si was sputtered with 100 nm. After ELA process, amorphous-Si was recrystallized as LTPS active channel. The gate insulator (GI) was made of 100 nm  $SiO_2$  by plasma-enhanced chemical vapor deposition (PECVD). After the formation of gate metal Mo on GI, the selfaligned boron doping was carried out for heavily doped source/drain region. After doping process, devices were annealed at 380 °C during 30 minutes in furnace. The interlayer dielectric (ILD) Si<sub>3</sub>N<sub>4</sub> was deposited by PECVD before source/drain contacts were patterned by dry etching process. Finally, Ti/Al deposited for electrodes. The gate width  $W_G$  is 3.5 µm and the gate length  $L_G$  is 40 µm for both LTPS TFTs on different substrates. Each image of LTPS channel on glass (Figure 5.1(b)) and flexible (Figure 5.1(c)) substrates is observed by Hitachi SU8200 Field Emission-Scanning Electron Microscopy (FE-SEM), respectively. In Figure 5.1(d) and (e), the histogram of grain area is shown for LTPS film on glass and flexible substrate, respectively. Mean grain area of each film is 0.178 and 0.175  $\mu$ m<sup>2</sup>, which means that the mean grain size (the square root of mean area) is approximately same as 0.42 μm.

| Parameters                                              | on Glass Substrate | on Flexible Substrate |
|---------------------------------------------------------|--------------------|-----------------------|
| Threshold Voltage $ V_{TH} $ (V)                        | 2.25               | 4.14                  |
| Subthreshold Swing SS(V/dec)                            | 0.7                | 1.0                   |
| On Current $I_{ON}\left(\mu A{\cdot}\mu m/\mu m\right)$ | 0.86               | 0.65                  |

**Table 5.1** Electrical parameters of LTPS TFTs

### 5.3 Results and discussion

### 5.3.1 DC Characteristics



**Figure 5.2.** (a) Transfer curves for glass and flexible substrates at 300 K. Drain-to-source current  $|I_{DS}|$  for the flexible substrate is approximately 40 % lower than that of the glass substrate. By using the flexible substrate, threshold voltage  $V_{TH}$  is negatively shifted comparing to the glass substrate. (b) Subthreshold swing SS of LTPS on the flexible substrate is 30 % higher than the device on the glass substrate.

The transfer characteristics of LTPS TFTs were measured by Keithley 4200 semiconductor characterization system (SCS) with the variation of gate-to-source bias  $V_{GS}$  from 0 to -13 V and with the drain-to-source voltage  $V_{DS}$ =-0.1 V for the linear region operation to prevent mobility degradation by the lateral electric field between source and drain. All DC characterization were carried out in the vacuum probe station (<10<sup>-5</sup> Torr) to control other gas and water molecules which can affect device performance. Measurement temperature is controlled in the range of 300-375 K by thermal chuck. Figure 5.2(a) and (b)



**Figure 5.3.** Temperature dependent transfer characteristics of LTPS TFTs on glass and flexible substrates. From 300 K to 375 K,  $V_{TH}$  changes in positive direction for both glass and flexible substrates. Higher temperature makes  $|I_{DS}|$  lower and SS higher.

show the typical linear- and log-scale plots of transfer characteristics for LTPS TFTs at room temperature (300 K). The  $V_{TH}$  is extracted by constant-current method at the normalized drain-to-source current  $|I_{DS}|=10^{-8}$  A·µm/µm. As shown in Table 5.1, LTPS TFT on the flexible substrate has negatively shifted  $V_{TH}$  compared to on the glass substrate. In the case of that mobile carriers (hole) are trapped in certain trap sites, more negative gate bias is needed to make channel carrier concentration high. The *SS*, an electrical parameter of gate coupling affected by the interface traps, is 0.7 V/decade for glass substrate. On the flexible substrate, *SS* is 1.0 V/decade and 30 % higher than glass substrate. On-current ( $I_{on}$ ) is decided by  $I_{DS}$  at certain overdrive voltage  $|V_{OV}|$  ( $|V_{GS}-V_{TH}|=5$  V) and LTPS TFT on the flexible substrate shows approximately 24 % suppressed  $I_{on}$  than glass substrate's one [11-13]. As previous reports, all the parameters related to device performance in the TFT on the flexible

substrate show poor values comparing to the that on the glass. Therefore, the intensive studies to elucidate degradation factors are necessary to improve flexible display device based on LTPS.

Figure 5.3(a) and (b) show the  $I_{DS}$ - $V_{GS}$  characteristics under the change of temperature in the range of 300-375 K. It is observable that the positive shift of  $V_{TH}$ , the degradation of SS and  $I_{on}$  according to ascending temperature for both glass and flexible substrates [14, 15].

The  $V_{TH}$  of TFT is given by Eq. 5.1:

$$V_{TH} = V_{FB} + 2\phi_f + \sqrt{\frac{4\varepsilon_{ch} q N\phi_f}{c_{ox}}}$$
(Eq. 5.1)

where  $V_{FB}$  is the flat-band voltage,  $\phi_f$  the difference between Fermi level and intrinsic Fermi level,  $\varepsilon_{ch}$  the permittivity of LTPS active channel, q the elementary charge, N the



**Figure 5.4.** Threshold voltage  $V_{TH}$  and subthreshold swing *SS* as a function of temperature for LTPS TFTs. (a) The magnitude of  $|V_{TH}|$  for the flexible substrate is higher than that of the glass substrate at each temperature condition, whereas the slope of  $|V_{TH}|$ -temperature is similar. (b) Higher temperature makes *SS* of LTPS TFT on the flexible substrate increase. In the case of *SS*, flexible substrate has roughly 1.5 times larger *SS*-temperature sensitivity, which means higher impact of  $C_{it}$  and  $C_{dep}$ .

doping concentration, and  $C_{ox}$  the gate insulator capacitance. Temperature dependent  $\phi_f$  is an important factor that decides V<sub>TH</sub> at given temperature, and described by Eq. 5.2 as following [15, 16]:

$$\frac{\mathrm{d}\phi_f}{\mathrm{d}T} = \frac{k_B}{q} \left( ln \left( \frac{N}{n_i} \right) - \frac{T}{n_i} \frac{\partial n_i}{\partial T} \right)$$
(Eq. 5.2)

where  $k_B$  is Boltzmann's constant, N the doping concentration,  $n_i$  the intrinsic carrier concentration proportional to  $exp\left(\frac{-Eg}{2k_BT}\right)$ , and T the temperature.  $\frac{d\phi_f}{dT}$  is negative due to exponential increasement of  $\frac{\partial n_i}{\partial T}$ . Thus,  $/V_{TH}$ / decreases as temperature increases. The extracted  $\frac{dV_{TH}}{dT}$  values are similar for both substrates (-3.4 mV/K in glass substrate and -3.6 mV/K for flexible substrate in Figure 5.4(a)).

SS is a function of temperature and explained by Eq. 5.3 as follows [17, 18]:

$$SS = \frac{2.3k_BT}{q} \left( 1 + \frac{C_{it} + C_{dep}}{C_{ox}} \right)$$
(Eq. 5.3)

where  $C_{it}$  is the interface trap capacitance, and  $C_{dep}$  the depletion capacitance. The thermal dependency of SS would be determined by  $C_{it}$  and  $C_{dep}$  related to LTPS active channel which has many grains and grain boundaries [19-21]. In Figure 5.4(b), the slope of temperature dependent SS for the flexible substrate shows approximately 1.6 times higher than glass substrate's one. It means that LTPS TFT on flexible substrate has higher  $C_{it}$  and  $C_{dep}$  caused by interface traps of gate insulator-to-active channel, and grain-to-grain boundaries.

The  $\mu_{eff}$  of polycrystalline channel is affected by the grain size ( $L_{grain}$ ) and  $E_B$  at grain-to-grain boundaries which can be described by Seto's model [22]:

$$\mu_{eff} = L_{grain} q \sqrt{\frac{1}{2\pi m^* k_B T}} e^{\frac{-E_B}{kT}}$$
(Eq. 5.4)

where  $m^*$  is the effective mass of carrier. In the polycrystalline channel, larger  $L_{grain}$  makes

the carrier velocity faster whereas higher  $E_B$  disturbs the carrier transport between grains [23-25]. To examine the trade-off between  $L_{grain}$  and  $E_B$ , temperature dependent  $\mu_{eff}$  is simulated as a function of  $L_{grain}$  and  $E_B$  in Figure 5.5(a). At fixed grain size (0.7 µm), different  $E_B$  change the trend of the slope  $\Delta = \mu_{eff}T$ . For  $E_B = 50$  meV,  $\Delta$  shows negative slope (-5.2)  $cm^2V^{-1}s^{-1}K$ ). In this case, high  $E_B$  at grain-to-grain boundaries dominates the carrier transport and higher temperature increases  $\mu_{eff}$ . In contrast, for small E<sub>B</sub> (1 meV),  $\mu_{eff}$  is mainly affected by  $L_{grain}$  and suppressed by phonon scattering at high temperature so that  $\Delta$  is positive (10.6)  $cm^2V^{-1}s^{-1}K$ ). From the experimental data,  $\Delta = 10.4$  and 4.5  $cm^2V^{-1}s^{-1}K$  are observed for the LTPS TFTs on the glass and flexible substrates, respectively as shown in Figure 5.5(b) [26, 27].  $E_B$  and  $L_{grain}$  are extracted by fitting of Seto's model (Table 5.2). In the flexible substrate, approximately 18 times higher  $E_B$  is observed than the glass substrate whereas the  $L_{grain}$  is similar (0.65 and 0.67 µm for glass and flexible substrate, respectively). It might describe that higher and wider barrier height between grain boundaries affect  $C_{it}$ , and also reduce  $\mu_{eff}$ for the flexible substrate. Because the density of trap is as a function of energy, the mobile carrier can feel more trap sites in higher  $E_B$ . The higher barrier height, the more traps in the grain boundary interfaces exist and increase  $C_{it}$  (Figure 5.5(c)). Thus, high  $E_B$  makes the degradation of SS and Ion for LTPS TFT on the flexible substrate.



**Figure 5.5.** (a) Simulation of temperature dependence of effective mobility  $\mu_{eff}$  under various grain boundary barrier height  $E_B$  (1, 10, and 50 meV) for fixed grain size  $L_{grain}=0.7 \mu m$ . (b) The experimental data which are well fitted by the model in the both cases. Less sensitive temperature dependence of  $\mu_{eff}$  was shown in the lower value. (c) Illustration of LTPS active channels on both glass and flexible substrates by applying extracted  $E_B$  and  $L_{grain}$ . By fitting the measured data to model,  $E_B$  and  $L_{grain}$  can be extracted.

### 5.3.2 Low Frequency Noise



**Figure 5.6.** Comparisons of the normalized noise power spectral density PSD at different overdrive voltages  $|V_{OV}|$  (a) 0 V and (b) 5 V. For both  $|V_{OV}|$ , flexible substrate shows 1-order higher noise level than that of glass substrate at 10 Hz. The corner frequencies ( $f_c$ ) are observed, which is related to carrier trapping/de-trapping time.

The LFN characteristics of LTPS TFTs were measured by a Stanford SR 570 low noise current preamplifier and NI DAQ 4431 data acquisition (DAQ) with the variation of  $|V_{OV}|$  in the range of 0 to 6 V and with  $V_{DS}$ =-0.1 V. Since the flux of I<sub>DS</sub> is decided by the quantity of inversion charges,  $V_{GS}$  is selected in the range from  $V_{TH}$  to  $V_{OV}$  high enough. The LFN was measured as a function of frequency (*f*) between 10 to 10 kHz. Figure 5.6(a) and (b) show the drain current-normalized power spectral density (PSD)  $S_{I_{DS}}/I_{DS}^2$  of LTPS TFTs on glass and flexible substrates at  $/V_{OV}/=0$  and 5 V. It is shown that the magnitude of PSD for LTPS TFT on the flexible substrate is approximately 10 times higher than that of TFT on the glass substrate below the corner frequency ( $f_c$ ) which related to the location information of traps for  $/V_{OV}/=0$  and 5 V. Below  $f_c$ , PSD decreases with the slope of f<sup>-1</sup>, whereas it drops to over f<sup>-2</sup> after  $f_c$ . The  $f_c$  is observed on near 10<sup>2</sup> and 10<sup>3</sup> Hz at  $/V_{OV}/= 0$  and 5 V, respectively [28-30]. The PSD at higher frequency is affected by faster trapping and de-trapping events of carriers, which means that it occurs near interface at gate insulator-to-active channel. On the

other hands, the PSD at lower frequency refers to the traps far from the interface because enough time is needed for trapping and de-trapping of carriers. When the LFN is affected by trapping and de-trapping of carriers, different slope and corner frequency of PSD as a function of  $/V_{ov}$ / means that the trap profile changes according to the gate bias [31].

In conventional LFN analysis, the mechanism of the drain current-normalized PSD fluctuation is explained by the carrier number fluctuation with correlated mobility fluctuation (CNF+CMF) [32, 33]. It described in two parts: (i) carrier number fluctuation occurred by carrier of trapping/de-trapping, (ii) carrier mobility fluctuation when carrier flows under coulombic force scattering [34]:

$$\frac{S_{I_{DS}}}{I_{DS}^2} = S_{vfb} \left( 1 + \alpha \mu_{eff} C_{ox} \frac{I_{DS}}{g_m} \right)^2 \left( \frac{g_m}{I_{DS}} \right)^2$$
(Eq. 5.5)

where  $S_{vfb}$  is the PSD of flat band voltage noise,  $\alpha$  the remote Coulomb scattering coefficient, and  $g_m$  the transconductance. As shown in Figure 5.7(a),  $S_{I_{DS}}/I_{DS}^2$  is linearly



**Figure 5.7.** Noises spectrum of LTPS TFTs on glass (Black) and flexible (Red) substrates which were normalized by  $I_{DS}$  at frequency f=10 Hz. (a)  $S_{IDS}/I_{DS}^2$  is proportional to  $(g_m/I_{DS})^2$ . The carrier number fluctuation correlated carrier mobility fluctuation CNF+CMF model is a function of  $(g_m/I_{DS})^2$ . (b) Measured data (black and red symbols) were well fitted by CNF+CMF model.



**Figure 5.8.** 3D Contour of trap density  $N_t$  distribution for oxide depth z and  $|V_{ov}|$  for glass substrate and flexible substrate, respectively. It is observed that LTPS TFTs on both substrates have gate bias dependence. (a) For the LTPS TFT on the glass substrate,  $N_t$  is less depending on  $V_{ov}$  and z compared to the device on the flexible substrate. (b) In contrast, higher  $|V_{ov}|$  increases  $N_t$  for the LTPS TFT on the flexible substrate. Especially at  $|V_{ov}|=6$  V, peak of  $N_t$  is shown. At this point, flexible substrate shown approximately 4 times higher  $N_t$  than glass substrate.

proportional to  $(g_m/I_{DS})^2$ , which means that CNF+CMF model explains the noise behavior of LTPS TFTs on both substrates. In Figure 5.7(b), the normalized PSDs (symbols) at f=10Hz about all  $|V_{OV}|$  are well fitted by CNF+CMF model (lines) for both glass and flexible substrates. It should be noticed that LTPS TFT on the flexible substrate shows higher  $S_{I_{DS}}/I_{DS}^2$  than one on the glass substrate at same  $(g_m/I_{DS})^2$  and at same  $|I_{DS}|$ , in Figure 5.7(a) and (b), respectively. From  $S_{I_{DS}}/I_{DS}^2$ , the gate-to-source voltage normalized PSD  $S_{I_{DS}}/I_{DS}^2$  can be extracted by Eq. 5.6 as follows:

$$\frac{S_{I_{DS}}}{I_{DS}^2} = \frac{S_{V_{GS}}}{V_{GS}^2}$$
(Eq. 5.6)

The trap density  $N_t$  can be evaluated, also the dependence of trap density used to determine drain current PSD as follows [32, 35, 36]:

$$N_t = \frac{fW_G L_G C_{ox}^2 S_{V_{GS}}}{q^2 k T \lambda \left(1 + \alpha \mu_{eff} C_{ox} \frac{l_{DS}}{g_m}\right)^2}$$
(Eq. 5.7)

where  $S_{V_{GS}}$  is the PSD of the gate voltage noise,  $\lambda$  the tunneling attenuation length in gate insulator (~1 Å for Si/SiO<sub>2</sub>). Oxide depth *z* is translated by the measured *f* as follows [37, 38]:

$$z = \lambda \cdot ln(\frac{1}{2\pi f \tau_0}) \tag{Eq. 5.8}$$

where  $\tau_0$  is the time constant that is usually taken as 10<sup>-10</sup> s. From Eq. 5.5–5.7,  $N_t$  profiles as a function of *z* can be calculated for each / $V_{OV}$ /. Figure 5.8(a) and (b) illustrate the  $N_t$  profiles for LTPS TFTs on glass and substrates as a function of / $V_{OV}$ /. On the flexible substrate, trap profiles steeply increase from relatively shallow depth compared to LTPS TFT on the glass substrate. Mostly, the flexible substrate shows higher  $N_t$  profiles compared to the glass substrate for especially / $V_{OV}$ />2 V. Over certain bias point / $V_{OV}$ /=6 V, the  $N_t$  of flexible substrate is approximately up to 4 times higher than glass substrate as shown in Figure 5.8(b). The result of LFN analysis is consistent with DC characteristics. The DC characteristics (poor *SS*, suppressed  $I_{On}$  and  $\mu_{eff}$ ) of LTPS TFT on the flexible substrate are influenced by higher  $E_B$  which makes effective  $N_t$  higher as shown in Figure 5.5(c). Therefore, from DC characteristics and LFN analysis, it seems that the difference of electrical properties between LTPS on glass and flexible substrate mainly comes from the effective  $N_t$  according to the interface traps at the gate insulator-to-active channel and grain-to-grain boundaries.

 Table 5.2 The extracted parameters fitted by temperature dependent effective mobility

 model for polycrystalline Silicon.

|                             | on Glass<br>Substrate | on Flexible<br>Substrate |
|-----------------------------|-----------------------|--------------------------|
| Grain Size $L_{grain}$ (µm) | 0.65                  | 0.67                     |
| Barrier Height $E_B$ (meV)  | 0.4                   | 7.0                      |

### 5.4 Conclusion

In conclusion, DC and LFN characteristics for LTPS TFTs on glass and flexible substrates have been studied to understand factors which affect electrical properties such as  $I_{on}$ ,  $V_{TH}$ , SS, and  $\mu_{eff}$ . Through temperature dependent characterization, the different SS and  $\mu_{eff}$  trend have been observed between devices on the glass and flexible substrates. Larger SS of LTPS TFT on the flexible substrate is caused by higher  $C_{it}$  and  $C_{dep}$  than on the glass substrate. We found that the  $\mu_{eff}$  for both LTPS TFTs on glass and flexible substrate have different property because  $E_B$  for flexible substrate is approximately 18 times higher than that of glass substrate although the size of grains is similar for both devices. Such higher  $E_B$  of flexible substrate could make the  $\mu_{eff}$  suppressed and SS increased. From the LFN analysis, one-order higher noise level is observed for the flexible substrate are distributed across the oxide depth. It can be explained that LTPS TFT on flexible substrate has worse DC performance such as SS and  $\mu_{eff}$  due to interface traps at the gate insulator-to-active channel and grain-to-grain boundaries, which are induced by  $E_B$ .

### 5.5 References

- [1] Nomura K, Ohta H, Takagi A, Kamiya T, Hirano M and Hosono H 2004 Roomtemperature fabrication of transparent flexible thin-film transistors using amorphous oxide semiconductors Nature. 432 488-92
- [2] Gao X, Lin L, Liu Y and Huang X 2015 LTPS TFT process on polyimide substrate for flexible AMOLED J. Disp. Technol. 11 666-9
- [3] Giust G and Sigmon T 1997 Comparison of excimer laser recrystallized prepatterned and unpatterned silicon films on SiO2 J. Appl. Phys. 81 1204-11
- [4] Fan C-L and Chen M-C 2002 Correlation between electrical characteristics and oxide/polysilicon interface morphology for excimer-laser-annealed poly-Si TFTs J.

Electrochem. Soc. 149 G567-G73

- [5] Park S Y, Heo J, Yoon Y J, Kim J W, Jang H, Walker B and Kim J Y 2019 Synergistic combination of amorphous indium oxide with tantalum pentoxide for efficient electron transport in low-power electronics J. Mater. Chem. C 7 4559-66
- [6] Chen T-C, Chang T-C, Tsai C-T, Hsieh T-Y, Chen S-C, Lin C-S, Hung M-C, Tu C-H, Chang J-J and Chen P-L 2010 Behaviors of InGaZnO thin film transistor under illuminated positive gate-bias stress Appl. Phys. Lett. 97 112104
- [7] Tsai C-T, Chang T-C, Chen S-C, Lo I, Tsao S-W, Hung M-C, Chang J-J, Wu C-Y and Huang C-Y 2010 Influence of positive bias stress on N2O plasma improved InGaZnO thin film transistor Appl. Phys. Lett. 96 242105
- [8] Lin C-S, Chen Y-C, Chang T-C, Jian F-Y, Hsu W-C, Kuo Y-J, Dai C-H, Chen T-C, Lo W-H and Hsieh T-Y 2011 NBTI degradation in LTPS TFTs under mechanical tensile strain IEEE Electr. Device. L. 32 907-9
- [9] Tu H-Y, Tsao Y-C, Tai M-C, Chang T-C, Tsai Y-L, Huang S-P, Zheng Y-Z, Wang Y-X, Chen H-C and Tsai T-M 2019 Analysis of Negative Bias Temperature Instability Degradation in p-Type Low-Temperature Polycrystalline Silicon Thin-Film Transistors of Different Grain Sizes IEEE Electr. Device. L. 40 1768-71
- [10] Huang C-F, Yang Y-J, Peng C-Y, Yuan F and Liu C 2006 Mechanical strain effect of n-channel polycrystalline silicon thin-film transistors Appl. Phys. Lett. 89 103502
- [11] Kuo P-C, Jamshidi-Roudbari A and Hatalis M 2009 Effects of mechanical strain on characteristics of polycrystalline silicon thin-film transistors fabricated on stainless steel foil J. Disp. Technol. 5 202-5
- [12] Peng I-H, Liu P-T and Wu T-B 2009 Effect of bias stress on mechanically strained low temperature polycrystalline silicon thin film transistor on stainless steel substrate Appl. Phys. Lett. 95 041909
- [13] Chen B-W, Chang T-C, Hung Y-J, Hsieh T-Y, Tsai M-Y, Liao P-Y, Chen B-Y, Tu Y-H, Lin Y-Y and Tsai W-W 2015 Impact of repeated uniaxial mechanical strain on p-type flexible polycrystalline thin film transistors Appl. Phys. Lett. 106 183503
- [14] Kimura M, Inoue S, Shimoda T, Tam S W-B, Lui O B, Migliorato P and Nozawa R

2002 Extraction of trap states in laser-crystallized polycrystalline-silicon thin-film transistors and analysis of degradation by self-heating J. Appl. Phys. 91 3855-8

- [15] Lee W G, Lim T H and Jang J 2011 Flexibility of low temperature polycrystalline silicon thin-film transistor on tungsten foil Jpn. J. Appl. Phys. 50 03CB
- [16] Chen B-W, Chang T-C, Chang K-C, Hung Y-J, Huang S-P, Chen H-M, Liao P-Y, Lin Y-H, Huang H-C and Chiang H-C 2017 Surface engineering of polycrystalline silicon for long-term mechanical stress endurance enhancement in flexible lowtemperature poly-Si thin-film transistors ACS Appl. Mater. Interfaces 9 11942-9
- [17] Huang S-P, Chen P-H, Chen H-C, Zheng Y-Z, Chu A-K, Tsao Y-C, Shih Y-S, Wang Y-X, Wu C-C and Lai W-C 2019 Impact of Dehydrogenation Annealing Process Temperature on Reliability of Polycrystalline Silicon Thin Film Transistors IEEE Electr. Device. L. 40 1638-41
- [18] Ortiz-Conde A, Sánchez F G, Liou J J, Cerdeira A, Estrada M and Yue Y 2002 A review of recent MOSFET threshold voltage extraction methods Microelectron. Reliab. 42 583-96
- [19] Lee J W, Jang D, Mouis M, Kim G T, Chiarella T, Hoffmann T and Ghibaudo G 2011 Mobility analysis of surface roughness scattering in FinFET devices Solid State Electron. Lett. 62 195-201
- [20] Klaassen F and Hes W 1986 On the temperature coefficient of the MOSFET threshold voltage Solid State Electron. Lett. 29 787-9
- [21] Pichon L, Mercha A, Carin R, Mohammed-Brahim T, Bonnaud O and Helen Y 2002 Comparison of the electrical behavior in the subthreshold region between laser and solid phase crystallized polysilicon thin film transistors Solid State Electron. Lett. 46 459-66
- [22] Lin C-S, Chen Y-C, Chang T-C, Chen S-C, Jian F-Y, Li H-W, Chen T-C, Weng C-F, Lu J and Hsu W-C 2009 Anomalous capacitance induced by GIDL in P-channel LTPS TFTs IEEE Electr. Device. L. 30 1179-81
- [23] Lee J-I, Lee M-B, Lee S Y, Kang K N and Yoon K S 1991 Simple Model for Gate-Voltage Dependent Parasitic Resistancein Short Channel Lightly Doped Drain

Metal Oxide Semiconductor Field Effect Transistors Jpn. J. Appl. Phys. 30 L535

- [24] Jun M C, Kim Y S, Han M K, Kim J W and Kim K B 1995 Polycrystalline silicon oxidation method improving surface roughness at the oxide/polycrystalline silicon interface Appl. Phys. Lett. 66 2206-8
- [25] Tringe J W and Plummer J D 2000 Electrical and structural properties of polycrystalline silicon J. Appl. Phys. 87 7913-26
- [26] Seto J Y 1975 The electrical properties of polycrystalline silicon films J. Appl. Phys. 46 5247-54
- [27] Levinson J, Shepherd F, Scanlon P, Westwood W, Este G and Rider M 1982 Conductivity behavior in polycrystalline semiconductor thin film transistors J. Appl. Phys. 53 1193-202
- [28] Tarng M 1978 Carrier transport in oxygen-rich polycrystalline-silicon films J. Appl. Phys. 49 4069-76
- [29] Liao P-Y, Chang T-C, Hsieh T-Y, Tsai M-Y, Chen B-W, Tu Y-H, Chu A-K, Chou C-H and Chang J-F 2015 Investigation of carrier transport behavior in amorphous indium–gallium–zinc oxide thin film transistors Jpn. J. Appl. Phys. 54 094101
- [30] Huzaibi H U, Shi X, Geng D, Lu N, Li L and Liu M 2019 Charge transport mechanism in low temperature polycrystalline silicon (LTPS) thin-film transistors AIP Adv. 9 025321
- [31] Nguyen T T and Kuroki S-I 2019 Dependence of thin film transistor characteristics on low-angle grain boundaries of (100)-oriented polycrystalline silicon thin films Jpn. J. Appl. Phys. 58 SBBJ08
- [32] De Graaff H and Huybers M 1983 1/f noise in polycrystalline silicon resistors J. Appl. Phys. 54 2504-7
- [33] Luo M-Y and Bosman G 1990 An analytical model for 1/f noise in polycrystalline silicon thin films IEEE T. Electron. Dev. 37 768-74
- [34] Angelis C T, Dimitriadis C A, Brini J, Kamarinos G, Gueorguiev V K and Ivanov T E 1999 Low-frequency noise spectroscopy of polycrystalline silicon thin-film transistors IEEE T. Electron. Dev. 46 968-74

- [35] Hu H-H, Jheng Y-R, Wu Y-C, Hung M-F and Huang G-W 2011 Low-frequency noise in poly-Si TFT SONOS memory with a trigate nanowire structure IEEE Electr. Device. L. 32 1698-700
- [36] Ghibaudo G, Roux O, Nguyen-Duc C, Balestra F and Brini J 1991 Improved analysis of low frequency noise in field-effect MOS transistors Phys. Status Solidi A 124 571-81
- [37] Dimitriadis C, Farmakis F, Kamarinos G and Brini J 2002 Origin of low-frequency noise in polycrystalline silicon thin-film transistors J. Appl. Phys. 91 9919-23
- [38] Corradetti A, Leoni R, Carluccio R, Fortunato G, Reita C, Plais F and Pribat D 1995 Evidence of carrier number fluctuation as origin of 1/f noise in polycrystalline silicon thin film transistors Appl. Phys. Lett. 67 1730-2
- [39] Jayaraman R and Sodini C G 1989 A 1/f noise technique to extract the oxide trap density near the conduction band edge of silicon IEEE T. Electron. Dev. 36 1773-82
- [40] Vandamme L K, Li X and Rigaud D 1994 1/f noise in MOS devices, mobility or number fluctuations? IEEE T. Electron. Dev. 41 1936-45
- [41] Jakschik S, Avellan A, Schroeder U and Bartha J W 2004 Influence of Al2O3 dielectrics on the trap-depth profiles in MOS devices investigated by the chargepumping method IEEE T. Electron. Dev. 51 2252-5
- [42] Kerber A, Cartier E, Pantisano L, Degraeve R, Kauerauf T, Kim Y, Hou A, Groeseneken G, Maes H and Schwalke U 2003 Origin of the threshold voltage instability in SiO 2/HfO 2 dual layer gate dielectrics IEEE Electr. Device. L. 24 87-9

# **Summary and Conclusion**

The dissertation provides insights into the electrical characterization and modeling of various advanced electronic devices based on MOSFET structure. The characterization and modeling techniques can be valuable for the design and optimization of advanced MOS transistors in various technologies, enabling the development of more efficient and reliable electronic devices, including Nanosheet FETs on FDSOI, GaN HEMTs, and LTPS TFTs.

Because of extremely aggressive scaled down, it is more complicated to carry out device characterization. The methodologies to extract electrical parameters such as threshold voltage, subthreshold swing, mobility, and series resistance were introduced. Also, low frequency noise was discussed on the useful tool to evaluate electronic devices.

For instance, electrical characterization of 2-vertically stacked Nanosheet FETs on FDSOI was performed using statistical analysis. Various dimensions of NFET and PFET devices were investigated, and electrical parameters were extracted using methods such as Y-function and LW function. The correlation of different electrical parameters was investigated, and the standard deviation of each parameter (threshold voltage, gain, series resistance, and ideality factor) was utilized for the interpretation of Pelgrom's law. Also, the statistical analysis of the low frequency noise was presented. The average noise value acts 1/f like behavior and can be explained by the carrier number fluctuations model.

Following this, detailed electrical characterization and transistor parameter extraction were performed on GaN/Si HEMTs down to deep cryogenic temperatures. The crucial transistor parameters were extracted using the Y-function and Lambert-W function methods. The results showed that these GaN/Si HEMT devices demonstrated good functionality at very low temperatures, with improvements in mobility and subthreshold slope. The source-drain series resistance was found to be more limited by contact resistance than by the 2DEG access region resistance at lower temperatures.

In addition, the carrier transport of p-type low temperature polycrystalline silicon (LTPS)

thin-film transistors (TFTs) on flexible substrates was studied and compared to that on glass substrates. Temperature-dependent characterizations were carried out to investigate the origin of carrier transport on different substrates. It was found that the barrier height between grain boundaries had more influence on the degradation of LTPS TFTs on flexible substrates than the grain size. The total trap density for flexible substrates was higher than that of glass substrates, supporting the higher barrier height in devices fabricated on flexible substrates.

By applying different characteristics (variability, temperature dependency, and low frequency noise) in various electronic devices,

# Publication

Versatile

- (co-author) Seoyeon Choi, Dong Geun Park, Min Jung Kim, Seain Bang, Jungchun Kim, Seunghee Jin, Ki Seok Huh, Donghyun Kim, Jerome Mitard, Cheol E. Han, Jae Woo Lee. "Automatic Prediction of Metal–Oxide–Semiconductor Field-Effect Transistor Threshold Voltage Using Machine Learning Algorithm." Advanced Intelligent Systems 5.1 (2023): 2200302.
- (co-author) Jungchun Kim, Gwang Hwi An, Seain Bang, Dong Geun Park, Donghyun Kim, Seunghee Jin, Min Jung Kim, Hyun Seok Lee, Jae Woo Lee. "Comparative analysis of Schottky barriers for heterogeneous defect domains in monolayer WS2 field-effect transistors." Applied Surface Science 604 (2022): 154600.
- 3. (co-author) Young-Gil Park, Dong Yeon Cho, Ran Kim, Kang Hyun Kim, Ju Won Lee, Doo Hyoung Lee, Soo Im Jeong, Na Ri Ahn, Woo-Geun Lee, Jae Beom Choi, Min Jung Kim, Donghyun Kim, Seunghee Jin, Dong Geun Park, Jungchun Kim, Saeyan Choi, Seain Bang, Jae Woo Lee. "Defect Engineering for High Performance and Extremely Reliable a-IGZO Thin-Film Transistor in QD-OLED." Advanced Electronic Materials 8.7 (2022): 2101273.
- 4. (co-author) Chang Min Lee, Dong Hyun Choi, Amjad Islam, Dong Hyun Kim, Tae Wook Kim, Geon-Woo Jeong, Hyun Woo Cho, Min Jae Park, Syed Hamad Ullah Shah, Hyung Ju Chae, Kyoung-Ho Kim, Muhammad Sujak, Jae Woo Lee, Donghyun Kim, Chul Hoon Kim, Hyun Jae Lee, Tae-Sung Bae, Seung Min Yu, Jong Sung Jin, Yong-Cheol Kang, Juyun Park, Myungkwan Song, Chang-Su Kim, Sung T ae Shin & Seung Yoon Ryu. "Improved device efficiency and lifetime of perovskite light-emitting diodes by size-controlled polyvinylpyrrolidone-capped gold nanoparticles with dipole formation." Scientific Reports 12.1 (2022): 2300.
- 5. (co-author) Dae Keun Choi, Dong Hyun Kim, Chang Min Lee, Hassan Hafeez, Subrata Sarker, Jun Su Yang, Hyung Ju Chae, Geon-Woo Jeong, Dong Hyun Choi, Tae Wook Kim, Seunghyup Yoo, Jinouk Song, Boo Soo Ma, Taek-Soo Kim, Chul Hoon Kim, Hyun Jae Lee, Jae Woo Lee, Donghyun Kim, Tae-Sung Bae, Seung Min Yu, Yong-Cheol Kang, Juyun Park, Kyoung-Ho Kim, Muhammad Sujak, Myungkwan Song, Chang-Su Kim & Seung Yoon Ryu. "Highly efficient, heat dissipating, stretchable organic light-emitting

diodes based on a MoO3/Au/MoO3 electrode with encapsulation." Nature Communications 12.1 (2021): 2864.

Chapter 3.

6. (co-author) Geunsoo Yang, Donghyun Kim, Ji Woon Yang, Sylvain Barraud, Laurent Brevard, Gerard Ghibaudo and Jae Woo Lee. "Reduction of random telegraph noise by high-pressure deuterium annealing for p-type omega-gate nanowire FET." Nanotechnology 31.41 (2020): 415201.

Chapter 4.

 (1st author) Donghyun Kim, C. Theodorou, A. Chanuel, Y. Gobil, M. Charles, E. Morvan, Jae Woo Lee, M. Mouis, G. Ghibaudo. "Detailed electrical characterization of 200 mm CMOS compatible GaN/Si HEMTs down to deep cryogenic temperatures." Solid-State Electronics 197 (2022): 108448.

Chapter 5.

8. (1st author) Donghyun Kim, Jungchun Kim, Haeyong Kang, Jae Won Shim and Jae Woo Lee. "Influence of flexible substrate in low temperature polycrystalline silicon thin-film transistors: temperature dependent characteristics and low frequency noise analysis." Nanotechnology 31.43 (2020): 435201.

# **Conference presentation**

- IEEE Electron Devices Technology and Manufacturing Conference (EDTM), 2023, 1st author, Oral presentation, Drain Current Variability in 2-Levels Stacked Nanowire Gate All Around P-Type Field Effect Transistors
- 2. Korean Conference on Semiconductor (KCS), 2023, 1st author, Oral presentation, Global Variability in 2-levels Stacked Nanowire Gate-All-Around Field Effect Transistor
- **3.** International Conference on Solid State Devices and Materials (SSDM), 2022, 1st author, Oral presentation, Drain Current Variability Assessment in 2-levels Stacked Nanowire Gate All Around Field Effect Transistors
- 4. Korean Conference on Semiconductor (KCS), 2021, 1st author, Oral presentation, The Carrier Transport Characteristics in LTPS TFTs
- Korean Conference on Semiconductor (KCS), 2020, co-author, Poster presentation, Random Telegraph Noise (RTN) Analysis depending on Si/SiGe Channel in Gate-All-Around (GAA) FET
- 6. Material Research Society (MRS) Fall, 2019, 1st Author, Poster presentation, Substrate dependent active channel characteristics in low-temperature polycrystalline silicon thin film transistors
- 7. Korean Conference on Semiconductor (KCS), 2019, Oral presentation, 1) High Temperature Characterization of High-k/Metal-Gate 2-stacked Gate-All-Around Nanowire FET versus FinFET, 2) Low Frequency Noise Variability Analysis Depending on Epi-Source/Drain in GAA(Gate-All-Around) FET
- **8. IMID**, 2018, 2nd Author, Poster presentation, Analysis of SiO2 thin film properties for high performance TFT
- **9. AWAD**, 2018, 1st Author, Poster presentation, The Impact of Series Resistance in Multi-Channel Omega-gate Nanowires PMOS FETs by Low Frequency Noise Analysis
- 10. Korean Conference on Semiconductor (KCS), 2018, 2nd Author, Oral presentation, High-Temperature Characteristic of Low-Temperature Polycrystalline Silicon Thin-Film Transistors (LTPS-TFTs) on Glass and Plastic Substrates